blob: a8e5445f94ec6f3e29819ee323cc51811e767acc [file] [log] [blame]
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001/**************************************************************************
2 *
3 * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
21 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
22 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
23 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
24 * USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 **************************************************************************/
27
28#include "vmwgfx_drv.h"
29#include "drmP.h"
30#include "ttm/ttm_placement.h"
31
Jakob Bornecrantz8e19a952010-01-30 03:38:06 +000032bool vmw_fifo_have_3d(struct vmw_private *dev_priv)
33{
34 __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
35 uint32_t fifo_min, hwversion;
36
37 fifo_min = ioread32(fifo_mem + SVGA_FIFO_MIN);
38 if (fifo_min <= SVGA_FIFO_3D_HWVERSION * sizeof(unsigned int))
39 return false;
40
41 hwversion = ioread32(fifo_mem + SVGA_FIFO_3D_HWVERSION);
42 if (hwversion == 0)
43 return false;
44
45 if (hwversion < SVGA3D_HWVERSION_WS65_B1)
46 return false;
47
48 return true;
49}
50
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000051int vmw_fifo_init(struct vmw_private *dev_priv, struct vmw_fifo_state *fifo)
52{
53 __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
54 uint32_t max;
55 uint32_t min;
56 uint32_t dummy;
57 int ret;
58
59 fifo->static_buffer_size = VMWGFX_FIFO_STATIC_SIZE;
60 fifo->static_buffer = vmalloc(fifo->static_buffer_size);
61 if (unlikely(fifo->static_buffer == NULL))
62 return -ENOMEM;
63
64 fifo->last_buffer_size = VMWGFX_FIFO_STATIC_SIZE;
65 fifo->last_data_size = 0;
66 fifo->last_buffer_add = false;
67 fifo->last_buffer = vmalloc(fifo->last_buffer_size);
68 if (unlikely(fifo->last_buffer == NULL)) {
69 ret = -ENOMEM;
70 goto out_err;
71 }
72
73 fifo->dynamic_buffer = NULL;
74 fifo->reserved_size = 0;
75 fifo->using_bounce_buffer = false;
76
Thomas Hellstrom85b9e482010-02-08 09:57:25 +000077 mutex_init(&fifo->fifo_mutex);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000078 init_rwsem(&fifo->rwsem);
79
80 /*
81 * Allow mapping the first page read-only to user-space.
82 */
83
84 DRM_INFO("width %d\n", vmw_read(dev_priv, SVGA_REG_WIDTH));
85 DRM_INFO("height %d\n", vmw_read(dev_priv, SVGA_REG_HEIGHT));
86 DRM_INFO("bpp %d\n", vmw_read(dev_priv, SVGA_REG_BITS_PER_PIXEL));
87
88 mutex_lock(&dev_priv->hw_mutex);
89 dev_priv->enable_state = vmw_read(dev_priv, SVGA_REG_ENABLE);
90 dev_priv->config_done_state = vmw_read(dev_priv, SVGA_REG_CONFIG_DONE);
91 vmw_write(dev_priv, SVGA_REG_ENABLE, 1);
92
93 min = 4;
94 if (dev_priv->capabilities & SVGA_CAP_EXTENDED_FIFO)
95 min = vmw_read(dev_priv, SVGA_REG_MEM_REGS);
96 min <<= 2;
97
98 if (min < PAGE_SIZE)
99 min = PAGE_SIZE;
100
101 iowrite32(min, fifo_mem + SVGA_FIFO_MIN);
102 iowrite32(dev_priv->mmio_size, fifo_mem + SVGA_FIFO_MAX);
103 wmb();
104 iowrite32(min, fifo_mem + SVGA_FIFO_NEXT_CMD);
105 iowrite32(min, fifo_mem + SVGA_FIFO_STOP);
106 iowrite32(0, fifo_mem + SVGA_FIFO_BUSY);
107 mb();
108
109 vmw_write(dev_priv, SVGA_REG_CONFIG_DONE, 1);
110 mutex_unlock(&dev_priv->hw_mutex);
111
112 max = ioread32(fifo_mem + SVGA_FIFO_MAX);
113 min = ioread32(fifo_mem + SVGA_FIFO_MIN);
114 fifo->capabilities = ioread32(fifo_mem + SVGA_FIFO_CAPABILITIES);
115
116 DRM_INFO("Fifo max 0x%08x min 0x%08x cap 0x%08x\n",
117 (unsigned int) max,
118 (unsigned int) min,
119 (unsigned int) fifo->capabilities);
120
Thomas Hellstrom85b9e482010-02-08 09:57:25 +0000121 atomic_set(&dev_priv->fence_seq, dev_priv->last_read_sequence);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000122 iowrite32(dev_priv->last_read_sequence, fifo_mem + SVGA_FIFO_FENCE);
Thomas Hellstrom1925d452010-05-28 11:21:57 +0200123 vmw_fence_queue_init(&fifo->fence_queue);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000124 return vmw_fifo_send_fence(dev_priv, &dummy);
125out_err:
126 vfree(fifo->static_buffer);
127 fifo->static_buffer = NULL;
128 return ret;
129}
130
131void vmw_fifo_ping_host(struct vmw_private *dev_priv, uint32_t reason)
132{
133 __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
134
135 mutex_lock(&dev_priv->hw_mutex);
136
137 if (unlikely(ioread32(fifo_mem + SVGA_FIFO_BUSY) == 0)) {
138 iowrite32(1, fifo_mem + SVGA_FIFO_BUSY);
139 vmw_write(dev_priv, SVGA_REG_SYNC, reason);
140 }
141
142 mutex_unlock(&dev_priv->hw_mutex);
143}
144
145void vmw_fifo_release(struct vmw_private *dev_priv, struct vmw_fifo_state *fifo)
146{
147 __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
148
149 mutex_lock(&dev_priv->hw_mutex);
150
151 while (vmw_read(dev_priv, SVGA_REG_BUSY) != 0)
152 vmw_write(dev_priv, SVGA_REG_SYNC, SVGA_SYNC_GENERIC);
153
154 dev_priv->last_read_sequence = ioread32(fifo_mem + SVGA_FIFO_FENCE);
155
156 vmw_write(dev_priv, SVGA_REG_CONFIG_DONE,
157 dev_priv->config_done_state);
158 vmw_write(dev_priv, SVGA_REG_ENABLE,
159 dev_priv->enable_state);
160
161 mutex_unlock(&dev_priv->hw_mutex);
Thomas Hellstrom1925d452010-05-28 11:21:57 +0200162 vmw_fence_queue_takedown(&fifo->fence_queue);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000163
164 if (likely(fifo->last_buffer != NULL)) {
165 vfree(fifo->last_buffer);
166 fifo->last_buffer = NULL;
167 }
168
169 if (likely(fifo->static_buffer != NULL)) {
170 vfree(fifo->static_buffer);
171 fifo->static_buffer = NULL;
172 }
173
174 if (likely(fifo->dynamic_buffer != NULL)) {
175 vfree(fifo->dynamic_buffer);
176 fifo->dynamic_buffer = NULL;
177 }
178}
179
180static bool vmw_fifo_is_full(struct vmw_private *dev_priv, uint32_t bytes)
181{
182 __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
183 uint32_t max = ioread32(fifo_mem + SVGA_FIFO_MAX);
184 uint32_t next_cmd = ioread32(fifo_mem + SVGA_FIFO_NEXT_CMD);
185 uint32_t min = ioread32(fifo_mem + SVGA_FIFO_MIN);
186 uint32_t stop = ioread32(fifo_mem + SVGA_FIFO_STOP);
187
188 return ((max - next_cmd) + (stop - min) <= bytes);
189}
190
191static int vmw_fifo_wait_noirq(struct vmw_private *dev_priv,
192 uint32_t bytes, bool interruptible,
193 unsigned long timeout)
194{
195 int ret = 0;
196 unsigned long end_jiffies = jiffies + timeout;
197 DEFINE_WAIT(__wait);
198
199 DRM_INFO("Fifo wait noirq.\n");
200
201 for (;;) {
202 prepare_to_wait(&dev_priv->fifo_queue, &__wait,
203 (interruptible) ?
204 TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
205 if (!vmw_fifo_is_full(dev_priv, bytes))
206 break;
207 if (time_after_eq(jiffies, end_jiffies)) {
208 ret = -EBUSY;
209 DRM_ERROR("SVGA device lockup.\n");
210 break;
211 }
212 schedule_timeout(1);
213 if (interruptible && signal_pending(current)) {
Thomas Hellstrom3d3a5b32009-12-08 12:59:34 +0100214 ret = -ERESTARTSYS;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000215 break;
216 }
217 }
218 finish_wait(&dev_priv->fifo_queue, &__wait);
219 wake_up_all(&dev_priv->fifo_queue);
220 DRM_INFO("Fifo noirq exit.\n");
221 return ret;
222}
223
224static int vmw_fifo_wait(struct vmw_private *dev_priv,
225 uint32_t bytes, bool interruptible,
226 unsigned long timeout)
227{
228 long ret = 1L;
229 unsigned long irq_flags;
230
231 if (likely(!vmw_fifo_is_full(dev_priv, bytes)))
232 return 0;
233
234 vmw_fifo_ping_host(dev_priv, SVGA_SYNC_FIFOFULL);
235 if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK))
236 return vmw_fifo_wait_noirq(dev_priv, bytes,
237 interruptible, timeout);
238
239 mutex_lock(&dev_priv->hw_mutex);
240 if (atomic_add_return(1, &dev_priv->fifo_queue_waiters) > 0) {
241 spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
242 outl(SVGA_IRQFLAG_FIFO_PROGRESS,
243 dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
244 vmw_write(dev_priv, SVGA_REG_IRQMASK,
245 vmw_read(dev_priv, SVGA_REG_IRQMASK) |
246 SVGA_IRQFLAG_FIFO_PROGRESS);
247 spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
248 }
249 mutex_unlock(&dev_priv->hw_mutex);
250
251 if (interruptible)
252 ret = wait_event_interruptible_timeout
253 (dev_priv->fifo_queue,
254 !vmw_fifo_is_full(dev_priv, bytes), timeout);
255 else
256 ret = wait_event_timeout
257 (dev_priv->fifo_queue,
258 !vmw_fifo_is_full(dev_priv, bytes), timeout);
259
Thomas Hellstrom3d3a5b32009-12-08 12:59:34 +0100260 if (unlikely(ret == 0))
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000261 ret = -EBUSY;
262 else if (likely(ret > 0))
263 ret = 0;
264
265 mutex_lock(&dev_priv->hw_mutex);
266 if (atomic_dec_and_test(&dev_priv->fifo_queue_waiters)) {
267 spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
268 vmw_write(dev_priv, SVGA_REG_IRQMASK,
269 vmw_read(dev_priv, SVGA_REG_IRQMASK) &
270 ~SVGA_IRQFLAG_FIFO_PROGRESS);
271 spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
272 }
273 mutex_unlock(&dev_priv->hw_mutex);
274
275 return ret;
276}
277
278void *vmw_fifo_reserve(struct vmw_private *dev_priv, uint32_t bytes)
279{
280 struct vmw_fifo_state *fifo_state = &dev_priv->fifo;
281 __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
282 uint32_t max;
283 uint32_t min;
284 uint32_t next_cmd;
285 uint32_t reserveable = fifo_state->capabilities & SVGA_FIFO_CAP_RESERVE;
286 int ret;
287
Thomas Hellstrom85b9e482010-02-08 09:57:25 +0000288 mutex_lock(&fifo_state->fifo_mutex);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000289 max = ioread32(fifo_mem + SVGA_FIFO_MAX);
290 min = ioread32(fifo_mem + SVGA_FIFO_MIN);
291 next_cmd = ioread32(fifo_mem + SVGA_FIFO_NEXT_CMD);
292
293 if (unlikely(bytes >= (max - min)))
294 goto out_err;
295
296 BUG_ON(fifo_state->reserved_size != 0);
297 BUG_ON(fifo_state->dynamic_buffer != NULL);
298
299 fifo_state->reserved_size = bytes;
300
301 while (1) {
302 uint32_t stop = ioread32(fifo_mem + SVGA_FIFO_STOP);
303 bool need_bounce = false;
304 bool reserve_in_place = false;
305
306 if (next_cmd >= stop) {
307 if (likely((next_cmd + bytes < max ||
308 (next_cmd + bytes == max && stop > min))))
309 reserve_in_place = true;
310
311 else if (vmw_fifo_is_full(dev_priv, bytes)) {
312 ret = vmw_fifo_wait(dev_priv, bytes,
313 false, 3 * HZ);
314 if (unlikely(ret != 0))
315 goto out_err;
316 } else
317 need_bounce = true;
318
319 } else {
320
321 if (likely((next_cmd + bytes < stop)))
322 reserve_in_place = true;
323 else {
324 ret = vmw_fifo_wait(dev_priv, bytes,
325 false, 3 * HZ);
326 if (unlikely(ret != 0))
327 goto out_err;
328 }
329 }
330
331 if (reserve_in_place) {
332 if (reserveable || bytes <= sizeof(uint32_t)) {
333 fifo_state->using_bounce_buffer = false;
334
335 if (reserveable)
336 iowrite32(bytes, fifo_mem +
337 SVGA_FIFO_RESERVED);
338 return fifo_mem + (next_cmd >> 2);
339 } else {
340 need_bounce = true;
341 }
342 }
343
344 if (need_bounce) {
345 fifo_state->using_bounce_buffer = true;
346 if (bytes < fifo_state->static_buffer_size)
347 return fifo_state->static_buffer;
348 else {
349 fifo_state->dynamic_buffer = vmalloc(bytes);
350 return fifo_state->dynamic_buffer;
351 }
352 }
353 }
354out_err:
355 fifo_state->reserved_size = 0;
Thomas Hellstrom85b9e482010-02-08 09:57:25 +0000356 mutex_unlock(&fifo_state->fifo_mutex);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000357 return NULL;
358}
359
360static void vmw_fifo_res_copy(struct vmw_fifo_state *fifo_state,
361 __le32 __iomem *fifo_mem,
362 uint32_t next_cmd,
363 uint32_t max, uint32_t min, uint32_t bytes)
364{
365 uint32_t chunk_size = max - next_cmd;
366 uint32_t rest;
367 uint32_t *buffer = (fifo_state->dynamic_buffer != NULL) ?
368 fifo_state->dynamic_buffer : fifo_state->static_buffer;
369
370 if (bytes < chunk_size)
371 chunk_size = bytes;
372
373 iowrite32(bytes, fifo_mem + SVGA_FIFO_RESERVED);
374 mb();
375 memcpy_toio(fifo_mem + (next_cmd >> 2), buffer, chunk_size);
376 rest = bytes - chunk_size;
377 if (rest)
378 memcpy_toio(fifo_mem + (min >> 2), buffer + (chunk_size >> 2),
379 rest);
380}
381
382static void vmw_fifo_slow_copy(struct vmw_fifo_state *fifo_state,
383 __le32 __iomem *fifo_mem,
384 uint32_t next_cmd,
385 uint32_t max, uint32_t min, uint32_t bytes)
386{
387 uint32_t *buffer = (fifo_state->dynamic_buffer != NULL) ?
388 fifo_state->dynamic_buffer : fifo_state->static_buffer;
389
390 while (bytes > 0) {
391 iowrite32(*buffer++, fifo_mem + (next_cmd >> 2));
392 next_cmd += sizeof(uint32_t);
393 if (unlikely(next_cmd == max))
394 next_cmd = min;
395 mb();
396 iowrite32(next_cmd, fifo_mem + SVGA_FIFO_NEXT_CMD);
397 mb();
398 bytes -= sizeof(uint32_t);
399 }
400}
401
402void vmw_fifo_commit(struct vmw_private *dev_priv, uint32_t bytes)
403{
404 struct vmw_fifo_state *fifo_state = &dev_priv->fifo;
405 __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
406 uint32_t next_cmd = ioread32(fifo_mem + SVGA_FIFO_NEXT_CMD);
407 uint32_t max = ioread32(fifo_mem + SVGA_FIFO_MAX);
408 uint32_t min = ioread32(fifo_mem + SVGA_FIFO_MIN);
409 bool reserveable = fifo_state->capabilities & SVGA_FIFO_CAP_RESERVE;
410
411 BUG_ON((bytes & 3) != 0);
412 BUG_ON(bytes > fifo_state->reserved_size);
413
414 fifo_state->reserved_size = 0;
415
416 if (fifo_state->using_bounce_buffer) {
417 if (reserveable)
418 vmw_fifo_res_copy(fifo_state, fifo_mem,
419 next_cmd, max, min, bytes);
420 else
421 vmw_fifo_slow_copy(fifo_state, fifo_mem,
422 next_cmd, max, min, bytes);
423
424 if (fifo_state->dynamic_buffer) {
425 vfree(fifo_state->dynamic_buffer);
426 fifo_state->dynamic_buffer = NULL;
427 }
428
429 }
430
Thomas Hellstrom85b9e482010-02-08 09:57:25 +0000431 down_write(&fifo_state->rwsem);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000432 if (fifo_state->using_bounce_buffer || reserveable) {
433 next_cmd += bytes;
434 if (next_cmd >= max)
435 next_cmd -= max - min;
436 mb();
437 iowrite32(next_cmd, fifo_mem + SVGA_FIFO_NEXT_CMD);
438 }
439
440 if (reserveable)
441 iowrite32(0, fifo_mem + SVGA_FIFO_RESERVED);
442 mb();
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000443 up_write(&fifo_state->rwsem);
Thomas Hellstrom85b9e482010-02-08 09:57:25 +0000444 vmw_fifo_ping_host(dev_priv, SVGA_SYNC_GENERIC);
445 mutex_unlock(&fifo_state->fifo_mutex);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000446}
447
448int vmw_fifo_send_fence(struct vmw_private *dev_priv, uint32_t *sequence)
449{
450 struct vmw_fifo_state *fifo_state = &dev_priv->fifo;
451 struct svga_fifo_cmd_fence *cmd_fence;
452 void *fm;
453 int ret = 0;
454 uint32_t bytes = sizeof(__le32) + sizeof(*cmd_fence);
455
456 fm = vmw_fifo_reserve(dev_priv, bytes);
457 if (unlikely(fm == NULL)) {
Thomas Hellstrom85b9e482010-02-08 09:57:25 +0000458 *sequence = atomic_read(&dev_priv->fence_seq);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000459 ret = -ENOMEM;
460 (void)vmw_fallback_wait(dev_priv, false, true, *sequence,
461 false, 3*HZ);
462 goto out_err;
463 }
464
465 do {
Thomas Hellstrom85b9e482010-02-08 09:57:25 +0000466 *sequence = atomic_add_return(1, &dev_priv->fence_seq);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000467 } while (*sequence == 0);
468
469 if (!(fifo_state->capabilities & SVGA_FIFO_CAP_FENCE)) {
470
471 /*
472 * Don't request hardware to send a fence. The
473 * waiting code in vmwgfx_irq.c will emulate this.
474 */
475
476 vmw_fifo_commit(dev_priv, 0);
477 return 0;
478 }
479
480 *(__le32 *) fm = cpu_to_le32(SVGA_CMD_FENCE);
481 cmd_fence = (struct svga_fifo_cmd_fence *)
482 ((unsigned long)fm + sizeof(__le32));
483
484 iowrite32(*sequence, &cmd_fence->fence);
485 fifo_state->last_buffer_add = true;
486 vmw_fifo_commit(dev_priv, bytes);
487 fifo_state->last_buffer_add = false;
Thomas Hellstrom1925d452010-05-28 11:21:57 +0200488 (void) vmw_fence_push(&fifo_state->fence_queue, *sequence);
489 vmw_update_sequence(dev_priv, fifo_state);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000490
491out_err:
492 return ret;
493}
494
495/**
496 * Map the first page of the FIFO read-only to user-space.
497 */
498
499static int vmw_fifo_vm_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
500{
501 int ret;
502 unsigned long address = (unsigned long)vmf->virtual_address;
503
504 if (address != vma->vm_start)
505 return VM_FAULT_SIGBUS;
506
507 ret = vm_insert_pfn(vma, address, vma->vm_pgoff);
508 if (likely(ret == -EBUSY || ret == 0))
509 return VM_FAULT_NOPAGE;
510 else if (ret == -ENOMEM)
511 return VM_FAULT_OOM;
512
513 return VM_FAULT_SIGBUS;
514}
515
516static struct vm_operations_struct vmw_fifo_vm_ops = {
517 .fault = vmw_fifo_vm_fault,
518 .open = NULL,
519 .close = NULL
520};
521
522int vmw_fifo_mmap(struct file *filp, struct vm_area_struct *vma)
523{
524 struct drm_file *file_priv;
525 struct vmw_private *dev_priv;
526
527 file_priv = (struct drm_file *)filp->private_data;
528 dev_priv = vmw_priv(file_priv->minor->dev);
529
530 if (vma->vm_pgoff != (dev_priv->mmio_start >> PAGE_SHIFT) ||
531 (vma->vm_end - vma->vm_start) != PAGE_SIZE)
532 return -EINVAL;
533
534 vma->vm_flags &= ~(VM_WRITE | VM_MAYWRITE);
535 vma->vm_flags |= VM_IO | VM_PFNMAP | VM_DONTEXPAND | VM_SHARED;
536 vma->vm_page_prot = vm_get_page_prot(vma->vm_flags);
537 vma->vm_page_prot = ttm_io_prot(TTM_PL_FLAG_UNCACHED,
538 vma->vm_page_prot);
539 vma->vm_ops = &vmw_fifo_vm_ops;
540 return 0;
541}