blob: 9b191763e6e5bbe3ae9fe1610d5d8d9399ce7c60 [file] [log] [blame]
Jeff Garzik669a5db2006-08-29 18:12:40 -04001/*
2 * Libata driver for the highpoint 37x and 30x UDMA66 ATA controllers.
3 *
4 * This driver is heavily based upon:
5 *
6 * linux/drivers/ide/pci/hpt366.c Version 0.36 April 25, 2003
7 *
8 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
9 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
10 * Portions Copyright (C) 2003 Red Hat Inc
Sergei Shtylyov265b7212009-04-14 18:39:14 +040011 * Portions Copyright (C) 2005-2009 MontaVista Software, Inc.
Jeff Garzik669a5db2006-08-29 18:12:40 -040012 *
13 * TODO
Sergei Shtylyovd44a65f2007-08-10 20:58:46 +040014 * Look into engine reset on timeout errors. Should not be required.
Jeff Garzik669a5db2006-08-29 18:12:40 -040015 */
16
17#include <linux/kernel.h>
18#include <linux/module.h>
19#include <linux/pci.h>
20#include <linux/init.h>
21#include <linux/blkdev.h>
22#include <linux/delay.h>
23#include <scsi/scsi_host.h>
24#include <linux/libata.h>
25
26#define DRV_NAME "pata_hpt37x"
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +040027#define DRV_VERSION "0.6.15"
Jeff Garzik669a5db2006-08-29 18:12:40 -040028
29struct hpt_clock {
30 u8 xfer_speed;
31 u32 timing;
32};
33
34struct hpt_chip {
35 const char *name;
36 unsigned int base;
37 struct hpt_clock const *clocks[4];
38};
39
40/* key for bus clock timings
41 * bit
42 * 0:3 data_high_time. inactive time of DIOW_/DIOR_ for PIO and MW
43 * DMA. cycles = value + 1
44 * 4:8 data_low_time. active time of DIOW_/DIOR_ for PIO and MW
45 * DMA. cycles = value + 1
46 * 9:12 cmd_high_time. inactive time of DIOW_/DIOR_ during task file
47 * register access.
48 * 13:17 cmd_low_time. active time of DIOW_/DIOR_ during task file
49 * register access.
50 * 18:21 udma_cycle_time. clock freq and clock cycles for UDMA xfer.
51 * during task file register access.
52 * 22:24 pre_high_time. time to initialize 1st cycle for PIO and MW DMA
53 * xfer.
54 * 25:27 cmd_pre_high_time. time to initialize 1st PIO cycle for task
55 * register access.
56 * 28 UDMA enable
57 * 29 DMA enable
58 * 30 PIO_MST enable. if set, the chip is in bus master mode during
59 * PIO.
60 * 31 FIFO enable.
61 */
62
Alan Coxfcc2f692007-03-08 23:28:52 +000063static struct hpt_clock hpt37x_timings_33[] = {
64 { XFER_UDMA_6, 0x12446231 }, /* 0x12646231 ?? */
65 { XFER_UDMA_5, 0x12446231 },
66 { XFER_UDMA_4, 0x12446231 },
67 { XFER_UDMA_3, 0x126c6231 },
68 { XFER_UDMA_2, 0x12486231 },
69 { XFER_UDMA_1, 0x124c6233 },
70 { XFER_UDMA_0, 0x12506297 },
Jeff Garzik669a5db2006-08-29 18:12:40 -040071
Alan Coxfcc2f692007-03-08 23:28:52 +000072 { XFER_MW_DMA_2, 0x22406c31 },
73 { XFER_MW_DMA_1, 0x22406c33 },
74 { XFER_MW_DMA_0, 0x22406c97 },
Jeff Garzik669a5db2006-08-29 18:12:40 -040075
Alan Coxfcc2f692007-03-08 23:28:52 +000076 { XFER_PIO_4, 0x06414e31 },
77 { XFER_PIO_3, 0x06414e42 },
78 { XFER_PIO_2, 0x06414e53 },
79 { XFER_PIO_1, 0x06814e93 },
80 { XFER_PIO_0, 0x06814ea7 }
Jeff Garzik669a5db2006-08-29 18:12:40 -040081};
82
Alan Coxfcc2f692007-03-08 23:28:52 +000083static struct hpt_clock hpt37x_timings_50[] = {
84 { XFER_UDMA_6, 0x12848242 },
85 { XFER_UDMA_5, 0x12848242 },
86 { XFER_UDMA_4, 0x12ac8242 },
87 { XFER_UDMA_3, 0x128c8242 },
88 { XFER_UDMA_2, 0x120c8242 },
89 { XFER_UDMA_1, 0x12148254 },
90 { XFER_UDMA_0, 0x121882ea },
Jeff Garzik669a5db2006-08-29 18:12:40 -040091
Alan Coxfcc2f692007-03-08 23:28:52 +000092 { XFER_MW_DMA_2, 0x22808242 },
93 { XFER_MW_DMA_1, 0x22808254 },
94 { XFER_MW_DMA_0, 0x228082ea },
Jeff Garzik669a5db2006-08-29 18:12:40 -040095
Alan Coxfcc2f692007-03-08 23:28:52 +000096 { XFER_PIO_4, 0x0a81f442 },
97 { XFER_PIO_3, 0x0a81f443 },
98 { XFER_PIO_2, 0x0a81f454 },
99 { XFER_PIO_1, 0x0ac1f465 },
100 { XFER_PIO_0, 0x0ac1f48a }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400101};
102
Alan Coxfcc2f692007-03-08 23:28:52 +0000103static struct hpt_clock hpt37x_timings_66[] = {
104 { XFER_UDMA_6, 0x1c869c62 },
105 { XFER_UDMA_5, 0x1cae9c62 }, /* 0x1c8a9c62 */
106 { XFER_UDMA_4, 0x1c8a9c62 },
107 { XFER_UDMA_3, 0x1c8e9c62 },
108 { XFER_UDMA_2, 0x1c929c62 },
109 { XFER_UDMA_1, 0x1c9a9c62 },
110 { XFER_UDMA_0, 0x1c829c62 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400111
Alan Coxfcc2f692007-03-08 23:28:52 +0000112 { XFER_MW_DMA_2, 0x2c829c62 },
113 { XFER_MW_DMA_1, 0x2c829c66 },
114 { XFER_MW_DMA_0, 0x2c829d2e },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400115
Alan Coxfcc2f692007-03-08 23:28:52 +0000116 { XFER_PIO_4, 0x0c829c62 },
117 { XFER_PIO_3, 0x0c829c84 },
118 { XFER_PIO_2, 0x0c829ca6 },
119 { XFER_PIO_1, 0x0d029d26 },
120 { XFER_PIO_0, 0x0d029d5e }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400121};
122
Jeff Garzik669a5db2006-08-29 18:12:40 -0400123
124static const struct hpt_chip hpt370 = {
125 "HPT370",
126 48,
127 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000128 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400129 NULL,
130 NULL,
Alan Coxa4734462007-04-26 00:19:25 -0700131 NULL
Jeff Garzik669a5db2006-08-29 18:12:40 -0400132 }
133};
134
135static const struct hpt_chip hpt370a = {
136 "HPT370A",
137 48,
138 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000139 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400140 NULL,
Alan Coxfcc2f692007-03-08 23:28:52 +0000141 hpt37x_timings_50,
Alan Coxa4734462007-04-26 00:19:25 -0700142 NULL
Jeff Garzik669a5db2006-08-29 18:12:40 -0400143 }
144};
145
146static const struct hpt_chip hpt372 = {
147 "HPT372",
148 55,
149 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000150 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400151 NULL,
Alan Coxfcc2f692007-03-08 23:28:52 +0000152 hpt37x_timings_50,
153 hpt37x_timings_66
Jeff Garzik669a5db2006-08-29 18:12:40 -0400154 }
155};
156
157static const struct hpt_chip hpt302 = {
158 "HPT302",
159 66,
160 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000161 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400162 NULL,
Alan Coxfcc2f692007-03-08 23:28:52 +0000163 hpt37x_timings_50,
164 hpt37x_timings_66
Jeff Garzik669a5db2006-08-29 18:12:40 -0400165 }
166};
167
168static const struct hpt_chip hpt371 = {
169 "HPT371",
170 66,
171 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000172 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400173 NULL,
Alan Coxfcc2f692007-03-08 23:28:52 +0000174 hpt37x_timings_50,
175 hpt37x_timings_66
Jeff Garzik669a5db2006-08-29 18:12:40 -0400176 }
177};
178
179static const struct hpt_chip hpt372a = {
180 "HPT372A",
181 66,
182 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000183 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400184 NULL,
Alan Coxfcc2f692007-03-08 23:28:52 +0000185 hpt37x_timings_50,
186 hpt37x_timings_66
Jeff Garzik669a5db2006-08-29 18:12:40 -0400187 }
188};
189
190static const struct hpt_chip hpt374 = {
191 "HPT374",
192 48,
193 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000194 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400195 NULL,
196 NULL,
197 NULL
198 }
199};
200
201/**
202 * hpt37x_find_mode - reset the hpt37x bus
203 * @ap: ATA port
204 * @speed: transfer mode
205 *
206 * Return the 32bit register programming information for this channel
207 * that matches the speed provided.
208 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400209
Jeff Garzik669a5db2006-08-29 18:12:40 -0400210static u32 hpt37x_find_mode(struct ata_port *ap, int speed)
211{
212 struct hpt_clock *clocks = ap->host->private_data;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400213
Jeff Garzik669a5db2006-08-29 18:12:40 -0400214 while(clocks->xfer_speed) {
215 if (clocks->xfer_speed == speed)
216 return clocks->timing;
217 clocks++;
218 }
219 BUG();
220 return 0xffffffffU; /* silence compiler warning */
221}
222
223static int hpt_dma_blacklisted(const struct ata_device *dev, char *modestr, const char *list[])
224{
Tejun Heo8bfa79f2007-01-02 20:19:40 +0900225 unsigned char model_num[ATA_ID_PROD_LEN + 1];
Jeff Garzik669a5db2006-08-29 18:12:40 -0400226 int i = 0;
227
Tejun Heo8bfa79f2007-01-02 20:19:40 +0900228 ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
Jeff Garzik669a5db2006-08-29 18:12:40 -0400229
Tejun Heo8bfa79f2007-01-02 20:19:40 +0900230 while (list[i] != NULL) {
231 if (!strcmp(list[i], model_num)) {
Jeff Garzik85cd7252006-08-31 00:03:49 -0400232 printk(KERN_WARNING DRV_NAME ": %s is not supported for %s.\n",
Jeff Garzik669a5db2006-08-29 18:12:40 -0400233 modestr, list[i]);
234 return 1;
235 }
236 i++;
237 }
238 return 0;
239}
240
241static const char *bad_ata33[] = {
242 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
243 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
244 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
245 "Maxtor 90510D4",
246 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
247 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
248 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
249 NULL
250};
251
252static const char *bad_ata100_5[] = {
253 "IBM-DTLA-307075",
254 "IBM-DTLA-307060",
255 "IBM-DTLA-307045",
256 "IBM-DTLA-307030",
257 "IBM-DTLA-307020",
258 "IBM-DTLA-307015",
259 "IBM-DTLA-305040",
260 "IBM-DTLA-305030",
261 "IBM-DTLA-305020",
262 "IC35L010AVER07-0",
263 "IC35L020AVER07-0",
264 "IC35L030AVER07-0",
265 "IC35L040AVER07-0",
266 "IC35L060AVER07-0",
267 "WDC AC310200R",
268 NULL
269};
270
271/**
272 * hpt370_filter - mode selection filter
Jeff Garzik669a5db2006-08-29 18:12:40 -0400273 * @adev: ATA device
274 *
275 * Block UDMA on devices that cause trouble with this controller.
276 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400277
Alan Coxa76b62c2007-03-09 09:34:07 -0500278static unsigned long hpt370_filter(struct ata_device *adev, unsigned long mask)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400279{
Alan6929da42007-01-05 16:37:01 -0800280 if (adev->class == ATA_DEV_ATA) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400281 if (hpt_dma_blacklisted(adev, "UDMA", bad_ata33))
282 mask &= ~ATA_MASK_UDMA;
283 if (hpt_dma_blacklisted(adev, "UDMA100", bad_ata100_5))
Alan Cox6ddd6862008-02-26 13:35:54 -0800284 mask &= ~(0xE0 << ATA_SHIFT_UDMA);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400285 }
Tejun Heo9363c382008-04-07 22:47:16 +0900286 return ata_bmdma_mode_filter(adev, mask);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400287}
288
289/**
290 * hpt370a_filter - mode selection filter
Jeff Garzik669a5db2006-08-29 18:12:40 -0400291 * @adev: ATA device
292 *
293 * Block UDMA on devices that cause trouble with this controller.
294 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400295
Alan Coxa76b62c2007-03-09 09:34:07 -0500296static unsigned long hpt370a_filter(struct ata_device *adev, unsigned long mask)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400297{
Alan Cox73946f92007-11-05 22:53:38 +0000298 if (adev->class == ATA_DEV_ATA) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400299 if (hpt_dma_blacklisted(adev, "UDMA100", bad_ata100_5))
Alan Cox6ddd6862008-02-26 13:35:54 -0800300 mask &= ~(0xE0 << ATA_SHIFT_UDMA);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400301 }
Tejun Heo9363c382008-04-07 22:47:16 +0900302 return ata_bmdma_mode_filter(adev, mask);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400303}
Jeff Garzik85cd7252006-08-31 00:03:49 -0400304
Jeff Garzik669a5db2006-08-29 18:12:40 -0400305/**
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100306 * hpt37x_cable_detect - Detect the cable type
307 * @ap: ATA port to detect on
Jeff Garzik669a5db2006-08-29 18:12:40 -0400308 *
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100309 * Return the cable type attached to this port
Jeff Garzik669a5db2006-08-29 18:12:40 -0400310 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400311
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100312static int hpt37x_cable_detect(struct ata_port *ap)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400313{
Jeff Garzik669a5db2006-08-29 18:12:40 -0400314 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100315 u8 scr2, ata66;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500316
Jeff Garzik669a5db2006-08-29 18:12:40 -0400317 pci_read_config_byte(pdev, 0x5B, &scr2);
318 pci_write_config_byte(pdev, 0x5B, scr2 & ~0x01);
Bartlomiej Zolnierkiewicz10a9c962009-11-19 20:31:31 +0100319
320 udelay(10); /* debounce */
321
Jeff Garzik669a5db2006-08-29 18:12:40 -0400322 /* Cable register now active */
323 pci_read_config_byte(pdev, 0x5A, &ata66);
324 /* Restore state */
325 pci_write_config_byte(pdev, 0x5B, scr2);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400326
Alan Cox22d5c762007-11-19 14:39:13 +0000327 if (ata66 & (2 >> ap->port_no))
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100328 return ATA_CBL_PATA40;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400329 else
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100330 return ATA_CBL_PATA80;
331}
332
333/**
334 * hpt374_fn1_cable_detect - Detect the cable type
335 * @ap: ATA port to detect on
336 *
337 * Return the cable type attached to this port
338 */
339
340static int hpt374_fn1_cable_detect(struct ata_port *ap)
341{
342 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
343 unsigned int mcrbase = 0x50 + 4 * ap->port_no;
344 u16 mcr3;
345 u8 ata66;
346
347 /* Do the extra channel work */
348 pci_read_config_word(pdev, mcrbase + 2, &mcr3);
349 /* Set bit 15 of 0x52 to enable TCBLID as input */
350 pci_write_config_word(pdev, mcrbase + 2, mcr3 | 0x8000);
351 pci_read_config_byte(pdev, 0x5A, &ata66);
352 /* Reset TCBLID/FCBLID to output */
353 pci_write_config_word(pdev, mcrbase + 2, mcr3);
354
355 if (ata66 & (2 >> ap->port_no))
356 return ATA_CBL_PATA40;
357 else
358 return ATA_CBL_PATA80;
359}
360
361/**
362 * hpt37x_pre_reset - reset the hpt37x bus
363 * @link: ATA link to reset
364 * @deadline: deadline jiffies for the operation
365 *
Bartlomiej Zolnierkiewiczab81a502009-11-19 19:12:24 +0100366 * Perform the initial reset handling for the HPT37x.
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100367 */
368
369static int hpt37x_pre_reset(struct ata_link *link, unsigned long deadline)
370{
371 struct ata_port *ap = link->ap;
372 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
373 static const struct pci_bits hpt37x_enable_bits[] = {
374 { 0x50, 1, 0x04, 0x04 },
375 { 0x54, 1, 0x04, 0x04 }
376 };
377 if (!pci_test_config_bits(pdev, &hpt37x_enable_bits[ap->port_no]))
378 return -ENOENT;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400379
380 /* Reset the state machine */
Alan Coxfcc2f692007-03-08 23:28:52 +0000381 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400382 udelay(100);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400383
Tejun Heo9363c382008-04-07 22:47:16 +0900384 return ata_sff_prereset(link, deadline);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400385}
386
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400387static void hpt370_set_mode(struct ata_port *ap, struct ata_device *adev,
388 u8 mode)
389{
390 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
391 u32 addr1, addr2;
392 u32 reg, timing, mask;
393 u8 fast;
394
395 addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
396 addr2 = 0x51 + 4 * ap->port_no;
397
398 /* Fast interrupt prediction disable, hold off interrupt disable */
399 pci_read_config_byte(pdev, addr2, &fast);
400 fast &= ~0x02;
401 fast |= 0x01;
402 pci_write_config_byte(pdev, addr2, fast);
403
404 /* Determine timing mask and find matching mode entry */
405 if (mode < XFER_MW_DMA_0)
406 mask = 0xcfc3ffff;
407 else if (mode < XFER_UDMA_0)
408 mask = 0x31c001ff;
409 else
410 mask = 0x303c0000;
411
412 timing = hpt37x_find_mode(ap, mode);
413
414 pci_read_config_dword(pdev, addr1, &reg);
415 reg = (reg & ~mask) | (timing & mask);
416 pci_write_config_dword(pdev, addr1, reg);
417}
Jeff Garzik669a5db2006-08-29 18:12:40 -0400418/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400419 * hpt370_set_piomode - PIO setup
420 * @ap: ATA interface
421 * @adev: device on the interface
422 *
Jeff Garzik85cd7252006-08-31 00:03:49 -0400423 * Perform PIO mode setup.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400424 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400425
Jeff Garzik669a5db2006-08-29 18:12:40 -0400426static void hpt370_set_piomode(struct ata_port *ap, struct ata_device *adev)
427{
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400428 hpt370_set_mode(ap, adev, adev->pio_mode);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400429}
430
431/**
432 * hpt370_set_dmamode - DMA timing setup
433 * @ap: ATA interface
434 * @adev: Device being configured
435 *
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400436 * Set up the channel for MWDMA or UDMA modes.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400437 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400438
Jeff Garzik669a5db2006-08-29 18:12:40 -0400439static void hpt370_set_dmamode(struct ata_port *ap, struct ata_device *adev)
440{
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400441 hpt370_set_mode(ap, adev, adev->dma_mode);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400442}
443
444/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400445 * hpt370_bmdma_end - DMA engine stop
446 * @qc: ATA command
447 *
448 * Work around the HPT370 DMA engine.
449 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400450
Jeff Garzik669a5db2006-08-29 18:12:40 -0400451static void hpt370_bmdma_stop(struct ata_queued_cmd *qc)
452{
453 struct ata_port *ap = qc->ap;
454 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900455 void __iomem *bmdma = ap->ioaddr.bmdma_addr;
Sergei Shtylyov56f46f82009-12-05 00:37:43 +0400456 u8 dma_stat = ioread8(bmdma + ATA_DMA_STATUS);
457 u8 dma_cmd;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400458
Sergei Shtylyov56f46f82009-12-05 00:37:43 +0400459 if (dma_stat & ATA_DMA_ACTIVE) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400460 udelay(20);
Sergei Shtylyov56f46f82009-12-05 00:37:43 +0400461 dma_stat = ioread8(bmdma + ATA_DMA_STATUS);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400462 }
Sergei Shtylyov56f46f82009-12-05 00:37:43 +0400463 if (dma_stat & ATA_DMA_ACTIVE) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400464 /* Clear the engine */
465 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
466 udelay(10);
467 /* Stop DMA */
Sergei Shtylyov56f46f82009-12-05 00:37:43 +0400468 dma_cmd = ioread8(bmdma + ATA_DMA_CMD);
469 iowrite8(dma_cmd & ~ATA_DMA_START, bmdma + ATA_DMA_CMD);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400470 /* Clear Error */
Sergei Shtylyov56f46f82009-12-05 00:37:43 +0400471 dma_stat = ioread8(bmdma + ATA_DMA_STATUS);
472 iowrite8(dma_stat | ATA_DMA_INTR | ATA_DMA_ERR,
473 bmdma + ATA_DMA_STATUS);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400474 /* Clear the engine */
475 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
476 udelay(10);
477 }
478 ata_bmdma_stop(qc);
479}
480
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400481static void hpt372_set_mode(struct ata_port *ap, struct ata_device *adev,
482 u8 mode)
483{
484 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
485 u32 addr1, addr2;
486 u32 reg, timing, mask;
487 u8 fast;
488
489 addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
490 addr2 = 0x51 + 4 * ap->port_no;
491
492 /* Fast interrupt prediction disable, hold off interrupt disable */
493 pci_read_config_byte(pdev, addr2, &fast);
494 fast &= ~0x07;
495 pci_write_config_byte(pdev, addr2, fast);
496
497 /* Determine timing mask and find matching mode entry */
498 if (mode < XFER_MW_DMA_0)
499 mask = 0xcfc3ffff;
500 else if (mode < XFER_UDMA_0)
501 mask = 0x31c001ff;
502 else
503 mask = 0x303c0000;
504
505 timing = hpt37x_find_mode(ap, mode);
506
507 pci_read_config_dword(pdev, addr1, &reg);
508 reg = (reg & ~mask) | (timing & mask);
509 pci_write_config_dword(pdev, addr1, reg);
510}
511
Jeff Garzik669a5db2006-08-29 18:12:40 -0400512/**
513 * hpt372_set_piomode - PIO setup
514 * @ap: ATA interface
515 * @adev: device on the interface
516 *
Jeff Garzik85cd7252006-08-31 00:03:49 -0400517 * Perform PIO mode setup.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400518 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400519
Jeff Garzik669a5db2006-08-29 18:12:40 -0400520static void hpt372_set_piomode(struct ata_port *ap, struct ata_device *adev)
521{
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400522 hpt372_set_mode(ap, adev, adev->pio_mode);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400523}
524
525/**
526 * hpt372_set_dmamode - DMA timing setup
527 * @ap: ATA interface
528 * @adev: Device being configured
529 *
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400530 * Set up the channel for MWDMA or UDMA modes.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400531 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400532
Jeff Garzik669a5db2006-08-29 18:12:40 -0400533static void hpt372_set_dmamode(struct ata_port *ap, struct ata_device *adev)
534{
Sergei Shtylyov1a1b1722009-12-07 23:30:06 +0400535 hpt372_set_mode(ap, adev, adev->dma_mode);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400536}
537
538/**
539 * hpt37x_bmdma_end - DMA engine stop
540 * @qc: ATA command
541 *
542 * Clean up after the HPT372 and later DMA engine
543 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400544
Jeff Garzik669a5db2006-08-29 18:12:40 -0400545static void hpt37x_bmdma_stop(struct ata_queued_cmd *qc)
546{
547 struct ata_port *ap = qc->ap;
548 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Alan6929da42007-01-05 16:37:01 -0800549 int mscreg = 0x50 + 4 * ap->port_no;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400550 u8 bwsr_stat, msc_stat;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400551
Jeff Garzik669a5db2006-08-29 18:12:40 -0400552 pci_read_config_byte(pdev, 0x6A, &bwsr_stat);
553 pci_read_config_byte(pdev, mscreg, &msc_stat);
554 if (bwsr_stat & (1 << ap->port_no))
555 pci_write_config_byte(pdev, mscreg, msc_stat | 0x30);
556 ata_bmdma_stop(qc);
557}
558
559
560static struct scsi_host_template hpt37x_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900561 ATA_BMDMA_SHT(DRV_NAME),
Jeff Garzik669a5db2006-08-29 18:12:40 -0400562};
563
564/*
565 * Configuration for HPT370
566 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400567
Jeff Garzik669a5db2006-08-29 18:12:40 -0400568static struct ata_port_operations hpt370_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900569 .inherits = &ata_bmdma_port_ops,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400570
Jeff Garzik669a5db2006-08-29 18:12:40 -0400571 .bmdma_stop = hpt370_bmdma_stop,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400572
Tejun Heo029cfd62008-03-25 12:22:49 +0900573 .mode_filter = hpt370_filter,
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100574 .cable_detect = hpt37x_cable_detect,
Tejun Heo029cfd62008-03-25 12:22:49 +0900575 .set_piomode = hpt370_set_piomode,
576 .set_dmamode = hpt370_set_dmamode,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900577 .prereset = hpt37x_pre_reset,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400578};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400579
580/*
581 * Configuration for HPT370A. Close to 370 but less filters
582 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400583
Jeff Garzik669a5db2006-08-29 18:12:40 -0400584static struct ata_port_operations hpt370a_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900585 .inherits = &hpt370_port_ops,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400586 .mode_filter = hpt370a_filter,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400587};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400588
589/*
590 * Configuration for HPT372, HPT371, HPT302. Slightly different PIO
591 * and DMA mode setting functionality.
592 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400593
Jeff Garzik669a5db2006-08-29 18:12:40 -0400594static struct ata_port_operations hpt372_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900595 .inherits = &ata_bmdma_port_ops,
596
597 .bmdma_stop = hpt37x_bmdma_stop,
598
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100599 .cable_detect = hpt37x_cable_detect,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400600 .set_piomode = hpt372_set_piomode,
601 .set_dmamode = hpt372_set_dmamode,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900602 .prereset = hpt37x_pre_reset,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400603};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400604
605/*
606 * Configuration for HPT374. Mode setting works like 372 and friends
Tejun Heoa1efdab2008-03-25 12:22:50 +0900607 * but we have a different cable detection procedure for function 1.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400608 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400609
Tejun Heoa1efdab2008-03-25 12:22:50 +0900610static struct ata_port_operations hpt374_fn1_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900611 .inherits = &hpt372_port_ops,
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100612 .cable_detect = hpt374_fn1_cable_detect,
Bartlomiej Zolnierkiewiczab81a502009-11-19 19:12:24 +0100613 .prereset = hpt37x_pre_reset,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400614};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400615
616/**
Krzysztof Halasaad452d62009-09-20 16:22:51 +0200617 * hpt37x_clock_slot - Turn timing to PC clock entry
Jeff Garzik669a5db2006-08-29 18:12:40 -0400618 * @freq: Reported frequency timing
619 * @base: Base timing
620 *
621 * Turn the timing data intoa clock slot (0 for 33, 1 for 40, 2 for 50
622 * and 3 for 66Mhz)
623 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400624
Jeff Garzik669a5db2006-08-29 18:12:40 -0400625static int hpt37x_clock_slot(unsigned int freq, unsigned int base)
626{
627 unsigned int f = (base * freq) / 192; /* Mhz */
628 if (f < 40)
629 return 0; /* 33Mhz slot */
630 if (f < 45)
631 return 1; /* 40Mhz slot */
632 if (f < 55)
633 return 2; /* 50Mhz slot */
634 return 3; /* 60Mhz slot */
635}
636
637/**
638 * hpt37x_calibrate_dpll - Calibrate the DPLL loop
Jeff Garzik85cd7252006-08-31 00:03:49 -0400639 * @dev: PCI device
Jeff Garzik669a5db2006-08-29 18:12:40 -0400640 *
641 * Perform a calibration cycle on the HPT37x DPLL. Returns 1 if this
642 * succeeds
643 */
644
645static int hpt37x_calibrate_dpll(struct pci_dev *dev)
646{
647 u8 reg5b;
648 u32 reg5c;
649 int tries;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400650
Jeff Garzik669a5db2006-08-29 18:12:40 -0400651 for(tries = 0; tries < 0x5000; tries++) {
652 udelay(50);
653 pci_read_config_byte(dev, 0x5b, &reg5b);
654 if (reg5b & 0x80) {
655 /* See if it stays set */
656 for(tries = 0; tries < 0x1000; tries ++) {
657 pci_read_config_byte(dev, 0x5b, &reg5b);
658 /* Failed ? */
659 if ((reg5b & 0x80) == 0)
660 return 0;
661 }
662 /* Turn off tuning, we have the DPLL set */
663 pci_read_config_dword(dev, 0x5c, &reg5c);
664 pci_write_config_dword(dev, 0x5c, reg5c & ~ 0x100);
665 return 1;
666 }
667 }
668 /* Never went stable */
669 return 0;
670}
Alan Cox73946f92007-11-05 22:53:38 +0000671
672static u32 hpt374_read_freq(struct pci_dev *pdev)
673{
674 u32 freq;
675 unsigned long io_base = pci_resource_start(pdev, 4);
676 if (PCI_FUNC(pdev->devfn) & 1) {
Andrew Morton40f46f12007-12-13 16:01:38 -0800677 struct pci_dev *pdev_0;
678
679 pdev_0 = pci_get_slot(pdev->bus, pdev->devfn - 1);
Alan Cox73946f92007-11-05 22:53:38 +0000680 /* Someone hot plugged the controller on us ? */
681 if (pdev_0 == NULL)
682 return 0;
683 io_base = pci_resource_start(pdev_0, 4);
684 freq = inl(io_base + 0x90);
685 pci_dev_put(pdev_0);
Andrew Morton40f46f12007-12-13 16:01:38 -0800686 } else
Alan Cox73946f92007-11-05 22:53:38 +0000687 freq = inl(io_base + 0x90);
688 return freq;
689}
690
Jeff Garzik669a5db2006-08-29 18:12:40 -0400691/**
692 * hpt37x_init_one - Initialise an HPT37X/302
693 * @dev: PCI device
694 * @id: Entry in match table
695 *
696 * Initialise an HPT37x device. There are some interesting complications
697 * here. Firstly the chip may report 366 and be one of several variants.
698 * Secondly all the timings depend on the clock for the chip which we must
699 * detect and look up
700 *
701 * This is the known chip mappings. It may be missing a couple of later
702 * releases.
703 *
704 * Chip version PCI Rev Notes
705 * HPT366 4 (HPT366) 0 Other driver
706 * HPT366 4 (HPT366) 1 Other driver
707 * HPT368 4 (HPT366) 2 Other driver
708 * HPT370 4 (HPT366) 3 UDMA100
709 * HPT370A 4 (HPT366) 4 UDMA100
710 * HPT372 4 (HPT366) 5 UDMA133 (1)
711 * HPT372N 4 (HPT366) 6 Other driver
712 * HPT372A 5 (HPT372) 1 UDMA133 (1)
713 * HPT372N 5 (HPT372) 2 Other driver
714 * HPT302 6 (HPT302) 1 UDMA133
715 * HPT302N 6 (HPT302) 2 Other driver
716 * HPT371 7 (HPT371) * UDMA133
717 * HPT374 8 (HPT374) * UDMA133 4 channel
718 * HPT372N 9 (HPT372N) * Other driver
719 *
720 * (1) UDMA133 support depends on the bus clock
721 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400722
Jeff Garzik669a5db2006-08-29 18:12:40 -0400723static int hpt37x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
724{
725 /* HPT370 - UDMA100 */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200726 static const struct ata_port_info info_hpt370 = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400727 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100728 .pio_mask = ATA_PIO4,
729 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400730 .udma_mask = ATA_UDMA5,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400731 .port_ops = &hpt370_port_ops
732 };
733 /* HPT370A - UDMA100 */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200734 static const struct ata_port_info info_hpt370a = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400735 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100736 .pio_mask = ATA_PIO4,
737 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400738 .udma_mask = ATA_UDMA5,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400739 .port_ops = &hpt370a_port_ops
740 };
Alan Coxfcc2f692007-03-08 23:28:52 +0000741 /* HPT370 - UDMA100 */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200742 static const struct ata_port_info info_hpt370_33 = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400743 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100744 .pio_mask = ATA_PIO4,
745 .mwdma_mask = ATA_MWDMA2,
Alan Cox73946f92007-11-05 22:53:38 +0000746 .udma_mask = ATA_UDMA5,
Alan Coxfcc2f692007-03-08 23:28:52 +0000747 .port_ops = &hpt370_port_ops
748 };
749 /* HPT370A - UDMA100 */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200750 static const struct ata_port_info info_hpt370a_33 = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400751 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100752 .pio_mask = ATA_PIO4,
753 .mwdma_mask = ATA_MWDMA2,
Alan Cox73946f92007-11-05 22:53:38 +0000754 .udma_mask = ATA_UDMA5,
Alan Coxfcc2f692007-03-08 23:28:52 +0000755 .port_ops = &hpt370a_port_ops
756 };
Jeff Garzik669a5db2006-08-29 18:12:40 -0400757 /* HPT371, 372 and friends - UDMA133 */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200758 static const struct ata_port_info info_hpt372 = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400759 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100760 .pio_mask = ATA_PIO4,
761 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400762 .udma_mask = ATA_UDMA6,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400763 .port_ops = &hpt372_port_ops
764 };
Tejun Heoa1efdab2008-03-25 12:22:50 +0900765 /* HPT374 - UDMA100, function 1 uses different prereset method */
766 static const struct ata_port_info info_hpt374_fn0 = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400767 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100768 .pio_mask = ATA_PIO4,
769 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400770 .udma_mask = ATA_UDMA5,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900771 .port_ops = &hpt372_port_ops
772 };
773 static const struct ata_port_info info_hpt374_fn1 = {
774 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100775 .pio_mask = ATA_PIO4,
776 .mwdma_mask = ATA_MWDMA2,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900777 .udma_mask = ATA_UDMA5,
778 .port_ops = &hpt374_fn1_port_ops
Jeff Garzik669a5db2006-08-29 18:12:40 -0400779 };
780
781 static const int MHz[4] = { 33, 40, 50, 66 };
Tejun Heo1626aeb2007-05-04 12:43:58 +0200782 void *private_data = NULL;
Tejun Heo887125e2008-03-25 12:22:49 +0900783 const struct ata_port_info *ppi[] = { NULL, NULL };
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400784 u8 rev = dev->revision;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400785 u8 irqmask;
Alan Coxfcc2f692007-03-08 23:28:52 +0000786 u8 mcr1;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400787 u32 freq;
Alan Coxfcc2f692007-03-08 23:28:52 +0000788 int prefer_dpll = 1;
Jeff Garzika617c092007-05-21 20:14:23 -0400789
Alan Coxfcc2f692007-03-08 23:28:52 +0000790 unsigned long iobase = pci_resource_start(dev, 4);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400791
792 const struct hpt_chip *chip_table;
793 int clock_slot;
Tejun Heof08048e2008-03-25 12:22:47 +0900794 int rc;
795
796 rc = pcim_enable_device(dev);
797 if (rc)
798 return rc;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400799
Jeff Garzik669a5db2006-08-29 18:12:40 -0400800 if (dev->device == PCI_DEVICE_ID_TTI_HPT366) {
801 /* May be a later chip in disguise. Check */
802 /* Older chips are in the HPT366 driver. Ignore them */
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400803 if (rev < 3)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400804 return -ENODEV;
805 /* N series chips have their own driver. Ignore */
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400806 if (rev == 6)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400807 return -ENODEV;
808
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400809 switch(rev) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400810 case 3:
Tejun Heo887125e2008-03-25 12:22:49 +0900811 ppi[0] = &info_hpt370;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400812 chip_table = &hpt370;
Alan Coxfcc2f692007-03-08 23:28:52 +0000813 prefer_dpll = 0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400814 break;
815 case 4:
Tejun Heo887125e2008-03-25 12:22:49 +0900816 ppi[0] = &info_hpt370a;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400817 chip_table = &hpt370a;
Alan Coxfcc2f692007-03-08 23:28:52 +0000818 prefer_dpll = 0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400819 break;
820 case 5:
Tejun Heo887125e2008-03-25 12:22:49 +0900821 ppi[0] = &info_hpt372;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400822 chip_table = &hpt372;
823 break;
824 default:
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400825 printk(KERN_ERR "pata_hpt37x: Unknown HPT366 "
826 "subtype, please report (%d).\n", rev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400827 return -ENODEV;
828 }
829 } else {
830 switch(dev->device) {
831 case PCI_DEVICE_ID_TTI_HPT372:
832 /* 372N if rev >= 2*/
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400833 if (rev >= 2)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400834 return -ENODEV;
Tejun Heo887125e2008-03-25 12:22:49 +0900835 ppi[0] = &info_hpt372;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400836 chip_table = &hpt372a;
837 break;
838 case PCI_DEVICE_ID_TTI_HPT302:
839 /* 302N if rev > 1 */
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400840 if (rev > 1)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400841 return -ENODEV;
Tejun Heo887125e2008-03-25 12:22:49 +0900842 ppi[0] = &info_hpt372;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400843 /* Check this */
844 chip_table = &hpt302;
845 break;
846 case PCI_DEVICE_ID_TTI_HPT371:
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400847 if (rev > 1)
Alan Coxfcc2f692007-03-08 23:28:52 +0000848 return -ENODEV;
Tejun Heo887125e2008-03-25 12:22:49 +0900849 ppi[0] = &info_hpt372;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400850 chip_table = &hpt371;
Alan Coxa4734462007-04-26 00:19:25 -0700851 /* Single channel device, master is not present
852 but the BIOS (or us for non x86) must mark it
Alan Coxfcc2f692007-03-08 23:28:52 +0000853 absent */
854 pci_read_config_byte(dev, 0x50, &mcr1);
855 mcr1 &= ~0x04;
856 pci_write_config_byte(dev, 0x50, mcr1);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400857 break;
858 case PCI_DEVICE_ID_TTI_HPT374:
859 chip_table = &hpt374;
Tejun Heoa1efdab2008-03-25 12:22:50 +0900860 if (!(PCI_FUNC(dev->devfn) & 1))
861 *ppi = &info_hpt374_fn0;
862 else
863 *ppi = &info_hpt374_fn1;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400864 break;
865 default:
866 printk(KERN_ERR "pata_hpt37x: PCI table is bogus please report (%d).\n", dev->device);
867 return -ENODEV;
868 }
869 }
870 /* Ok so this is a chip we support */
871
872 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
873 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
874 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
875 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
876
877 pci_read_config_byte(dev, 0x5A, &irqmask);
878 irqmask &= ~0x10;
879 pci_write_config_byte(dev, 0x5a, irqmask);
880
881 /*
882 * default to pci clock. make sure MA15/16 are set to output
883 * to prevent drives having problems with 40-pin cables. Needed
884 * for some drives such as IBM-DTLA which will not enter ready
885 * state on reset when PDIAG is a input.
886 */
887
Jeff Garzik85cd7252006-08-31 00:03:49 -0400888 pci_write_config_byte(dev, 0x5b, 0x23);
Jeff Garzika617c092007-05-21 20:14:23 -0400889
Alan Coxfcc2f692007-03-08 23:28:52 +0000890 /*
891 * HighPoint does this for HPT372A.
892 * NOTE: This register is only writeable via I/O space.
893 */
894 if (chip_table == &hpt372a)
895 outb(0x0e, iobase + 0x9c);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400896
Alan Coxfcc2f692007-03-08 23:28:52 +0000897 /* Some devices do not let this value be accessed via PCI space
Alan Cox73946f92007-11-05 22:53:38 +0000898 according to the old driver. In addition we must use the value
899 from FN 0 on the HPT374 */
Alan Coxfcc2f692007-03-08 23:28:52 +0000900
Alan Cox73946f92007-11-05 22:53:38 +0000901 if (chip_table == &hpt374) {
902 freq = hpt374_read_freq(dev);
903 if (freq == 0)
904 return -ENODEV;
905 } else
906 freq = inl(iobase + 0x90);
907
Jeff Garzik669a5db2006-08-29 18:12:40 -0400908 if ((freq >> 12) != 0xABCDE) {
909 int i;
910 u8 sr;
911 u32 total = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400912
Jeff Garzik669a5db2006-08-29 18:12:40 -0400913 printk(KERN_WARNING "pata_hpt37x: BIOS has not set timing clocks.\n");
Jeff Garzik85cd7252006-08-31 00:03:49 -0400914
Jeff Garzik669a5db2006-08-29 18:12:40 -0400915 /* This is the process the HPT371 BIOS is reported to use */
916 for(i = 0; i < 128; i++) {
917 pci_read_config_byte(dev, 0x78, &sr);
Alan Coxfcc2f692007-03-08 23:28:52 +0000918 total += sr & 0x1FF;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400919 udelay(15);
920 }
921 freq = total / 128;
922 }
923 freq &= 0x1FF;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400924
Jeff Garzik669a5db2006-08-29 18:12:40 -0400925 /*
926 * Turn the frequency check into a band and then find a timing
927 * table to match it.
928 */
Jeff Garzika617c092007-05-21 20:14:23 -0400929
Jeff Garzik669a5db2006-08-29 18:12:40 -0400930 clock_slot = hpt37x_clock_slot(freq, chip_table->base);
Alan Coxfcc2f692007-03-08 23:28:52 +0000931 if (chip_table->clocks[clock_slot] == NULL || prefer_dpll) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400932 /*
933 * We need to try PLL mode instead
Alan Coxfcc2f692007-03-08 23:28:52 +0000934 *
935 * For non UDMA133 capable devices we should
936 * use a 50MHz DPLL by choice
Jeff Garzik669a5db2006-08-29 18:12:40 -0400937 */
Alan Coxfcc2f692007-03-08 23:28:52 +0000938 unsigned int f_low, f_high;
Alan Cox960c8a12007-05-25 20:48:55 +0100939 int dpll, adjust;
Jeff Garzika617c092007-05-21 20:14:23 -0400940
Alan Cox960c8a12007-05-25 20:48:55 +0100941 /* Compute DPLL */
Tejun Heo887125e2008-03-25 12:22:49 +0900942 dpll = (ppi[0]->udma_mask & 0xC0) ? 3 : 2;
Jeff Garzika617c092007-05-21 20:14:23 -0400943
Alan Cox960c8a12007-05-25 20:48:55 +0100944 f_low = (MHz[clock_slot] * 48) / MHz[dpll];
Alan Coxfcc2f692007-03-08 23:28:52 +0000945 f_high = f_low + 2;
Alan Cox960c8a12007-05-25 20:48:55 +0100946 if (clock_slot > 1)
947 f_high += 2;
Alan Coxfcc2f692007-03-08 23:28:52 +0000948
949 /* Select the DPLL clock. */
950 pci_write_config_byte(dev, 0x5b, 0x21);
Alan Cox64a81702007-07-24 15:17:48 +0100951 pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low | 0x100);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400952
Jeff Garzik669a5db2006-08-29 18:12:40 -0400953 for(adjust = 0; adjust < 8; adjust++) {
954 if (hpt37x_calibrate_dpll(dev))
955 break;
956 /* See if it'll settle at a fractionally different clock */
Alan Cox64a81702007-07-24 15:17:48 +0100957 if (adjust & 1)
958 f_low -= adjust >> 1;
959 else
960 f_high += adjust >> 1;
961 pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low | 0x100);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400962 }
963 if (adjust == 8) {
Sergei Shtylyov80b89872007-08-10 21:02:15 +0400964 printk(KERN_ERR "pata_hpt37x: DPLL did not stabilize!\n");
Jeff Garzik669a5db2006-08-29 18:12:40 -0400965 return -ENODEV;
966 }
Alan Cox960c8a12007-05-25 20:48:55 +0100967 if (dpll == 3)
Tejun Heo1626aeb2007-05-04 12:43:58 +0200968 private_data = (void *)hpt37x_timings_66;
Alan Coxfcc2f692007-03-08 23:28:52 +0000969 else
Tejun Heo1626aeb2007-05-04 12:43:58 +0200970 private_data = (void *)hpt37x_timings_50;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400971
Sergei Shtylyov80b89872007-08-10 21:02:15 +0400972 printk(KERN_INFO "pata_hpt37x: bus clock %dMHz, using %dMHz DPLL.\n",
973 MHz[clock_slot], MHz[dpll]);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400974 } else {
Tejun Heo1626aeb2007-05-04 12:43:58 +0200975 private_data = (void *)chip_table->clocks[clock_slot];
Jeff Garzik669a5db2006-08-29 18:12:40 -0400976 /*
Alan Coxa4734462007-04-26 00:19:25 -0700977 * Perform a final fixup. Note that we will have used the
978 * DPLL on the HPT372 which means we don't have to worry
979 * about lack of UDMA133 support on lower clocks
980 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400981
Tejun Heo887125e2008-03-25 12:22:49 +0900982 if (clock_slot < 2 && ppi[0] == &info_hpt370)
983 ppi[0] = &info_hpt370_33;
984 if (clock_slot < 2 && ppi[0] == &info_hpt370a)
985 ppi[0] = &info_hpt370a_33;
Sergei Shtylyov80b89872007-08-10 21:02:15 +0400986 printk(KERN_INFO "pata_hpt37x: %s using %dMHz bus clock.\n",
987 chip_table->name, MHz[clock_slot]);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400988 }
Alan Coxfcc2f692007-03-08 23:28:52 +0000989
Jeff Garzik669a5db2006-08-29 18:12:40 -0400990 /* Now kick off ATA set up */
Tejun Heo9363c382008-04-07 22:47:16 +0900991 return ata_pci_sff_init_one(dev, ppi, &hpt37x_sht, private_data);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400992}
993
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400994static const struct pci_device_id hpt37x[] = {
995 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), },
996 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), },
997 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), },
998 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT374), },
999 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), },
1000
1001 { },
Jeff Garzik669a5db2006-08-29 18:12:40 -04001002};
1003
1004static struct pci_driver hpt37x_pci_driver = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -04001005 .name = DRV_NAME,
Jeff Garzik669a5db2006-08-29 18:12:40 -04001006 .id_table = hpt37x,
1007 .probe = hpt37x_init_one,
1008 .remove = ata_pci_remove_one
1009};
1010
1011static int __init hpt37x_init(void)
1012{
1013 return pci_register_driver(&hpt37x_pci_driver);
1014}
1015
Jeff Garzik669a5db2006-08-29 18:12:40 -04001016static void __exit hpt37x_exit(void)
1017{
1018 pci_unregister_driver(&hpt37x_pci_driver);
1019}
1020
Jeff Garzik669a5db2006-08-29 18:12:40 -04001021MODULE_AUTHOR("Alan Cox");
1022MODULE_DESCRIPTION("low-level driver for the Highpoint HPT37x/30x");
1023MODULE_LICENSE("GPL");
1024MODULE_DEVICE_TABLE(pci, hpt37x);
1025MODULE_VERSION(DRV_VERSION);
1026
1027module_init(hpt37x_init);
1028module_exit(hpt37x_exit);