blob: 071a7815b030234478a64af922075dd2cb1ce385 [file] [log] [blame]
Alex Deucher8cc1a532013-04-09 12:41:24 -04001/*
2 * Copyright 2012 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#ifndef CIK_H
25#define CIK_H
26
27#define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001
28
29#define CIK_RB_BITMAP_WIDTH_PER_SH 2
30
Alex Deucher1c491652013-04-09 12:45:26 -040031#define VGA_HDP_CONTROL 0x328
32#define VGA_MEMORY_DISABLE (1 << 4)
33
Alex Deucher8cc1a532013-04-09 12:41:24 -040034#define DMIF_ADDR_CALC 0xC00
35
Alex Deucher1c491652013-04-09 12:45:26 -040036#define SRBM_GFX_CNTL 0xE44
37#define PIPEID(x) ((x) << 0)
38#define MEID(x) ((x) << 2)
39#define VMID(x) ((x) << 4)
40#define QUEUEID(x) ((x) << 8)
41
Alex Deucher6f2043c2013-04-09 12:43:41 -040042#define SRBM_STATUS2 0xE4C
43#define SRBM_STATUS 0xE50
44
Alex Deucher1c491652013-04-09 12:45:26 -040045#define VM_L2_CNTL 0x1400
46#define ENABLE_L2_CACHE (1 << 0)
47#define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
48#define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
49#define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
50#define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
51#define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
52#define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
53#define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
54#define VM_L2_CNTL2 0x1404
55#define INVALIDATE_ALL_L1_TLBS (1 << 0)
56#define INVALIDATE_L2_CACHE (1 << 1)
57#define INVALIDATE_CACHE_MODE(x) ((x) << 26)
58#define INVALIDATE_PTE_AND_PDE_CACHES 0
59#define INVALIDATE_ONLY_PTE_CACHES 1
60#define INVALIDATE_ONLY_PDE_CACHES 2
61#define VM_L2_CNTL3 0x1408
62#define BANK_SELECT(x) ((x) << 0)
63#define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
64#define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
65#define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
66#define VM_L2_STATUS 0x140C
67#define L2_BUSY (1 << 0)
68#define VM_CONTEXT0_CNTL 0x1410
69#define ENABLE_CONTEXT (1 << 0)
70#define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
71#define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
72#define VM_CONTEXT1_CNTL 0x1414
73#define VM_CONTEXT0_CNTL2 0x1430
74#define VM_CONTEXT1_CNTL2 0x1434
75#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
76#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
77#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
78#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
79#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
80#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
81#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
82#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
83
84#define VM_INVALIDATE_REQUEST 0x1478
85#define VM_INVALIDATE_RESPONSE 0x147c
86
87#define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
88#define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
89
90#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
91#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
92#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
93#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
94#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
95#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
96#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
97#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
98#define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
99#define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
100
101#define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
102#define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
103
Alex Deucher8cc1a532013-04-09 12:41:24 -0400104#define MC_SHARED_CHMAP 0x2004
105#define NOOFCHAN_SHIFT 12
106#define NOOFCHAN_MASK 0x0000f000
107#define MC_SHARED_CHREMAP 0x2008
108
Alex Deucher1c491652013-04-09 12:45:26 -0400109#define CHUB_CONTROL 0x1864
110#define BYPASS_VM (1 << 0)
111
112#define MC_VM_FB_LOCATION 0x2024
113#define MC_VM_AGP_TOP 0x2028
114#define MC_VM_AGP_BOT 0x202C
115#define MC_VM_AGP_BASE 0x2030
116#define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
117#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
118#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
119
120#define MC_VM_MX_L1_TLB_CNTL 0x2064
121#define ENABLE_L1_TLB (1 << 0)
122#define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
123#define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
124#define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
125#define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
126#define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
127#define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
128#define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
129#define MC_VM_FB_OFFSET 0x2068
130
Alex Deucher8cc1a532013-04-09 12:41:24 -0400131#define MC_ARB_RAMCFG 0x2760
132#define NOOFBANK_SHIFT 0
133#define NOOFBANK_MASK 0x00000003
134#define NOOFRANK_SHIFT 2
135#define NOOFRANK_MASK 0x00000004
136#define NOOFROWS_SHIFT 3
137#define NOOFROWS_MASK 0x00000038
138#define NOOFCOLS_SHIFT 6
139#define NOOFCOLS_MASK 0x000000C0
140#define CHANSIZE_SHIFT 8
141#define CHANSIZE_MASK 0x00000100
142#define NOOFGROUPS_SHIFT 12
143#define NOOFGROUPS_MASK 0x00001000
144
145#define HDP_HOST_PATH_CNTL 0x2C00
146#define HDP_NONSURFACE_BASE 0x2C04
147#define HDP_NONSURFACE_INFO 0x2C08
148#define HDP_NONSURFACE_SIZE 0x2C0C
149
150#define HDP_ADDR_CONFIG 0x2F48
151#define HDP_MISC_CNTL 0x2F4C
152#define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
153
Alex Deucher1c491652013-04-09 12:45:26 -0400154#define CONFIG_MEMSIZE 0x5428
155
156#define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
157
Alex Deucher8cc1a532013-04-09 12:41:24 -0400158#define BIF_FB_EN 0x5490
159#define FB_READ_EN (1 << 0)
160#define FB_WRITE_EN (1 << 1)
161
Alex Deucher1c491652013-04-09 12:45:26 -0400162#define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
163
Alex Deucher8cc1a532013-04-09 12:41:24 -0400164#define GRBM_CNTL 0x8000
165#define GRBM_READ_TIMEOUT(x) ((x) << 0)
166
Alex Deucher6f2043c2013-04-09 12:43:41 -0400167#define GRBM_STATUS2 0x8008
168#define ME0PIPE1_CMDFIFO_AVAIL_MASK 0x0000000F
169#define ME0PIPE1_CF_RQ_PENDING (1 << 4)
170#define ME0PIPE1_PF_RQ_PENDING (1 << 5)
171#define ME1PIPE0_RQ_PENDING (1 << 6)
172#define ME1PIPE1_RQ_PENDING (1 << 7)
173#define ME1PIPE2_RQ_PENDING (1 << 8)
174#define ME1PIPE3_RQ_PENDING (1 << 9)
175#define ME2PIPE0_RQ_PENDING (1 << 10)
176#define ME2PIPE1_RQ_PENDING (1 << 11)
177#define ME2PIPE2_RQ_PENDING (1 << 12)
178#define ME2PIPE3_RQ_PENDING (1 << 13)
179#define RLC_RQ_PENDING (1 << 14)
180#define RLC_BUSY (1 << 24)
181#define TC_BUSY (1 << 25)
182#define CPF_BUSY (1 << 28)
183#define CPC_BUSY (1 << 29)
184#define CPG_BUSY (1 << 30)
185
186#define GRBM_STATUS 0x8010
187#define ME0PIPE0_CMDFIFO_AVAIL_MASK 0x0000000F
188#define SRBM_RQ_PENDING (1 << 5)
189#define ME0PIPE0_CF_RQ_PENDING (1 << 7)
190#define ME0PIPE0_PF_RQ_PENDING (1 << 8)
191#define GDS_DMA_RQ_PENDING (1 << 9)
192#define DB_CLEAN (1 << 12)
193#define CB_CLEAN (1 << 13)
194#define TA_BUSY (1 << 14)
195#define GDS_BUSY (1 << 15)
196#define WD_BUSY_NO_DMA (1 << 16)
197#define VGT_BUSY (1 << 17)
198#define IA_BUSY_NO_DMA (1 << 18)
199#define IA_BUSY (1 << 19)
200#define SX_BUSY (1 << 20)
201#define WD_BUSY (1 << 21)
202#define SPI_BUSY (1 << 22)
203#define BCI_BUSY (1 << 23)
204#define SC_BUSY (1 << 24)
205#define PA_BUSY (1 << 25)
206#define DB_BUSY (1 << 26)
207#define CP_COHERENCY_BUSY (1 << 28)
208#define CP_BUSY (1 << 29)
209#define CB_BUSY (1 << 30)
210#define GUI_ACTIVE (1 << 31)
211#define GRBM_STATUS_SE0 0x8014
212#define GRBM_STATUS_SE1 0x8018
213#define GRBM_STATUS_SE2 0x8038
214#define GRBM_STATUS_SE3 0x803C
215#define SE_DB_CLEAN (1 << 1)
216#define SE_CB_CLEAN (1 << 2)
217#define SE_BCI_BUSY (1 << 22)
218#define SE_VGT_BUSY (1 << 23)
219#define SE_PA_BUSY (1 << 24)
220#define SE_TA_BUSY (1 << 25)
221#define SE_SX_BUSY (1 << 26)
222#define SE_SPI_BUSY (1 << 27)
223#define SE_SC_BUSY (1 << 29)
224#define SE_DB_BUSY (1 << 30)
225#define SE_CB_BUSY (1 << 31)
226
227#define GRBM_SOFT_RESET 0x8020
228#define SOFT_RESET_CP (1 << 0) /* All CP blocks */
229#define SOFT_RESET_RLC (1 << 2) /* RLC */
230#define SOFT_RESET_GFX (1 << 16) /* GFX */
231#define SOFT_RESET_CPF (1 << 17) /* CP fetcher shared by gfx and compute */
232#define SOFT_RESET_CPC (1 << 18) /* CP Compute (MEC1/2) */
233#define SOFT_RESET_CPG (1 << 19) /* CP GFX (PFP, ME, CE) */
234
235#define CP_MEC_CNTL 0x8234
236#define MEC_ME2_HALT (1 << 28)
237#define MEC_ME1_HALT (1 << 30)
238
239#define CP_ME_CNTL 0x86D8
240#define CP_CE_HALT (1 << 24)
241#define CP_PFP_HALT (1 << 26)
242#define CP_ME_HALT (1 << 28)
243
Alex Deucher8cc1a532013-04-09 12:41:24 -0400244#define CP_MEQ_THRESHOLDS 0x8764
245#define MEQ1_START(x) ((x) << 0)
246#define MEQ2_START(x) ((x) << 8)
247
248#define VGT_VTX_VECT_EJECT_REG 0x88B0
249
250#define VGT_CACHE_INVALIDATION 0x88C4
251#define CACHE_INVALIDATION(x) ((x) << 0)
252#define VC_ONLY 0
253#define TC_ONLY 1
254#define VC_AND_TC 2
255#define AUTO_INVLD_EN(x) ((x) << 6)
256#define NO_AUTO 0
257#define ES_AUTO 1
258#define GS_AUTO 2
259#define ES_AND_GS_AUTO 3
260
261#define VGT_GS_VERTEX_REUSE 0x88D4
262
263#define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
264#define INACTIVE_CUS_MASK 0xFFFF0000
265#define INACTIVE_CUS_SHIFT 16
266#define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
267
268#define PA_CL_ENHANCE 0x8A14
269#define CLIP_VTX_REORDER_ENA (1 << 0)
270#define NUM_CLIP_SEQ(x) ((x) << 1)
271
272#define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
273#define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
274#define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
275
276#define PA_SC_FIFO_SIZE 0x8BCC
277#define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
278#define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
279#define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
280#define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
281
282#define PA_SC_ENHANCE 0x8BF0
283#define ENABLE_PA_SC_OUT_OF_ORDER (1 << 0)
284#define DISABLE_PA_SC_GUIDANCE (1 << 13)
285
286#define SQ_CONFIG 0x8C00
287
Alex Deucher1c491652013-04-09 12:45:26 -0400288#define SH_MEM_BASES 0x8C28
289/* if PTR32, these are the bases for scratch and lds */
290#define PRIVATE_BASE(x) ((x) << 0) /* scratch */
291#define SHARED_BASE(x) ((x) << 16) /* LDS */
292#define SH_MEM_APE1_BASE 0x8C2C
293/* if PTR32, this is the base location of GPUVM */
294#define SH_MEM_APE1_LIMIT 0x8C30
295/* if PTR32, this is the upper limit of GPUVM */
296#define SH_MEM_CONFIG 0x8C34
297#define PTR32 (1 << 0)
298#define ALIGNMENT_MODE(x) ((x) << 2)
299#define SH_MEM_ALIGNMENT_MODE_DWORD 0
300#define SH_MEM_ALIGNMENT_MODE_DWORD_STRICT 1
301#define SH_MEM_ALIGNMENT_MODE_STRICT 2
302#define SH_MEM_ALIGNMENT_MODE_UNALIGNED 3
303#define DEFAULT_MTYPE(x) ((x) << 4)
304#define APE1_MTYPE(x) ((x) << 7)
305
Alex Deucher8cc1a532013-04-09 12:41:24 -0400306#define SX_DEBUG_1 0x9060
307
308#define SPI_CONFIG_CNTL 0x9100
309
310#define SPI_CONFIG_CNTL_1 0x913C
311#define VTX_DONE_DELAY(x) ((x) << 0)
312#define INTERP_ONE_PRIM_PER_ROW (1 << 4)
313
314#define TA_CNTL_AUX 0x9508
315
316#define DB_DEBUG 0x9830
317#define DB_DEBUG2 0x9834
318#define DB_DEBUG3 0x9838
319
320#define CC_RB_BACKEND_DISABLE 0x98F4
321#define BACKEND_DISABLE(x) ((x) << 16)
322#define GB_ADDR_CONFIG 0x98F8
323#define NUM_PIPES(x) ((x) << 0)
324#define NUM_PIPES_MASK 0x00000007
325#define NUM_PIPES_SHIFT 0
326#define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
327#define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
328#define PIPE_INTERLEAVE_SIZE_SHIFT 4
329#define NUM_SHADER_ENGINES(x) ((x) << 12)
330#define NUM_SHADER_ENGINES_MASK 0x00003000
331#define NUM_SHADER_ENGINES_SHIFT 12
332#define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
333#define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
334#define SHADER_ENGINE_TILE_SIZE_SHIFT 16
335#define ROW_SIZE(x) ((x) << 28)
336#define ROW_SIZE_MASK 0x30000000
337#define ROW_SIZE_SHIFT 28
338
339#define GB_TILE_MODE0 0x9910
340# define ARRAY_MODE(x) ((x) << 2)
341# define ARRAY_LINEAR_GENERAL 0
342# define ARRAY_LINEAR_ALIGNED 1
343# define ARRAY_1D_TILED_THIN1 2
344# define ARRAY_2D_TILED_THIN1 4
345# define ARRAY_PRT_TILED_THIN1 5
346# define ARRAY_PRT_2D_TILED_THIN1 6
347# define PIPE_CONFIG(x) ((x) << 6)
348# define ADDR_SURF_P2 0
349# define ADDR_SURF_P4_8x16 4
350# define ADDR_SURF_P4_16x16 5
351# define ADDR_SURF_P4_16x32 6
352# define ADDR_SURF_P4_32x32 7
353# define ADDR_SURF_P8_16x16_8x16 8
354# define ADDR_SURF_P8_16x32_8x16 9
355# define ADDR_SURF_P8_32x32_8x16 10
356# define ADDR_SURF_P8_16x32_16x16 11
357# define ADDR_SURF_P8_32x32_16x16 12
358# define ADDR_SURF_P8_32x32_16x32 13
359# define ADDR_SURF_P8_32x64_32x32 14
360# define TILE_SPLIT(x) ((x) << 11)
361# define ADDR_SURF_TILE_SPLIT_64B 0
362# define ADDR_SURF_TILE_SPLIT_128B 1
363# define ADDR_SURF_TILE_SPLIT_256B 2
364# define ADDR_SURF_TILE_SPLIT_512B 3
365# define ADDR_SURF_TILE_SPLIT_1KB 4
366# define ADDR_SURF_TILE_SPLIT_2KB 5
367# define ADDR_SURF_TILE_SPLIT_4KB 6
368# define MICRO_TILE_MODE_NEW(x) ((x) << 22)
369# define ADDR_SURF_DISPLAY_MICRO_TILING 0
370# define ADDR_SURF_THIN_MICRO_TILING 1
371# define ADDR_SURF_DEPTH_MICRO_TILING 2
372# define ADDR_SURF_ROTATED_MICRO_TILING 3
373# define SAMPLE_SPLIT(x) ((x) << 25)
374# define ADDR_SURF_SAMPLE_SPLIT_1 0
375# define ADDR_SURF_SAMPLE_SPLIT_2 1
376# define ADDR_SURF_SAMPLE_SPLIT_4 2
377# define ADDR_SURF_SAMPLE_SPLIT_8 3
378
379#define GB_MACROTILE_MODE0 0x9990
380# define BANK_WIDTH(x) ((x) << 0)
381# define ADDR_SURF_BANK_WIDTH_1 0
382# define ADDR_SURF_BANK_WIDTH_2 1
383# define ADDR_SURF_BANK_WIDTH_4 2
384# define ADDR_SURF_BANK_WIDTH_8 3
385# define BANK_HEIGHT(x) ((x) << 2)
386# define ADDR_SURF_BANK_HEIGHT_1 0
387# define ADDR_SURF_BANK_HEIGHT_2 1
388# define ADDR_SURF_BANK_HEIGHT_4 2
389# define ADDR_SURF_BANK_HEIGHT_8 3
390# define MACRO_TILE_ASPECT(x) ((x) << 4)
391# define ADDR_SURF_MACRO_ASPECT_1 0
392# define ADDR_SURF_MACRO_ASPECT_2 1
393# define ADDR_SURF_MACRO_ASPECT_4 2
394# define ADDR_SURF_MACRO_ASPECT_8 3
395# define NUM_BANKS(x) ((x) << 6)
396# define ADDR_SURF_2_BANK 0
397# define ADDR_SURF_4_BANK 1
398# define ADDR_SURF_8_BANK 2
399# define ADDR_SURF_16_BANK 3
400
401#define CB_HW_CONTROL 0x9A10
402
403#define GC_USER_RB_BACKEND_DISABLE 0x9B7C
404#define BACKEND_DISABLE_MASK 0x00FF0000
405#define BACKEND_DISABLE_SHIFT 16
406
407#define TCP_CHAN_STEER_LO 0xac0c
408#define TCP_CHAN_STEER_HI 0xac10
409
Alex Deucher1c491652013-04-09 12:45:26 -0400410#define TC_CFG_L1_LOAD_POLICY0 0xAC68
411#define TC_CFG_L1_LOAD_POLICY1 0xAC6C
412#define TC_CFG_L1_STORE_POLICY 0xAC70
413#define TC_CFG_L2_LOAD_POLICY0 0xAC74
414#define TC_CFG_L2_LOAD_POLICY1 0xAC78
415#define TC_CFG_L2_STORE_POLICY0 0xAC7C
416#define TC_CFG_L2_STORE_POLICY1 0xAC80
417#define TC_CFG_L2_ATOMIC_POLICY 0xAC84
418#define TC_CFG_L1_VOLATILE 0xAC88
419#define TC_CFG_L2_VOLATILE 0xAC8C
420
Alex Deucher8cc1a532013-04-09 12:41:24 -0400421#define PA_SC_RASTER_CONFIG 0x28350
422# define RASTER_CONFIG_RB_MAP_0 0
423# define RASTER_CONFIG_RB_MAP_1 1
424# define RASTER_CONFIG_RB_MAP_2 2
425# define RASTER_CONFIG_RB_MAP_3 3
426
427#define GRBM_GFX_INDEX 0x30800
428#define INSTANCE_INDEX(x) ((x) << 0)
429#define SH_INDEX(x) ((x) << 8)
430#define SE_INDEX(x) ((x) << 16)
431#define SH_BROADCAST_WRITES (1 << 29)
432#define INSTANCE_BROADCAST_WRITES (1 << 30)
433#define SE_BROADCAST_WRITES (1 << 31)
434
435#define VGT_ESGS_RING_SIZE 0x30900
436#define VGT_GSVS_RING_SIZE 0x30904
437#define VGT_PRIMITIVE_TYPE 0x30908
438#define VGT_INDEX_TYPE 0x3090C
439
440#define VGT_NUM_INDICES 0x30930
441#define VGT_NUM_INSTANCES 0x30934
442#define VGT_TF_RING_SIZE 0x30938
443#define VGT_HS_OFFCHIP_PARAM 0x3093C
444#define VGT_TF_MEMORY_BASE 0x30940
445
446#define PA_SU_LINE_STIPPLE_VALUE 0x30a00
447#define PA_SC_LINE_STIPPLE_STATE 0x30a04
448
449#define SQC_CACHES 0x30d20
450
451#define CP_PERFMON_CNTL 0x36020
452
453#define CGTS_TCC_DISABLE 0x3c00c
454#define CGTS_USER_TCC_DISABLE 0x3c010
455#define TCC_DISABLE_MASK 0xFFFF0000
456#define TCC_DISABLE_SHIFT 16
457
458#endif