blob: e11ac100f043469664c2870b90b3a1731de37e17 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#ifndef __SPARC64_PCI_H
2#define __SPARC64_PCI_H
3
4#ifdef __KERNEL__
5
6#include <linux/fs.h>
7#include <linux/mm.h>
8
9/* Can be used to override the logic in pci_scan_bus for skipping
10 * already-configured bus numbers - to be used for buggy BIOSes
11 * or architectures with incomplete PCI setup by the loader.
12 */
13#define pcibios_assign_all_busses() 0
14#define pcibios_scan_all_fns(a, b) 0
15
16#define PCIBIOS_MIN_IO 0UL
17#define PCIBIOS_MIN_MEM 0UL
18
19#define PCI_IRQ_NONE 0xffffffff
20
Matthew Wilcoxebf5a242006-10-10 08:01:20 -060021#define PCI_CACHE_LINE_BYTES 64
22
Linus Torvalds1da177e2005-04-16 15:20:36 -070023static inline void pcibios_set_master(struct pci_dev *dev)
24{
25 /* No special bus mastering setup handling */
26}
27
David Shaohua Lic9c3e452005-04-01 00:07:31 -050028static inline void pcibios_penalize_isa_irq(int irq, int active)
Linus Torvalds1da177e2005-04-16 15:20:36 -070029{
30 /* We don't do dynamic PCI IRQ allocation */
31}
32
33/* Dynamic DMA mapping stuff.
34 */
35
36/* The PCI address space does not equal the physical memory
37 * address space. The networking and block device layers use
38 * this boolean for bounce buffer decisions.
39 */
40#define PCI_DMA_BUS_IS_PHYS (0)
41
42#include <asm/scatterlist.h>
43
44struct pci_dev;
45
David S. Miller8f6a93a2006-02-09 21:32:07 -080046struct pci_iommu_ops {
David S. Miller42f14232006-05-23 02:07:22 -070047 void *(*alloc_consistent)(struct pci_dev *, size_t, dma_addr_t *, gfp_t);
David S. Miller8f6a93a2006-02-09 21:32:07 -080048 void (*free_consistent)(struct pci_dev *, size_t, void *, dma_addr_t);
49 dma_addr_t (*map_single)(struct pci_dev *, void *, size_t, int);
50 void (*unmap_single)(struct pci_dev *, dma_addr_t, size_t, int);
51 int (*map_sg)(struct pci_dev *, struct scatterlist *, int, int);
52 void (*unmap_sg)(struct pci_dev *, struct scatterlist *, int, int);
53 void (*dma_sync_single_for_cpu)(struct pci_dev *, dma_addr_t, size_t, int);
54 void (*dma_sync_sg_for_cpu)(struct pci_dev *, struct scatterlist *, int, int);
55};
56
David S. Millerc6e87562007-03-09 16:58:43 -080057extern const struct pci_iommu_ops *pci_iommu_ops;
David S. Miller8f6a93a2006-02-09 21:32:07 -080058
Linus Torvalds1da177e2005-04-16 15:20:36 -070059/* Allocate and map kernel buffer using consistent mode DMA for a device.
60 * hwdev should be valid struct pci_dev pointer for PCI devices.
61 */
David S. Miller8f6a93a2006-02-09 21:32:07 -080062static inline void *pci_alloc_consistent(struct pci_dev *hwdev, size_t size, dma_addr_t *dma_handle)
63{
David S. Miller42f14232006-05-23 02:07:22 -070064 return pci_iommu_ops->alloc_consistent(hwdev, size, dma_handle, GFP_ATOMIC);
David S. Miller8f6a93a2006-02-09 21:32:07 -080065}
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
67/* Free and unmap a consistent DMA buffer.
68 * cpu_addr is what was returned from pci_alloc_consistent,
69 * size must be the same as what as passed into pci_alloc_consistent,
70 * and likewise dma_addr must be the same as what *dma_addrp was set to.
71 *
72 * References to the memory and mappings associated with cpu_addr/dma_addr
73 * past this call are illegal.
74 */
David S. Miller8f6a93a2006-02-09 21:32:07 -080075static inline void pci_free_consistent(struct pci_dev *hwdev, size_t size, void *vaddr, dma_addr_t dma_handle)
76{
77 return pci_iommu_ops->free_consistent(hwdev, size, vaddr, dma_handle);
78}
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
80/* Map a single buffer of the indicated size for DMA in streaming mode.
81 * The 32-bit bus address to use is returned.
82 *
83 * Once the device is given the dma address, the device owns this memory
84 * until either pci_unmap_single or pci_dma_sync_single_for_cpu is performed.
85 */
David S. Miller8f6a93a2006-02-09 21:32:07 -080086static inline dma_addr_t pci_map_single(struct pci_dev *hwdev, void *ptr, size_t size, int direction)
87{
88 return pci_iommu_ops->map_single(hwdev, ptr, size, direction);
89}
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
91/* Unmap a single streaming mode DMA translation. The dma_addr and size
92 * must match what was provided for in a previous pci_map_single call. All
93 * other usages are undefined.
94 *
95 * After this call, reads by the cpu to the buffer are guaranteed to see
96 * whatever the device wrote there.
97 */
David S. Miller8f6a93a2006-02-09 21:32:07 -080098static inline void pci_unmap_single(struct pci_dev *hwdev, dma_addr_t dma_addr, size_t size, int direction)
99{
100 pci_iommu_ops->unmap_single(hwdev, dma_addr, size, direction);
101}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
103/* No highmem on sparc64, plus we have an IOMMU, so mapping pages is easy. */
104#define pci_map_page(dev, page, off, size, dir) \
105 pci_map_single(dev, (page_address(page) + (off)), size, dir)
106#define pci_unmap_page(dev,addr,sz,dir) pci_unmap_single(dev,addr,sz,dir)
107
108/* pci_unmap_{single,page} is not a nop, thus... */
109#define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME) \
110 dma_addr_t ADDR_NAME;
111#define DECLARE_PCI_UNMAP_LEN(LEN_NAME) \
112 __u32 LEN_NAME;
113#define pci_unmap_addr(PTR, ADDR_NAME) \
114 ((PTR)->ADDR_NAME)
115#define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) \
116 (((PTR)->ADDR_NAME) = (VAL))
117#define pci_unmap_len(PTR, LEN_NAME) \
118 ((PTR)->LEN_NAME)
119#define pci_unmap_len_set(PTR, LEN_NAME, VAL) \
120 (((PTR)->LEN_NAME) = (VAL))
121
122/* Map a set of buffers described by scatterlist in streaming
123 * mode for DMA. This is the scatter-gather version of the
124 * above pci_map_single interface. Here the scatter gather list
125 * elements are each tagged with the appropriate dma address
126 * and length. They are obtained via sg_dma_{address,length}(SG).
127 *
128 * NOTE: An implementation may be able to use a smaller number of
129 * DMA address/length pairs than there are SG table elements.
130 * (for example via virtual mapping capabilities)
131 * The routine returns the number of addr/length pairs actually
132 * used, at most nents.
133 *
134 * Device ownership issues as mentioned above for pci_map_single are
135 * the same here.
136 */
David S. Miller8f6a93a2006-02-09 21:32:07 -0800137static inline int pci_map_sg(struct pci_dev *hwdev, struct scatterlist *sg, int nents, int direction)
138{
139 return pci_iommu_ops->map_sg(hwdev, sg, nents, direction);
140}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141
142/* Unmap a set of streaming mode DMA translations.
143 * Again, cpu read rules concerning calls here are the same as for
144 * pci_unmap_single() above.
145 */
David S. Miller8f6a93a2006-02-09 21:32:07 -0800146static inline void pci_unmap_sg(struct pci_dev *hwdev, struct scatterlist *sg, int nhwents, int direction)
147{
148 pci_iommu_ops->unmap_sg(hwdev, sg, nhwents, direction);
149}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150
151/* Make physical memory consistent for a single
152 * streaming mode DMA translation after a transfer.
153 *
154 * If you perform a pci_map_single() but wish to interrogate the
155 * buffer using the cpu, yet do not wish to teardown the PCI dma
156 * mapping, you must call this function before doing so. At the
157 * next point you give the PCI dma address back to the card, you
158 * must first perform a pci_dma_sync_for_device, and then the
159 * device again owns the buffer.
160 */
David S. Miller8f6a93a2006-02-09 21:32:07 -0800161static inline void pci_dma_sync_single_for_cpu(struct pci_dev *hwdev, dma_addr_t dma_handle, size_t size, int direction)
162{
163 pci_iommu_ops->dma_sync_single_for_cpu(hwdev, dma_handle, size, direction);
164}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165
166static inline void
167pci_dma_sync_single_for_device(struct pci_dev *hwdev, dma_addr_t dma_handle,
168 size_t size, int direction)
169{
170 /* No flushing needed to sync cpu writes to the device. */
171 BUG_ON(direction == PCI_DMA_NONE);
172}
173
174/* Make physical memory consistent for a set of streaming
175 * mode DMA translations after a transfer.
176 *
177 * The same as pci_dma_sync_single_* but for a scatter-gather list,
178 * same rules and usage.
179 */
David S. Miller8f6a93a2006-02-09 21:32:07 -0800180static inline void pci_dma_sync_sg_for_cpu(struct pci_dev *hwdev, struct scatterlist *sg, int nelems, int direction)
181{
182 pci_iommu_ops->dma_sync_sg_for_cpu(hwdev, sg, nelems, direction);
183}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184
185static inline void
186pci_dma_sync_sg_for_device(struct pci_dev *hwdev, struct scatterlist *sg,
187 int nelems, int direction)
188{
189 /* No flushing needed to sync cpu writes to the device. */
190 BUG_ON(direction == PCI_DMA_NONE);
191}
192
193/* Return whether the given PCI device DMA address mask can
194 * be supported properly. For example, if your device can
195 * only drive the low 24-bits during PCI bus mastering, then
196 * you would pass 0x00ffffff as the mask to this function.
197 */
198extern int pci_dma_supported(struct pci_dev *hwdev, u64 mask);
199
200/* PCI IOMMU mapping bypass support. */
201
202/* PCI 64-bit addressing works for all slots on all controller
203 * types on sparc64. However, it requires that the device
204 * can drive enough of the 64 bits.
205 */
206#define PCI64_REQUIRED_MASK (~(dma64_addr_t)0)
207#define PCI64_ADDR_BASE 0xfffc000000000000UL
208
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209#define PCI_DMA_ERROR_CODE (~(dma_addr_t)0x0)
210
211static inline int pci_dma_mapping_error(dma_addr_t dma_addr)
212{
213 return (dma_addr == PCI_DMA_ERROR_CODE);
214}
215
Andrew Mortonbb4a61b2005-06-06 23:07:46 -0700216#ifdef CONFIG_PCI
David S. Millere24c2d92005-06-02 12:55:50 -0700217static inline void pci_dma_burst_advice(struct pci_dev *pdev,
218 enum pci_dma_burst_strategy *strat,
219 unsigned long *strategy_parameter)
220{
221 unsigned long cacheline_size;
222 u8 byte;
223
224 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &byte);
225 if (byte == 0)
226 cacheline_size = 1024;
227 else
228 cacheline_size = (int) byte * 4;
229
230 *strat = PCI_DMA_BURST_BOUNDARY;
231 *strategy_parameter = cacheline_size;
232}
Andrew Mortonbb4a61b2005-06-06 23:07:46 -0700233#endif
David S. Millere24c2d92005-06-02 12:55:50 -0700234
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235/* Return the index of the PCI controller for device PDEV. */
236
237extern int pci_domain_nr(struct pci_bus *bus);
238static inline int pci_proc_domain(struct pci_bus *bus)
239{
240 return 1;
241}
242
243/* Platform support for /proc/bus/pci/X/Y mmap()s. */
244
245#define HAVE_PCI_MMAP
246#define HAVE_ARCH_PCI_GET_UNMAPPED_AREA
247#define get_pci_unmapped_area get_fb_unmapped_area
248
249extern int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
250 enum pci_mmap_state mmap_state,
251 int write_combine);
252
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253extern void
254pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
255 struct resource *res);
256
257extern void
258pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
259 struct pci_bus_region *region);
260
David S. Miller085ae412005-08-08 13:19:08 -0700261extern struct resource *pcibios_select_root(struct pci_dev *, struct resource *);
262
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
264{
265 return PCI_IRQ_NONE;
266}
267
David S. Millerf6d0f9e2007-03-01 18:09:18 -0800268struct device_node;
269extern struct device_node *pci_device_to_OF_node(struct pci_dev *pdev);
270
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271#endif /* __KERNEL__ */
272
273#endif /* __SPARC64_PCI_H */