blob: 0270080ff0c01bedf874624febcc3a245a995d02 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * RocketPort device driver for Linux
3 *
4 * Written by Theodore Ts'o, 1995, 1996, 1997, 1998, 1999, 2000.
5 *
6 * Copyright (C) 1995, 1996, 1997, 1998, 1999, 2000, 2003 by Comtrol, Inc.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of the
11 * License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Kernel Synchronization:
25 *
26 * This driver has 2 kernel control paths - exception handlers (calls into the driver
27 * from user mode) and the timer bottom half (tasklet). This is a polled driver, interrupts
28 * are not used.
29 *
30 * Critical data:
31 * - rp_table[], accessed through passed "info" pointers, is a global (static) array of
32 * serial port state information and the xmit_buf circular buffer. Protected by
33 * a per port spinlock.
34 * - xmit_flags[], an array of ints indexed by line (port) number, indicating that there
35 * is data to be transmitted. Protected by atomic bit operations.
36 * - rp_num_ports, int indicating number of open ports, protected by atomic operations.
37 *
38 * rp_write() and rp_write_char() functions use a per port semaphore to protect against
39 * simultaneous access to the same port by more than one process.
40 */
41
42/****** Defines ******/
43#ifdef PCI_NUM_RESOURCES
44#define PCI_BASE_ADDRESS(dev, r) ((dev)->resource[r].start)
45#else
46#define PCI_BASE_ADDRESS(dev, r) ((dev)->base_address[r])
47#endif
48
49#define ROCKET_PARANOIA_CHECK
50#define ROCKET_DISABLE_SIMUSAGE
51
52#undef ROCKET_SOFT_FLOW
53#undef ROCKET_DEBUG_OPEN
54#undef ROCKET_DEBUG_INTR
55#undef ROCKET_DEBUG_WRITE
56#undef ROCKET_DEBUG_FLOW
57#undef ROCKET_DEBUG_THROTTLE
58#undef ROCKET_DEBUG_WAIT_UNTIL_SENT
59#undef ROCKET_DEBUG_RECEIVE
60#undef ROCKET_DEBUG_HANGUP
61#undef REV_PCI_ORDER
62#undef ROCKET_DEBUG_IO
63
64#define POLL_PERIOD HZ/100 /* Polling period .01 seconds (10ms) */
65
66/****** Kernel includes ******/
67
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#include <linux/module.h>
69#include <linux/errno.h>
70#include <linux/major.h>
71#include <linux/kernel.h>
72#include <linux/signal.h>
73#include <linux/slab.h>
74#include <linux/mm.h>
75#include <linux/sched.h>
76#include <linux/timer.h>
77#include <linux/interrupt.h>
78#include <linux/tty.h>
79#include <linux/tty_driver.h>
80#include <linux/tty_flip.h>
81#include <linux/string.h>
82#include <linux/fcntl.h>
83#include <linux/ptrace.h>
Matthias Kaehlcke69f545e2007-05-08 00:32:00 -070084#include <linux/mutex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070085#include <linux/ioport.h>
86#include <linux/delay.h>
87#include <linux/wait.h>
88#include <linux/pci.h>
89#include <asm/uaccess.h>
90#include <asm/atomic.h>
91#include <linux/bitops.h>
92#include <linux/spinlock.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070093#include <linux/init.h>
94
95/****** RocketPort includes ******/
96
97#include "rocket_int.h"
98#include "rocket.h"
99
100#define ROCKET_VERSION "2.09"
101#define ROCKET_DATE "12-June-2003"
102
103/****** RocketPort Local Variables ******/
104
Jiri Slaby40565f12007-02-12 00:52:31 -0800105static void rp_do_poll(unsigned long dummy);
106
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107static struct tty_driver *rocket_driver;
108
109static struct rocket_version driver_version = {
110 ROCKET_VERSION, ROCKET_DATE
111};
112
113static struct r_port *rp_table[MAX_RP_PORTS]; /* The main repository of serial port state information. */
114static unsigned int xmit_flags[NUM_BOARDS]; /* Bit significant, indicates port had data to transmit. */
115 /* eg. Bit 0 indicates port 0 has xmit data, ... */
116static atomic_t rp_num_ports_open; /* Number of serial ports open */
Jiri Slaby40565f12007-02-12 00:52:31 -0800117static DEFINE_TIMER(rocket_timer, rp_do_poll, 0, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118
119static unsigned long board1; /* ISA addresses, retrieved from rocketport.conf */
120static unsigned long board2;
121static unsigned long board3;
122static unsigned long board4;
123static unsigned long controller;
124static int support_low_speed;
125static unsigned long modem1;
126static unsigned long modem2;
127static unsigned long modem3;
128static unsigned long modem4;
129static unsigned long pc104_1[8];
130static unsigned long pc104_2[8];
131static unsigned long pc104_3[8];
132static unsigned long pc104_4[8];
133static unsigned long *pc104[4] = { pc104_1, pc104_2, pc104_3, pc104_4 };
134
135static int rp_baud_base[NUM_BOARDS]; /* Board config info (Someday make a per-board structure) */
136static unsigned long rcktpt_io_addr[NUM_BOARDS];
137static int rcktpt_type[NUM_BOARDS];
138static int is_PCI[NUM_BOARDS];
139static rocketModel_t rocketModel[NUM_BOARDS];
140static int max_board;
141
142/*
143 * The following arrays define the interrupt bits corresponding to each AIOP.
144 * These bits are different between the ISA and regular PCI boards and the
145 * Universal PCI boards.
146 */
147
148static Word_t aiop_intr_bits[AIOP_CTL_SIZE] = {
149 AIOP_INTR_BIT_0,
150 AIOP_INTR_BIT_1,
151 AIOP_INTR_BIT_2,
152 AIOP_INTR_BIT_3
153};
154
155static Word_t upci_aiop_intr_bits[AIOP_CTL_SIZE] = {
156 UPCI_AIOP_INTR_BIT_0,
157 UPCI_AIOP_INTR_BIT_1,
158 UPCI_AIOP_INTR_BIT_2,
159 UPCI_AIOP_INTR_BIT_3
160};
161
Adrian Bunkf15313b2005-06-25 14:59:05 -0700162static Byte_t RData[RDATASIZE] = {
163 0x00, 0x09, 0xf6, 0x82,
164 0x02, 0x09, 0x86, 0xfb,
165 0x04, 0x09, 0x00, 0x0a,
166 0x06, 0x09, 0x01, 0x0a,
167 0x08, 0x09, 0x8a, 0x13,
168 0x0a, 0x09, 0xc5, 0x11,
169 0x0c, 0x09, 0x86, 0x85,
170 0x0e, 0x09, 0x20, 0x0a,
171 0x10, 0x09, 0x21, 0x0a,
172 0x12, 0x09, 0x41, 0xff,
173 0x14, 0x09, 0x82, 0x00,
174 0x16, 0x09, 0x82, 0x7b,
175 0x18, 0x09, 0x8a, 0x7d,
176 0x1a, 0x09, 0x88, 0x81,
177 0x1c, 0x09, 0x86, 0x7a,
178 0x1e, 0x09, 0x84, 0x81,
179 0x20, 0x09, 0x82, 0x7c,
180 0x22, 0x09, 0x0a, 0x0a
181};
182
183static Byte_t RRegData[RREGDATASIZE] = {
184 0x00, 0x09, 0xf6, 0x82, /* 00: Stop Rx processor */
185 0x08, 0x09, 0x8a, 0x13, /* 04: Tx software flow control */
186 0x0a, 0x09, 0xc5, 0x11, /* 08: XON char */
187 0x0c, 0x09, 0x86, 0x85, /* 0c: XANY */
188 0x12, 0x09, 0x41, 0xff, /* 10: Rx mask char */
189 0x14, 0x09, 0x82, 0x00, /* 14: Compare/Ignore #0 */
190 0x16, 0x09, 0x82, 0x7b, /* 18: Compare #1 */
191 0x18, 0x09, 0x8a, 0x7d, /* 1c: Compare #2 */
192 0x1a, 0x09, 0x88, 0x81, /* 20: Interrupt #1 */
193 0x1c, 0x09, 0x86, 0x7a, /* 24: Ignore/Replace #1 */
194 0x1e, 0x09, 0x84, 0x81, /* 28: Interrupt #2 */
195 0x20, 0x09, 0x82, 0x7c, /* 2c: Ignore/Replace #2 */
196 0x22, 0x09, 0x0a, 0x0a /* 30: Rx FIFO Enable */
197};
198
199static CONTROLLER_T sController[CTL_SIZE] = {
200 {-1, -1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, {0, 0, 0, 0},
201 {0, 0, 0, 0}, {-1, -1, -1, -1}, {0, 0, 0, 0}},
202 {-1, -1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, {0, 0, 0, 0},
203 {0, 0, 0, 0}, {-1, -1, -1, -1}, {0, 0, 0, 0}},
204 {-1, -1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, {0, 0, 0, 0},
205 {0, 0, 0, 0}, {-1, -1, -1, -1}, {0, 0, 0, 0}},
206 {-1, -1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, {0, 0, 0, 0},
207 {0, 0, 0, 0}, {-1, -1, -1, -1}, {0, 0, 0, 0}}
208};
209
210static Byte_t sBitMapClrTbl[8] = {
211 0xfe, 0xfd, 0xfb, 0xf7, 0xef, 0xdf, 0xbf, 0x7f
212};
213
214static Byte_t sBitMapSetTbl[8] = {
215 0x01, 0x02, 0x04, 0x08, 0x10, 0x20, 0x40, 0x80
216};
217
218static int sClockPrescale = 0x14;
219
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220/*
221 * Line number is the ttySIx number (x), the Minor number. We
222 * assign them sequentially, starting at zero. The following
223 * array keeps track of the line number assigned to a given board/aiop/channel.
224 */
225static unsigned char lineNumbers[MAX_RP_PORTS];
226static unsigned long nextLineNumber;
227
228/***** RocketPort Static Prototypes *********/
229static int __init init_ISA(int i);
230static void rp_wait_until_sent(struct tty_struct *tty, int timeout);
231static void rp_flush_buffer(struct tty_struct *tty);
232static void rmSpeakerReset(CONTROLLER_T * CtlP, unsigned long model);
233static unsigned char GetLineNumber(int ctrl, int aiop, int ch);
234static unsigned char SetLineNumber(int ctrl, int aiop, int ch);
235static void rp_start(struct tty_struct *tty);
Adrian Bunkf15313b2005-06-25 14:59:05 -0700236static int sInitChan(CONTROLLER_T * CtlP, CHANNEL_T * ChP, int AiopNum,
237 int ChanNum);
238static void sSetInterfaceMode(CHANNEL_T * ChP, Byte_t mode);
239static void sFlushRxFIFO(CHANNEL_T * ChP);
240static void sFlushTxFIFO(CHANNEL_T * ChP);
241static void sEnInterrupts(CHANNEL_T * ChP, Word_t Flags);
242static void sDisInterrupts(CHANNEL_T * ChP, Word_t Flags);
243static void sModemReset(CONTROLLER_T * CtlP, int chan, int on);
244static void sPCIModemReset(CONTROLLER_T * CtlP, int chan, int on);
245static int sWriteTxPrioByte(CHANNEL_T * ChP, Byte_t Data);
246static int sPCIInitController(CONTROLLER_T * CtlP, int CtlNum,
247 ByteIO_t * AiopIOList, int AiopIOListSize,
248 WordIO_t ConfigIO, int IRQNum, Byte_t Frequency,
249 int PeriodicOnly, int altChanRingIndicator,
250 int UPCIRingInd);
251static int sInitController(CONTROLLER_T * CtlP, int CtlNum, ByteIO_t MudbacIO,
252 ByteIO_t * AiopIOList, int AiopIOListSize,
253 int IRQNum, Byte_t Frequency, int PeriodicOnly);
254static int sReadAiopID(ByteIO_t io);
255static int sReadAiopNumChan(WordIO_t io);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257MODULE_AUTHOR("Theodore Ts'o");
258MODULE_DESCRIPTION("Comtrol RocketPort driver");
259module_param(board1, ulong, 0);
260MODULE_PARM_DESC(board1, "I/O port for (ISA) board #1");
261module_param(board2, ulong, 0);
262MODULE_PARM_DESC(board2, "I/O port for (ISA) board #2");
263module_param(board3, ulong, 0);
264MODULE_PARM_DESC(board3, "I/O port for (ISA) board #3");
265module_param(board4, ulong, 0);
266MODULE_PARM_DESC(board4, "I/O port for (ISA) board #4");
267module_param(controller, ulong, 0);
268MODULE_PARM_DESC(controller, "I/O port for (ISA) rocketport controller");
269module_param(support_low_speed, bool, 0);
270MODULE_PARM_DESC(support_low_speed, "1 means support 50 baud, 0 means support 460400 baud");
271module_param(modem1, ulong, 0);
272MODULE_PARM_DESC(modem1, "1 means (ISA) board #1 is a RocketModem");
273module_param(modem2, ulong, 0);
274MODULE_PARM_DESC(modem2, "1 means (ISA) board #2 is a RocketModem");
275module_param(modem3, ulong, 0);
276MODULE_PARM_DESC(modem3, "1 means (ISA) board #3 is a RocketModem");
277module_param(modem4, ulong, 0);
278MODULE_PARM_DESC(modem4, "1 means (ISA) board #4 is a RocketModem");
279module_param_array(pc104_1, ulong, NULL, 0);
280MODULE_PARM_DESC(pc104_1, "set interface types for ISA(PC104) board #1 (e.g. pc104_1=232,232,485,485,...");
281module_param_array(pc104_2, ulong, NULL, 0);
282MODULE_PARM_DESC(pc104_2, "set interface types for ISA(PC104) board #2 (e.g. pc104_2=232,232,485,485,...");
283module_param_array(pc104_3, ulong, NULL, 0);
284MODULE_PARM_DESC(pc104_3, "set interface types for ISA(PC104) board #3 (e.g. pc104_3=232,232,485,485,...");
285module_param_array(pc104_4, ulong, NULL, 0);
286MODULE_PARM_DESC(pc104_4, "set interface types for ISA(PC104) board #4 (e.g. pc104_4=232,232,485,485,...");
287
Bjorn Helgaasd269cdd2005-10-30 15:03:14 -0800288static int rp_init(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289static void rp_cleanup_module(void);
290
291module_init(rp_init);
292module_exit(rp_cleanup_module);
293
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295MODULE_LICENSE("Dual BSD/GPL");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
297/*************************************************************************/
298/* Module code starts here */
299
300static inline int rocket_paranoia_check(struct r_port *info,
301 const char *routine)
302{
303#ifdef ROCKET_PARANOIA_CHECK
304 if (!info)
305 return 1;
306 if (info->magic != RPORT_MAGIC) {
307 printk(KERN_INFO "Warning: bad magic number for rocketport struct in %s\n",
308 routine);
309 return 1;
310 }
311#endif
312 return 0;
313}
314
315
316/* Serial port receive data function. Called (from timer poll) when an AIOPIC signals
317 * that receive data is present on a serial port. Pulls data from FIFO, moves it into the
318 * tty layer.
319 */
320static void rp_do_receive(struct r_port *info,
321 struct tty_struct *tty,
322 CHANNEL_t * cp, unsigned int ChanStatus)
323{
324 unsigned int CharNStat;
Paul Fulghumcc44a812006-06-25 05:49:12 -0700325 int ToRecv, wRecv, space;
326 unsigned char *cbuf;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
328 ToRecv = sGetRxCnt(cp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329#ifdef ROCKET_DEBUG_INTR
Paul Fulghumcc44a812006-06-25 05:49:12 -0700330 printk(KERN_INFO "rp_do_receive(%d)...", ToRecv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331#endif
Paul Fulghumcc44a812006-06-25 05:49:12 -0700332 if (ToRecv == 0)
333 return;
Alan Cox33f0f882006-01-09 20:54:13 -0800334
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 /*
336 * if status indicates there are errored characters in the
337 * FIFO, then enter status mode (a word in FIFO holds
338 * character and status).
339 */
340 if (ChanStatus & (RXFOVERFL | RXBREAK | RXFRAME | RXPARITY)) {
341 if (!(ChanStatus & STATMODE)) {
342#ifdef ROCKET_DEBUG_RECEIVE
343 printk(KERN_INFO "Entering STATMODE...");
344#endif
345 ChanStatus |= STATMODE;
346 sEnRxStatusMode(cp);
347 }
348 }
349
350 /*
351 * if we previously entered status mode, then read down the
352 * FIFO one word at a time, pulling apart the character and
353 * the status. Update error counters depending on status
354 */
355 if (ChanStatus & STATMODE) {
356#ifdef ROCKET_DEBUG_RECEIVE
357 printk(KERN_INFO "Ignore %x, read %x...", info->ignore_status_mask,
358 info->read_status_mask);
359#endif
360 while (ToRecv) {
Paul Fulghumcc44a812006-06-25 05:49:12 -0700361 char flag;
362
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 CharNStat = sInW(sGetTxRxDataIO(cp));
364#ifdef ROCKET_DEBUG_RECEIVE
365 printk(KERN_INFO "%x...", CharNStat);
366#endif
367 if (CharNStat & STMBREAKH)
368 CharNStat &= ~(STMFRAMEH | STMPARITYH);
369 if (CharNStat & info->ignore_status_mask) {
370 ToRecv--;
371 continue;
372 }
373 CharNStat &= info->read_status_mask;
374 if (CharNStat & STMBREAKH)
Paul Fulghumcc44a812006-06-25 05:49:12 -0700375 flag = TTY_BREAK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 else if (CharNStat & STMPARITYH)
Paul Fulghumcc44a812006-06-25 05:49:12 -0700377 flag = TTY_PARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 else if (CharNStat & STMFRAMEH)
Paul Fulghumcc44a812006-06-25 05:49:12 -0700379 flag = TTY_FRAME;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 else if (CharNStat & STMRCVROVRH)
Paul Fulghumcc44a812006-06-25 05:49:12 -0700381 flag = TTY_OVERRUN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 else
Paul Fulghumcc44a812006-06-25 05:49:12 -0700383 flag = TTY_NORMAL;
384 tty_insert_flip_char(tty, CharNStat & 0xff, flag);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 ToRecv--;
386 }
387
388 /*
389 * after we've emptied the FIFO in status mode, turn
390 * status mode back off
391 */
392 if (sGetRxCnt(cp) == 0) {
393#ifdef ROCKET_DEBUG_RECEIVE
394 printk(KERN_INFO "Status mode off.\n");
395#endif
396 sDisRxStatusMode(cp);
397 }
398 } else {
399 /*
400 * we aren't in status mode, so read down the FIFO two
401 * characters at time by doing repeated word IO
402 * transfer.
403 */
Paul Fulghumcc44a812006-06-25 05:49:12 -0700404 space = tty_prepare_flip_string(tty, &cbuf, ToRecv);
405 if (space < ToRecv) {
406#ifdef ROCKET_DEBUG_RECEIVE
407 printk(KERN_INFO "rp_do_receive:insufficient space ToRecv=%d space=%d\n", ToRecv, space);
408#endif
409 if (space <= 0)
410 return;
411 ToRecv = space;
412 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 wRecv = ToRecv >> 1;
414 if (wRecv)
415 sInStrW(sGetTxRxDataIO(cp), (unsigned short *) cbuf, wRecv);
416 if (ToRecv & 1)
417 cbuf[ToRecv - 1] = sInB(sGetTxRxDataIO(cp));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 }
419 /* Push the data up to the tty layer */
Paul Fulghumcc44a812006-06-25 05:49:12 -0700420 tty_flip_buffer_push(tty);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421}
422
423/*
424 * Serial port transmit data function. Called from the timer polling loop as a
425 * result of a bit set in xmit_flags[], indicating data (from the tty layer) is ready
426 * to be sent out the serial port. Data is buffered in rp_table[line].xmit_buf, it is
427 * moved to the port's xmit FIFO. *info is critical data, protected by spinlocks.
428 */
429static void rp_do_transmit(struct r_port *info)
430{
431 int c;
432 CHANNEL_t *cp = &info->channel;
433 struct tty_struct *tty;
434 unsigned long flags;
435
436#ifdef ROCKET_DEBUG_INTR
437 printk(KERN_INFO "rp_do_transmit ");
438#endif
439 if (!info)
440 return;
441 if (!info->tty) {
442 printk(KERN_INFO "rp: WARNING rp_do_transmit called with info->tty==NULL\n");
443 clear_bit((info->aiop * 8) + info->chan, (void *) &xmit_flags[info->board]);
444 return;
445 }
446
447 spin_lock_irqsave(&info->slock, flags);
448 tty = info->tty;
449 info->xmit_fifo_room = TXFIFO_SIZE - sGetTxCnt(cp);
450
451 /* Loop sending data to FIFO until done or FIFO full */
452 while (1) {
453 if (tty->stopped || tty->hw_stopped)
454 break;
455 c = min(info->xmit_fifo_room, min(info->xmit_cnt, XMIT_BUF_SIZE - info->xmit_tail));
456 if (c <= 0 || info->xmit_fifo_room <= 0)
457 break;
458 sOutStrW(sGetTxRxDataIO(cp), (unsigned short *) (info->xmit_buf + info->xmit_tail), c / 2);
459 if (c & 1)
460 sOutB(sGetTxRxDataIO(cp), info->xmit_buf[info->xmit_tail + c - 1]);
461 info->xmit_tail += c;
462 info->xmit_tail &= XMIT_BUF_SIZE - 1;
463 info->xmit_cnt -= c;
464 info->xmit_fifo_room -= c;
465#ifdef ROCKET_DEBUG_INTR
466 printk(KERN_INFO "tx %d chars...", c);
467#endif
468 }
469
470 if (info->xmit_cnt == 0)
471 clear_bit((info->aiop * 8) + info->chan, (void *) &xmit_flags[info->board]);
472
473 if (info->xmit_cnt < WAKEUP_CHARS) {
474 tty_wakeup(tty);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475#ifdef ROCKETPORT_HAVE_POLL_WAIT
476 wake_up_interruptible(&tty->poll_wait);
477#endif
478 }
479
480 spin_unlock_irqrestore(&info->slock, flags);
481
482#ifdef ROCKET_DEBUG_INTR
483 printk(KERN_INFO "(%d,%d,%d,%d)...", info->xmit_cnt, info->xmit_head,
484 info->xmit_tail, info->xmit_fifo_room);
485#endif
486}
487
488/*
489 * Called when a serial port signals it has read data in it's RX FIFO.
490 * It checks what interrupts are pending and services them, including
491 * receiving serial data.
492 */
493static void rp_handle_port(struct r_port *info)
494{
495 CHANNEL_t *cp;
496 struct tty_struct *tty;
497 unsigned int IntMask, ChanStatus;
498
499 if (!info)
500 return;
501
502 if ((info->flags & ROCKET_INITIALIZED) == 0) {
503 printk(KERN_INFO "rp: WARNING: rp_handle_port called with info->flags & NOT_INIT\n");
504 return;
505 }
506 if (!info->tty) {
507 printk(KERN_INFO "rp: WARNING: rp_handle_port called with info->tty==NULL\n");
508 return;
509 }
510 cp = &info->channel;
511 tty = info->tty;
512
513 IntMask = sGetChanIntID(cp) & info->intmask;
514#ifdef ROCKET_DEBUG_INTR
515 printk(KERN_INFO "rp_interrupt %02x...", IntMask);
516#endif
517 ChanStatus = sGetChanStatus(cp);
518 if (IntMask & RXF_TRIG) { /* Rx FIFO trigger level */
519 rp_do_receive(info, tty, cp, ChanStatus);
520 }
521 if (IntMask & DELTA_CD) { /* CD change */
522#if (defined(ROCKET_DEBUG_OPEN) || defined(ROCKET_DEBUG_INTR) || defined(ROCKET_DEBUG_HANGUP))
523 printk(KERN_INFO "ttyR%d CD now %s...", info->line,
524 (ChanStatus & CD_ACT) ? "on" : "off");
525#endif
526 if (!(ChanStatus & CD_ACT) && info->cd_status) {
527#ifdef ROCKET_DEBUG_HANGUP
528 printk(KERN_INFO "CD drop, calling hangup.\n");
529#endif
530 tty_hangup(tty);
531 }
532 info->cd_status = (ChanStatus & CD_ACT) ? 1 : 0;
533 wake_up_interruptible(&info->open_wait);
534 }
535#ifdef ROCKET_DEBUG_INTR
536 if (IntMask & DELTA_CTS) { /* CTS change */
537 printk(KERN_INFO "CTS change...\n");
538 }
539 if (IntMask & DELTA_DSR) { /* DSR change */
540 printk(KERN_INFO "DSR change...\n");
541 }
542#endif
543}
544
545/*
546 * The top level polling routine. Repeats every 1/100 HZ (10ms).
547 */
548static void rp_do_poll(unsigned long dummy)
549{
550 CONTROLLER_t *ctlp;
551 int ctrl, aiop, ch, line, i;
552 unsigned int xmitmask;
553 unsigned int CtlMask;
554 unsigned char AiopMask;
555 Word_t bit;
556
557 /* Walk through all the boards (ctrl's) */
558 for (ctrl = 0; ctrl < max_board; ctrl++) {
559 if (rcktpt_io_addr[ctrl] <= 0)
560 continue;
561
562 /* Get a ptr to the board's control struct */
563 ctlp = sCtlNumToCtlPtr(ctrl);
564
565 /* Get the interupt status from the board */
566#ifdef CONFIG_PCI
567 if (ctlp->BusType == isPCI)
568 CtlMask = sPCIGetControllerIntStatus(ctlp);
569 else
570#endif
571 CtlMask = sGetControllerIntStatus(ctlp);
572
573 /* Check if any AIOP read bits are set */
574 for (aiop = 0; CtlMask; aiop++) {
575 bit = ctlp->AiopIntrBits[aiop];
576 if (CtlMask & bit) {
577 CtlMask &= ~bit;
578 AiopMask = sGetAiopIntStatus(ctlp, aiop);
579
580 /* Check if any port read bits are set */
581 for (ch = 0; AiopMask; AiopMask >>= 1, ch++) {
582 if (AiopMask & 1) {
583
584 /* Get the line number (/dev/ttyRx number). */
585 /* Read the data from the port. */
586 line = GetLineNumber(ctrl, aiop, ch);
587 rp_handle_port(rp_table[line]);
588 }
589 }
590 }
591 }
592
593 xmitmask = xmit_flags[ctrl];
594
595 /*
596 * xmit_flags contains bit-significant flags, indicating there is data
597 * to xmit on the port. Bit 0 is port 0 on this board, bit 1 is port
598 * 1, ... (32 total possible). The variable i has the aiop and ch
599 * numbers encoded in it (port 0-7 are aiop0, 8-15 are aiop1, etc).
600 */
601 if (xmitmask) {
602 for (i = 0; i < rocketModel[ctrl].numPorts; i++) {
603 if (xmitmask & (1 << i)) {
604 aiop = (i & 0x18) >> 3;
605 ch = i & 0x07;
606 line = GetLineNumber(ctrl, aiop, ch);
607 rp_do_transmit(rp_table[line]);
608 }
609 }
610 }
611 }
612
613 /*
614 * Reset the timer so we get called at the next clock tick (10ms).
615 */
616 if (atomic_read(&rp_num_ports_open))
617 mod_timer(&rocket_timer, jiffies + POLL_PERIOD);
618}
619
620/*
621 * Initializes the r_port structure for a port, as well as enabling the port on
622 * the board.
623 * Inputs: board, aiop, chan numbers
624 */
625static void init_r_port(int board, int aiop, int chan, struct pci_dev *pci_dev)
626{
627 unsigned rocketMode;
628 struct r_port *info;
629 int line;
630 CONTROLLER_T *ctlp;
631
632 /* Get the next available line number */
633 line = SetLineNumber(board, aiop, chan);
634
635 ctlp = sCtlNumToCtlPtr(board);
636
637 /* Get a r_port struct for the port, fill it in and save it globally, indexed by line number */
638 info = kmalloc(sizeof (struct r_port), GFP_KERNEL);
639 if (!info) {
640 printk(KERN_INFO "Couldn't allocate info struct for line #%d\n", line);
641 return;
642 }
643 memset(info, 0, sizeof (struct r_port));
644
645 info->magic = RPORT_MAGIC;
646 info->line = line;
647 info->ctlp = ctlp;
648 info->board = board;
649 info->aiop = aiop;
650 info->chan = chan;
651 info->closing_wait = 3000;
652 info->close_delay = 50;
653 init_waitqueue_head(&info->open_wait);
654 init_waitqueue_head(&info->close_wait);
655 info->flags &= ~ROCKET_MODE_MASK;
656 switch (pc104[board][line]) {
657 case 422:
658 info->flags |= ROCKET_MODE_RS422;
659 break;
660 case 485:
661 info->flags |= ROCKET_MODE_RS485;
662 break;
663 case 232:
664 default:
665 info->flags |= ROCKET_MODE_RS232;
666 break;
667 }
668
669 info->intmask = RXF_TRIG | TXFIFO_MT | SRC_INT | DELTA_CD | DELTA_CTS | DELTA_DSR;
670 if (sInitChan(ctlp, &info->channel, aiop, chan) == 0) {
671 printk(KERN_INFO "RocketPort sInitChan(%d, %d, %d) failed!\n", board, aiop, chan);
672 kfree(info);
673 return;
674 }
675
676 rocketMode = info->flags & ROCKET_MODE_MASK;
677
678 if ((info->flags & ROCKET_RTS_TOGGLE) || (rocketMode == ROCKET_MODE_RS485))
679 sEnRTSToggle(&info->channel);
680 else
681 sDisRTSToggle(&info->channel);
682
683 if (ctlp->boardType == ROCKET_TYPE_PC104) {
684 switch (rocketMode) {
685 case ROCKET_MODE_RS485:
686 sSetInterfaceMode(&info->channel, InterfaceModeRS485);
687 break;
688 case ROCKET_MODE_RS422:
689 sSetInterfaceMode(&info->channel, InterfaceModeRS422);
690 break;
691 case ROCKET_MODE_RS232:
692 default:
693 if (info->flags & ROCKET_RTS_TOGGLE)
694 sSetInterfaceMode(&info->channel, InterfaceModeRS232T);
695 else
696 sSetInterfaceMode(&info->channel, InterfaceModeRS232);
697 break;
698 }
699 }
700 spin_lock_init(&info->slock);
Matthias Kaehlcke69f545e2007-05-08 00:32:00 -0700701 mutex_init(&info->write_mtx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 rp_table[line] = info;
703 if (pci_dev)
704 tty_register_device(rocket_driver, line, &pci_dev->dev);
705}
706
707/*
708 * Configures a rocketport port according to its termio settings. Called from
709 * user mode into the driver (exception handler). *info CD manipulation is spinlock protected.
710 */
711static void configure_r_port(struct r_port *info,
Alan Cox606d0992006-12-08 02:38:45 -0800712 struct ktermios *old_termios)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713{
714 unsigned cflag;
715 unsigned long flags;
716 unsigned rocketMode;
717 int bits, baud, divisor;
718 CHANNEL_t *cp;
719
720 if (!info->tty || !info->tty->termios)
721 return;
722 cp = &info->channel;
723 cflag = info->tty->termios->c_cflag;
724
725 /* Byte size and parity */
726 if ((cflag & CSIZE) == CS8) {
727 sSetData8(cp);
728 bits = 10;
729 } else {
730 sSetData7(cp);
731 bits = 9;
732 }
733 if (cflag & CSTOPB) {
734 sSetStop2(cp);
735 bits++;
736 } else {
737 sSetStop1(cp);
738 }
739
740 if (cflag & PARENB) {
741 sEnParity(cp);
742 bits++;
743 if (cflag & PARODD) {
744 sSetOddParity(cp);
745 } else {
746 sSetEvenParity(cp);
747 }
748 } else {
749 sDisParity(cp);
750 }
751
752 /* baud rate */
753 baud = tty_get_baud_rate(info->tty);
754 if (!baud)
755 baud = 9600;
756 divisor = ((rp_baud_base[info->board] + (baud >> 1)) / baud) - 1;
757 if ((divisor >= 8192 || divisor < 0) && old_termios) {
758 info->tty->termios->c_cflag &= ~CBAUD;
759 info->tty->termios->c_cflag |=
760 (old_termios->c_cflag & CBAUD);
761 baud = tty_get_baud_rate(info->tty);
762 if (!baud)
763 baud = 9600;
764 divisor = (rp_baud_base[info->board] / baud) - 1;
765 }
766 if (divisor >= 8192 || divisor < 0) {
767 baud = 9600;
768 divisor = (rp_baud_base[info->board] / baud) - 1;
769 }
770 info->cps = baud / bits;
771 sSetBaud(cp, divisor);
772
773 if (cflag & CRTSCTS) {
774 info->intmask |= DELTA_CTS;
775 sEnCTSFlowCtl(cp);
776 } else {
777 info->intmask &= ~DELTA_CTS;
778 sDisCTSFlowCtl(cp);
779 }
780 if (cflag & CLOCAL) {
781 info->intmask &= ~DELTA_CD;
782 } else {
783 spin_lock_irqsave(&info->slock, flags);
784 if (sGetChanStatus(cp) & CD_ACT)
785 info->cd_status = 1;
786 else
787 info->cd_status = 0;
788 info->intmask |= DELTA_CD;
789 spin_unlock_irqrestore(&info->slock, flags);
790 }
791
792 /*
793 * Handle software flow control in the board
794 */
795#ifdef ROCKET_SOFT_FLOW
796 if (I_IXON(info->tty)) {
797 sEnTxSoftFlowCtl(cp);
798 if (I_IXANY(info->tty)) {
799 sEnIXANY(cp);
800 } else {
801 sDisIXANY(cp);
802 }
803 sSetTxXONChar(cp, START_CHAR(info->tty));
804 sSetTxXOFFChar(cp, STOP_CHAR(info->tty));
805 } else {
806 sDisTxSoftFlowCtl(cp);
807 sDisIXANY(cp);
808 sClrTxXOFF(cp);
809 }
810#endif
811
812 /*
813 * Set up ignore/read mask words
814 */
815 info->read_status_mask = STMRCVROVRH | 0xFF;
816 if (I_INPCK(info->tty))
817 info->read_status_mask |= STMFRAMEH | STMPARITYH;
818 if (I_BRKINT(info->tty) || I_PARMRK(info->tty))
819 info->read_status_mask |= STMBREAKH;
820
821 /*
822 * Characters to ignore
823 */
824 info->ignore_status_mask = 0;
825 if (I_IGNPAR(info->tty))
826 info->ignore_status_mask |= STMFRAMEH | STMPARITYH;
827 if (I_IGNBRK(info->tty)) {
828 info->ignore_status_mask |= STMBREAKH;
829 /*
830 * If we're ignoring parity and break indicators,
831 * ignore overruns too. (For real raw support).
832 */
833 if (I_IGNPAR(info->tty))
834 info->ignore_status_mask |= STMRCVROVRH;
835 }
836
837 rocketMode = info->flags & ROCKET_MODE_MASK;
838
839 if ((info->flags & ROCKET_RTS_TOGGLE)
840 || (rocketMode == ROCKET_MODE_RS485))
841 sEnRTSToggle(cp);
842 else
843 sDisRTSToggle(cp);
844
845 sSetRTS(&info->channel);
846
847 if (cp->CtlP->boardType == ROCKET_TYPE_PC104) {
848 switch (rocketMode) {
849 case ROCKET_MODE_RS485:
850 sSetInterfaceMode(cp, InterfaceModeRS485);
851 break;
852 case ROCKET_MODE_RS422:
853 sSetInterfaceMode(cp, InterfaceModeRS422);
854 break;
855 case ROCKET_MODE_RS232:
856 default:
857 if (info->flags & ROCKET_RTS_TOGGLE)
858 sSetInterfaceMode(cp, InterfaceModeRS232T);
859 else
860 sSetInterfaceMode(cp, InterfaceModeRS232);
861 break;
862 }
863 }
864}
865
866/* info->count is considered critical, protected by spinlocks. */
867static int block_til_ready(struct tty_struct *tty, struct file *filp,
868 struct r_port *info)
869{
870 DECLARE_WAITQUEUE(wait, current);
871 int retval;
872 int do_clocal = 0, extra_count = 0;
873 unsigned long flags;
874
875 /*
876 * If the device is in the middle of being closed, then block
877 * until it's done, and then try again.
878 */
879 if (tty_hung_up_p(filp))
880 return ((info->flags & ROCKET_HUP_NOTIFY) ? -EAGAIN : -ERESTARTSYS);
881 if (info->flags & ROCKET_CLOSING) {
882 interruptible_sleep_on(&info->close_wait);
883 return ((info->flags & ROCKET_HUP_NOTIFY) ? -EAGAIN : -ERESTARTSYS);
884 }
885
886 /*
887 * If non-blocking mode is set, or the port is not enabled,
888 * then make the check up front and then exit.
889 */
890 if ((filp->f_flags & O_NONBLOCK) || (tty->flags & (1 << TTY_IO_ERROR))) {
891 info->flags |= ROCKET_NORMAL_ACTIVE;
892 return 0;
893 }
894 if (tty->termios->c_cflag & CLOCAL)
895 do_clocal = 1;
896
897 /*
898 * Block waiting for the carrier detect and the line to become free. While we are in
899 * this loop, info->count is dropped by one, so that rp_close() knows when to free things.
900 * We restore it upon exit, either normal or abnormal.
901 */
902 retval = 0;
903 add_wait_queue(&info->open_wait, &wait);
904#ifdef ROCKET_DEBUG_OPEN
905 printk(KERN_INFO "block_til_ready before block: ttyR%d, count = %d\n", info->line, info->count);
906#endif
907 spin_lock_irqsave(&info->slock, flags);
908
909#ifdef ROCKET_DISABLE_SIMUSAGE
910 info->flags |= ROCKET_NORMAL_ACTIVE;
911#else
912 if (!tty_hung_up_p(filp)) {
913 extra_count = 1;
914 info->count--;
915 }
916#endif
917 info->blocked_open++;
918
919 spin_unlock_irqrestore(&info->slock, flags);
920
921 while (1) {
922 if (tty->termios->c_cflag & CBAUD) {
923 sSetDTR(&info->channel);
924 sSetRTS(&info->channel);
925 }
926 set_current_state(TASK_INTERRUPTIBLE);
927 if (tty_hung_up_p(filp) || !(info->flags & ROCKET_INITIALIZED)) {
928 if (info->flags & ROCKET_HUP_NOTIFY)
929 retval = -EAGAIN;
930 else
931 retval = -ERESTARTSYS;
932 break;
933 }
934 if (!(info->flags & ROCKET_CLOSING) && (do_clocal || (sGetChanStatusLo(&info->channel) & CD_ACT)))
935 break;
936 if (signal_pending(current)) {
937 retval = -ERESTARTSYS;
938 break;
939 }
940#ifdef ROCKET_DEBUG_OPEN
941 printk(KERN_INFO "block_til_ready blocking: ttyR%d, count = %d, flags=0x%0x\n",
942 info->line, info->count, info->flags);
943#endif
944 schedule(); /* Don't hold spinlock here, will hang PC */
945 }
Milind Arun Choudharycc0a8fb2007-05-08 00:30:52 -0700946 __set_current_state(TASK_RUNNING);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 remove_wait_queue(&info->open_wait, &wait);
948
949 spin_lock_irqsave(&info->slock, flags);
950
951 if (extra_count)
952 info->count++;
953 info->blocked_open--;
954
955 spin_unlock_irqrestore(&info->slock, flags);
956
957#ifdef ROCKET_DEBUG_OPEN
958 printk(KERN_INFO "block_til_ready after blocking: ttyR%d, count = %d\n",
959 info->line, info->count);
960#endif
961 if (retval)
962 return retval;
963 info->flags |= ROCKET_NORMAL_ACTIVE;
964 return 0;
965}
966
967/*
968 * Exception handler that opens a serial port. Creates xmit_buf storage, fills in
969 * port's r_port struct. Initializes the port hardware.
970 */
971static int rp_open(struct tty_struct *tty, struct file *filp)
972{
973 struct r_port *info;
974 int line = 0, retval;
975 CHANNEL_t *cp;
976 unsigned long page;
977
978 line = TTY_GET_LINE(tty);
979 if ((line < 0) || (line >= MAX_RP_PORTS) || ((info = rp_table[line]) == NULL))
980 return -ENXIO;
981
982 page = __get_free_page(GFP_KERNEL);
983 if (!page)
984 return -ENOMEM;
985
986 if (info->flags & ROCKET_CLOSING) {
987 interruptible_sleep_on(&info->close_wait);
988 free_page(page);
989 return ((info->flags & ROCKET_HUP_NOTIFY) ? -EAGAIN : -ERESTARTSYS);
990 }
991
992 /*
993 * We must not sleep from here until the port is marked fully in use.
994 */
995 if (info->xmit_buf)
996 free_page(page);
997 else
998 info->xmit_buf = (unsigned char *) page;
999
1000 tty->driver_data = info;
1001 info->tty = tty;
1002
1003 if (info->count++ == 0) {
1004 atomic_inc(&rp_num_ports_open);
1005
1006#ifdef ROCKET_DEBUG_OPEN
1007 printk(KERN_INFO "rocket mod++ = %d...", atomic_read(&rp_num_ports_open));
1008#endif
1009 }
1010#ifdef ROCKET_DEBUG_OPEN
1011 printk(KERN_INFO "rp_open ttyR%d, count=%d\n", info->line, info->count);
1012#endif
1013
1014 /*
1015 * Info->count is now 1; so it's safe to sleep now.
1016 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017 if ((info->flags & ROCKET_INITIALIZED) == 0) {
1018 cp = &info->channel;
1019 sSetRxTrigger(cp, TRIG_1);
1020 if (sGetChanStatus(cp) & CD_ACT)
1021 info->cd_status = 1;
1022 else
1023 info->cd_status = 0;
1024 sDisRxStatusMode(cp);
1025 sFlushRxFIFO(cp);
1026 sFlushTxFIFO(cp);
1027
1028 sEnInterrupts(cp, (TXINT_EN | MCINT_EN | RXINT_EN | SRCINT_EN | CHANINT_EN));
1029 sSetRxTrigger(cp, TRIG_1);
1030
1031 sGetChanStatus(cp);
1032 sDisRxStatusMode(cp);
1033 sClrTxXOFF(cp);
1034
1035 sDisCTSFlowCtl(cp);
1036 sDisTxSoftFlowCtl(cp);
1037
1038 sEnRxFIFO(cp);
1039 sEnTransmit(cp);
1040
1041 info->flags |= ROCKET_INITIALIZED;
1042
1043 /*
1044 * Set up the tty->alt_speed kludge
1045 */
1046 if ((info->flags & ROCKET_SPD_MASK) == ROCKET_SPD_HI)
1047 info->tty->alt_speed = 57600;
1048 if ((info->flags & ROCKET_SPD_MASK) == ROCKET_SPD_VHI)
1049 info->tty->alt_speed = 115200;
1050 if ((info->flags & ROCKET_SPD_MASK) == ROCKET_SPD_SHI)
1051 info->tty->alt_speed = 230400;
1052 if ((info->flags & ROCKET_SPD_MASK) == ROCKET_SPD_WARP)
1053 info->tty->alt_speed = 460800;
1054
1055 configure_r_port(info, NULL);
1056 if (tty->termios->c_cflag & CBAUD) {
1057 sSetDTR(cp);
1058 sSetRTS(cp);
1059 }
1060 }
1061 /* Starts (or resets) the maint polling loop */
1062 mod_timer(&rocket_timer, jiffies + POLL_PERIOD);
1063
1064 retval = block_til_ready(tty, filp, info);
1065 if (retval) {
1066#ifdef ROCKET_DEBUG_OPEN
1067 printk(KERN_INFO "rp_open returning after block_til_ready with %d\n", retval);
1068#endif
1069 return retval;
1070 }
1071 return 0;
1072}
1073
1074/*
1075 * Exception handler that closes a serial port. info->count is considered critical.
1076 */
1077static void rp_close(struct tty_struct *tty, struct file *filp)
1078{
1079 struct r_port *info = (struct r_port *) tty->driver_data;
1080 unsigned long flags;
1081 int timeout;
1082 CHANNEL_t *cp;
1083
1084 if (rocket_paranoia_check(info, "rp_close"))
1085 return;
1086
1087#ifdef ROCKET_DEBUG_OPEN
1088 printk(KERN_INFO "rp_close ttyR%d, count = %d\n", info->line, info->count);
1089#endif
1090
1091 if (tty_hung_up_p(filp))
1092 return;
1093 spin_lock_irqsave(&info->slock, flags);
1094
1095 if ((tty->count == 1) && (info->count != 1)) {
1096 /*
1097 * Uh, oh. tty->count is 1, which means that the tty
1098 * structure will be freed. Info->count should always
1099 * be one in these conditions. If it's greater than
1100 * one, we've got real problems, since it means the
1101 * serial port won't be shutdown.
1102 */
1103 printk(KERN_INFO "rp_close: bad serial port count; tty->count is 1, "
1104 "info->count is %d\n", info->count);
1105 info->count = 1;
1106 }
1107 if (--info->count < 0) {
1108 printk(KERN_INFO "rp_close: bad serial port count for ttyR%d: %d\n",
1109 info->line, info->count);
1110 info->count = 0;
1111 }
1112 if (info->count) {
1113 spin_unlock_irqrestore(&info->slock, flags);
1114 return;
1115 }
1116 info->flags |= ROCKET_CLOSING;
1117 spin_unlock_irqrestore(&info->slock, flags);
1118
1119 cp = &info->channel;
1120
1121 /*
1122 * Notify the line discpline to only process XON/XOFF characters
1123 */
1124 tty->closing = 1;
1125
1126 /*
1127 * If transmission was throttled by the application request,
1128 * just flush the xmit buffer.
1129 */
1130 if (tty->flow_stopped)
1131 rp_flush_buffer(tty);
1132
1133 /*
1134 * Wait for the transmit buffer to clear
1135 */
1136 if (info->closing_wait != ROCKET_CLOSING_WAIT_NONE)
1137 tty_wait_until_sent(tty, info->closing_wait);
1138 /*
1139 * Before we drop DTR, make sure the UART transmitter
1140 * has completely drained; this is especially
1141 * important if there is a transmit FIFO!
1142 */
1143 timeout = (sGetTxCnt(cp) + 1) * HZ / info->cps;
1144 if (timeout == 0)
1145 timeout = 1;
1146 rp_wait_until_sent(tty, timeout);
1147 clear_bit((info->aiop * 8) + info->chan, (void *) &xmit_flags[info->board]);
1148
1149 sDisTransmit(cp);
1150 sDisInterrupts(cp, (TXINT_EN | MCINT_EN | RXINT_EN | SRCINT_EN | CHANINT_EN));
1151 sDisCTSFlowCtl(cp);
1152 sDisTxSoftFlowCtl(cp);
1153 sClrTxXOFF(cp);
1154 sFlushRxFIFO(cp);
1155 sFlushTxFIFO(cp);
1156 sClrRTS(cp);
1157 if (C_HUPCL(tty))
1158 sClrDTR(cp);
1159
1160 if (TTY_DRIVER_FLUSH_BUFFER_EXISTS(tty))
1161 TTY_DRIVER_FLUSH_BUFFER(tty);
1162
1163 tty_ldisc_flush(tty);
1164
1165 clear_bit((info->aiop * 8) + info->chan, (void *) &xmit_flags[info->board]);
1166
1167 if (info->blocked_open) {
1168 if (info->close_delay) {
1169 msleep_interruptible(jiffies_to_msecs(info->close_delay));
1170 }
1171 wake_up_interruptible(&info->open_wait);
1172 } else {
1173 if (info->xmit_buf) {
1174 free_page((unsigned long) info->xmit_buf);
1175 info->xmit_buf = NULL;
1176 }
1177 }
1178 info->flags &= ~(ROCKET_INITIALIZED | ROCKET_CLOSING | ROCKET_NORMAL_ACTIVE);
1179 tty->closing = 0;
1180 wake_up_interruptible(&info->close_wait);
1181 atomic_dec(&rp_num_ports_open);
1182
1183#ifdef ROCKET_DEBUG_OPEN
1184 printk(KERN_INFO "rocket mod-- = %d...", atomic_read(&rp_num_ports_open));
1185 printk(KERN_INFO "rp_close ttyR%d complete shutdown\n", info->line);
1186#endif
1187
1188}
1189
1190static void rp_set_termios(struct tty_struct *tty,
Alan Cox606d0992006-12-08 02:38:45 -08001191 struct ktermios *old_termios)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192{
1193 struct r_port *info = (struct r_port *) tty->driver_data;
1194 CHANNEL_t *cp;
1195 unsigned cflag;
1196
1197 if (rocket_paranoia_check(info, "rp_set_termios"))
1198 return;
1199
1200 cflag = tty->termios->c_cflag;
1201
1202 if (cflag == old_termios->c_cflag)
1203 return;
1204
1205 /*
1206 * This driver doesn't support CS5 or CS6
1207 */
1208 if (((cflag & CSIZE) == CS5) || ((cflag & CSIZE) == CS6))
1209 tty->termios->c_cflag =
1210 ((cflag & ~CSIZE) | (old_termios->c_cflag & CSIZE));
1211
1212 configure_r_port(info, old_termios);
1213
1214 cp = &info->channel;
1215
1216 /* Handle transition to B0 status */
1217 if ((old_termios->c_cflag & CBAUD) && !(tty->termios->c_cflag & CBAUD)) {
1218 sClrDTR(cp);
1219 sClrRTS(cp);
1220 }
1221
1222 /* Handle transition away from B0 status */
1223 if (!(old_termios->c_cflag & CBAUD) && (tty->termios->c_cflag & CBAUD)) {
1224 if (!tty->hw_stopped || !(tty->termios->c_cflag & CRTSCTS))
1225 sSetRTS(cp);
1226 sSetDTR(cp);
1227 }
1228
1229 if ((old_termios->c_cflag & CRTSCTS) && !(tty->termios->c_cflag & CRTSCTS)) {
1230 tty->hw_stopped = 0;
1231 rp_start(tty);
1232 }
1233}
1234
1235static void rp_break(struct tty_struct *tty, int break_state)
1236{
1237 struct r_port *info = (struct r_port *) tty->driver_data;
1238 unsigned long flags;
1239
1240 if (rocket_paranoia_check(info, "rp_break"))
1241 return;
1242
1243 spin_lock_irqsave(&info->slock, flags);
1244 if (break_state == -1)
1245 sSendBreak(&info->channel);
1246 else
1247 sClrBreak(&info->channel);
1248 spin_unlock_irqrestore(&info->slock, flags);
1249}
1250
1251/*
1252 * sGetChanRI used to be a macro in rocket_int.h. When the functionality for
1253 * the UPCI boards was added, it was decided to make this a function because
1254 * the macro was getting too complicated. All cases except the first one
1255 * (UPCIRingInd) are taken directly from the original macro.
1256 */
1257static int sGetChanRI(CHANNEL_T * ChP)
1258{
1259 CONTROLLER_t *CtlP = ChP->CtlP;
1260 int ChanNum = ChP->ChanNum;
1261 int RingInd = 0;
1262
1263 if (CtlP->UPCIRingInd)
1264 RingInd = !(sInB(CtlP->UPCIRingInd) & sBitMapSetTbl[ChanNum]);
1265 else if (CtlP->AltChanRingIndicator)
1266 RingInd = sInB((ByteIO_t) (ChP->ChanStat + 8)) & DSR_ACT;
1267 else if (CtlP->boardType == ROCKET_TYPE_PC104)
1268 RingInd = !(sInB(CtlP->AiopIO[3]) & sBitMapSetTbl[ChanNum]);
1269
1270 return RingInd;
1271}
1272
1273/********************************************************************************************/
1274/* Here are the routines used by rp_ioctl. These are all called from exception handlers. */
1275
1276/*
1277 * Returns the state of the serial modem control lines. These next 2 functions
1278 * are the way kernel versions > 2.5 handle modem control lines rather than IOCTLs.
1279 */
1280static int rp_tiocmget(struct tty_struct *tty, struct file *file)
1281{
1282 struct r_port *info = (struct r_port *)tty->driver_data;
1283 unsigned int control, result, ChanStatus;
1284
1285 ChanStatus = sGetChanStatusLo(&info->channel);
1286 control = info->channel.TxControl[3];
1287 result = ((control & SET_RTS) ? TIOCM_RTS : 0) |
1288 ((control & SET_DTR) ? TIOCM_DTR : 0) |
1289 ((ChanStatus & CD_ACT) ? TIOCM_CAR : 0) |
1290 (sGetChanRI(&info->channel) ? TIOCM_RNG : 0) |
1291 ((ChanStatus & DSR_ACT) ? TIOCM_DSR : 0) |
1292 ((ChanStatus & CTS_ACT) ? TIOCM_CTS : 0);
1293
1294 return result;
1295}
1296
1297/*
1298 * Sets the modem control lines
1299 */
1300static int rp_tiocmset(struct tty_struct *tty, struct file *file,
1301 unsigned int set, unsigned int clear)
1302{
1303 struct r_port *info = (struct r_port *)tty->driver_data;
1304
1305 if (set & TIOCM_RTS)
1306 info->channel.TxControl[3] |= SET_RTS;
1307 if (set & TIOCM_DTR)
1308 info->channel.TxControl[3] |= SET_DTR;
1309 if (clear & TIOCM_RTS)
1310 info->channel.TxControl[3] &= ~SET_RTS;
1311 if (clear & TIOCM_DTR)
1312 info->channel.TxControl[3] &= ~SET_DTR;
1313
1314 sOutDW(info->channel.IndexAddr, *(DWord_t *) & (info->channel.TxControl[0]));
1315 return 0;
1316}
1317
1318static int get_config(struct r_port *info, struct rocket_config __user *retinfo)
1319{
1320 struct rocket_config tmp;
1321
1322 if (!retinfo)
1323 return -EFAULT;
1324 memset(&tmp, 0, sizeof (tmp));
1325 tmp.line = info->line;
1326 tmp.flags = info->flags;
1327 tmp.close_delay = info->close_delay;
1328 tmp.closing_wait = info->closing_wait;
1329 tmp.port = rcktpt_io_addr[(info->line >> 5) & 3];
1330
1331 if (copy_to_user(retinfo, &tmp, sizeof (*retinfo)))
1332 return -EFAULT;
1333 return 0;
1334}
1335
1336static int set_config(struct r_port *info, struct rocket_config __user *new_info)
1337{
1338 struct rocket_config new_serial;
1339
1340 if (copy_from_user(&new_serial, new_info, sizeof (new_serial)))
1341 return -EFAULT;
1342
1343 if (!capable(CAP_SYS_ADMIN))
1344 {
1345 if ((new_serial.flags & ~ROCKET_USR_MASK) != (info->flags & ~ROCKET_USR_MASK))
1346 return -EPERM;
1347 info->flags = ((info->flags & ~ROCKET_USR_MASK) | (new_serial.flags & ROCKET_USR_MASK));
1348 configure_r_port(info, NULL);
1349 return 0;
1350 }
1351
1352 info->flags = ((info->flags & ~ROCKET_FLAGS) | (new_serial.flags & ROCKET_FLAGS));
1353 info->close_delay = new_serial.close_delay;
1354 info->closing_wait = new_serial.closing_wait;
1355
1356 if ((info->flags & ROCKET_SPD_MASK) == ROCKET_SPD_HI)
1357 info->tty->alt_speed = 57600;
1358 if ((info->flags & ROCKET_SPD_MASK) == ROCKET_SPD_VHI)
1359 info->tty->alt_speed = 115200;
1360 if ((info->flags & ROCKET_SPD_MASK) == ROCKET_SPD_SHI)
1361 info->tty->alt_speed = 230400;
1362 if ((info->flags & ROCKET_SPD_MASK) == ROCKET_SPD_WARP)
1363 info->tty->alt_speed = 460800;
1364
1365 configure_r_port(info, NULL);
1366 return 0;
1367}
1368
1369/*
1370 * This function fills in a rocket_ports struct with information
1371 * about what boards/ports are in the system. This info is passed
1372 * to user space. See setrocket.c where the info is used to create
1373 * the /dev/ttyRx ports.
1374 */
1375static int get_ports(struct r_port *info, struct rocket_ports __user *retports)
1376{
1377 struct rocket_ports tmp;
1378 int board;
1379
1380 if (!retports)
1381 return -EFAULT;
1382 memset(&tmp, 0, sizeof (tmp));
1383 tmp.tty_major = rocket_driver->major;
1384
1385 for (board = 0; board < 4; board++) {
1386 tmp.rocketModel[board].model = rocketModel[board].model;
1387 strcpy(tmp.rocketModel[board].modelString, rocketModel[board].modelString);
1388 tmp.rocketModel[board].numPorts = rocketModel[board].numPorts;
1389 tmp.rocketModel[board].loadrm2 = rocketModel[board].loadrm2;
1390 tmp.rocketModel[board].startingPortNumber = rocketModel[board].startingPortNumber;
1391 }
1392 if (copy_to_user(retports, &tmp, sizeof (*retports)))
1393 return -EFAULT;
1394 return 0;
1395}
1396
1397static int reset_rm2(struct r_port *info, void __user *arg)
1398{
1399 int reset;
1400
1401 if (copy_from_user(&reset, arg, sizeof (int)))
1402 return -EFAULT;
1403 if (reset)
1404 reset = 1;
1405
1406 if (rcktpt_type[info->board] != ROCKET_TYPE_MODEMII &&
1407 rcktpt_type[info->board] != ROCKET_TYPE_MODEMIII)
1408 return -EINVAL;
1409
1410 if (info->ctlp->BusType == isISA)
1411 sModemReset(info->ctlp, info->chan, reset);
1412 else
1413 sPCIModemReset(info->ctlp, info->chan, reset);
1414
1415 return 0;
1416}
1417
1418static int get_version(struct r_port *info, struct rocket_version __user *retvers)
1419{
1420 if (copy_to_user(retvers, &driver_version, sizeof (*retvers)))
1421 return -EFAULT;
1422 return 0;
1423}
1424
1425/* IOCTL call handler into the driver */
1426static int rp_ioctl(struct tty_struct *tty, struct file *file,
1427 unsigned int cmd, unsigned long arg)
1428{
1429 struct r_port *info = (struct r_port *) tty->driver_data;
1430 void __user *argp = (void __user *)arg;
1431
1432 if (cmd != RCKP_GET_PORTS && rocket_paranoia_check(info, "rp_ioctl"))
1433 return -ENXIO;
1434
1435 switch (cmd) {
1436 case RCKP_GET_STRUCT:
1437 if (copy_to_user(argp, info, sizeof (struct r_port)))
1438 return -EFAULT;
1439 return 0;
1440 case RCKP_GET_CONFIG:
1441 return get_config(info, argp);
1442 case RCKP_SET_CONFIG:
1443 return set_config(info, argp);
1444 case RCKP_GET_PORTS:
1445 return get_ports(info, argp);
1446 case RCKP_RESET_RM2:
1447 return reset_rm2(info, argp);
1448 case RCKP_GET_VERSION:
1449 return get_version(info, argp);
1450 default:
1451 return -ENOIOCTLCMD;
1452 }
1453 return 0;
1454}
1455
1456static void rp_send_xchar(struct tty_struct *tty, char ch)
1457{
1458 struct r_port *info = (struct r_port *) tty->driver_data;
1459 CHANNEL_t *cp;
1460
1461 if (rocket_paranoia_check(info, "rp_send_xchar"))
1462 return;
1463
1464 cp = &info->channel;
1465 if (sGetTxCnt(cp))
1466 sWriteTxPrioByte(cp, ch);
1467 else
1468 sWriteTxByte(sGetTxRxDataIO(cp), ch);
1469}
1470
1471static void rp_throttle(struct tty_struct *tty)
1472{
1473 struct r_port *info = (struct r_port *) tty->driver_data;
1474 CHANNEL_t *cp;
1475
1476#ifdef ROCKET_DEBUG_THROTTLE
1477 printk(KERN_INFO "throttle %s: %d....\n", tty->name,
1478 tty->ldisc.chars_in_buffer(tty));
1479#endif
1480
1481 if (rocket_paranoia_check(info, "rp_throttle"))
1482 return;
1483
1484 cp = &info->channel;
1485 if (I_IXOFF(tty))
1486 rp_send_xchar(tty, STOP_CHAR(tty));
1487
1488 sClrRTS(&info->channel);
1489}
1490
1491static void rp_unthrottle(struct tty_struct *tty)
1492{
1493 struct r_port *info = (struct r_port *) tty->driver_data;
1494 CHANNEL_t *cp;
1495#ifdef ROCKET_DEBUG_THROTTLE
1496 printk(KERN_INFO "unthrottle %s: %d....\n", tty->name,
1497 tty->ldisc.chars_in_buffer(tty));
1498#endif
1499
1500 if (rocket_paranoia_check(info, "rp_throttle"))
1501 return;
1502
1503 cp = &info->channel;
1504 if (I_IXOFF(tty))
1505 rp_send_xchar(tty, START_CHAR(tty));
1506
1507 sSetRTS(&info->channel);
1508}
1509
1510/*
1511 * ------------------------------------------------------------
1512 * rp_stop() and rp_start()
1513 *
1514 * This routines are called before setting or resetting tty->stopped.
1515 * They enable or disable transmitter interrupts, as necessary.
1516 * ------------------------------------------------------------
1517 */
1518static void rp_stop(struct tty_struct *tty)
1519{
1520 struct r_port *info = (struct r_port *) tty->driver_data;
1521
1522#ifdef ROCKET_DEBUG_FLOW
1523 printk(KERN_INFO "stop %s: %d %d....\n", tty->name,
1524 info->xmit_cnt, info->xmit_fifo_room);
1525#endif
1526
1527 if (rocket_paranoia_check(info, "rp_stop"))
1528 return;
1529
1530 if (sGetTxCnt(&info->channel))
1531 sDisTransmit(&info->channel);
1532}
1533
1534static void rp_start(struct tty_struct *tty)
1535{
1536 struct r_port *info = (struct r_port *) tty->driver_data;
1537
1538#ifdef ROCKET_DEBUG_FLOW
1539 printk(KERN_INFO "start %s: %d %d....\n", tty->name,
1540 info->xmit_cnt, info->xmit_fifo_room);
1541#endif
1542
1543 if (rocket_paranoia_check(info, "rp_stop"))
1544 return;
1545
1546 sEnTransmit(&info->channel);
1547 set_bit((info->aiop * 8) + info->chan,
1548 (void *) &xmit_flags[info->board]);
1549}
1550
1551/*
1552 * rp_wait_until_sent() --- wait until the transmitter is empty
1553 */
1554static void rp_wait_until_sent(struct tty_struct *tty, int timeout)
1555{
1556 struct r_port *info = (struct r_port *) tty->driver_data;
1557 CHANNEL_t *cp;
1558 unsigned long orig_jiffies;
1559 int check_time, exit_time;
1560 int txcnt;
1561
1562 if (rocket_paranoia_check(info, "rp_wait_until_sent"))
1563 return;
1564
1565 cp = &info->channel;
1566
1567 orig_jiffies = jiffies;
1568#ifdef ROCKET_DEBUG_WAIT_UNTIL_SENT
1569 printk(KERN_INFO "In RP_wait_until_sent(%d) (jiff=%lu)...", timeout,
1570 jiffies);
1571 printk(KERN_INFO "cps=%d...", info->cps);
1572#endif
1573 while (1) {
1574 txcnt = sGetTxCnt(cp);
1575 if (!txcnt) {
1576 if (sGetChanStatusLo(cp) & TXSHRMT)
1577 break;
1578 check_time = (HZ / info->cps) / 5;
1579 } else {
1580 check_time = HZ * txcnt / info->cps;
1581 }
1582 if (timeout) {
1583 exit_time = orig_jiffies + timeout - jiffies;
1584 if (exit_time <= 0)
1585 break;
1586 if (exit_time < check_time)
1587 check_time = exit_time;
1588 }
1589 if (check_time == 0)
1590 check_time = 1;
1591#ifdef ROCKET_DEBUG_WAIT_UNTIL_SENT
1592 printk(KERN_INFO "txcnt = %d (jiff=%lu,check=%d)...", txcnt, jiffies, check_time);
1593#endif
1594 msleep_interruptible(jiffies_to_msecs(check_time));
1595 if (signal_pending(current))
1596 break;
1597 }
Milind Arun Choudharycc0a8fb2007-05-08 00:30:52 -07001598 __set_current_state(TASK_RUNNING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599#ifdef ROCKET_DEBUG_WAIT_UNTIL_SENT
1600 printk(KERN_INFO "txcnt = %d (jiff=%lu)...done\n", txcnt, jiffies);
1601#endif
1602}
1603
1604/*
1605 * rp_hangup() --- called by tty_hangup() when a hangup is signaled.
1606 */
1607static void rp_hangup(struct tty_struct *tty)
1608{
1609 CHANNEL_t *cp;
1610 struct r_port *info = (struct r_port *) tty->driver_data;
1611
1612 if (rocket_paranoia_check(info, "rp_hangup"))
1613 return;
1614
1615#if (defined(ROCKET_DEBUG_OPEN) || defined(ROCKET_DEBUG_HANGUP))
1616 printk(KERN_INFO "rp_hangup of ttyR%d...", info->line);
1617#endif
1618 rp_flush_buffer(tty);
1619 if (info->flags & ROCKET_CLOSING)
1620 return;
1621 if (info->count)
1622 atomic_dec(&rp_num_ports_open);
1623 clear_bit((info->aiop * 8) + info->chan, (void *) &xmit_flags[info->board]);
1624
1625 info->count = 0;
1626 info->flags &= ~ROCKET_NORMAL_ACTIVE;
1627 info->tty = NULL;
1628
1629 cp = &info->channel;
1630 sDisRxFIFO(cp);
1631 sDisTransmit(cp);
1632 sDisInterrupts(cp, (TXINT_EN | MCINT_EN | RXINT_EN | SRCINT_EN | CHANINT_EN));
1633 sDisCTSFlowCtl(cp);
1634 sDisTxSoftFlowCtl(cp);
1635 sClrTxXOFF(cp);
1636 info->flags &= ~ROCKET_INITIALIZED;
1637
1638 wake_up_interruptible(&info->open_wait);
1639}
1640
1641/*
1642 * Exception handler - write char routine. The RocketPort driver uses a
1643 * double-buffering strategy, with the twist that if the in-memory CPU
1644 * buffer is empty, and there's space in the transmit FIFO, the
1645 * writing routines will write directly to transmit FIFO.
1646 * Write buffer and counters protected by spinlocks
1647 */
1648static void rp_put_char(struct tty_struct *tty, unsigned char ch)
1649{
1650 struct r_port *info = (struct r_port *) tty->driver_data;
1651 CHANNEL_t *cp;
1652 unsigned long flags;
1653
1654 if (rocket_paranoia_check(info, "rp_put_char"))
1655 return;
1656
Matthias Kaehlcke69f545e2007-05-08 00:32:00 -07001657 /*
1658 * Grab the port write mutex, locking out other processes that try to
1659 * write to this port
1660 */
1661 mutex_lock(&info->write_mtx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662
1663#ifdef ROCKET_DEBUG_WRITE
1664 printk(KERN_INFO "rp_put_char %c...", ch);
1665#endif
1666
1667 spin_lock_irqsave(&info->slock, flags);
1668 cp = &info->channel;
1669
1670 if (!tty->stopped && !tty->hw_stopped && info->xmit_fifo_room == 0)
1671 info->xmit_fifo_room = TXFIFO_SIZE - sGetTxCnt(cp);
1672
1673 if (tty->stopped || tty->hw_stopped || info->xmit_fifo_room == 0 || info->xmit_cnt != 0) {
1674 info->xmit_buf[info->xmit_head++] = ch;
1675 info->xmit_head &= XMIT_BUF_SIZE - 1;
1676 info->xmit_cnt++;
1677 set_bit((info->aiop * 8) + info->chan, (void *) &xmit_flags[info->board]);
1678 } else {
1679 sOutB(sGetTxRxDataIO(cp), ch);
1680 info->xmit_fifo_room--;
1681 }
1682 spin_unlock_irqrestore(&info->slock, flags);
Matthias Kaehlcke69f545e2007-05-08 00:32:00 -07001683 mutex_unlock(&info->write_mtx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684}
1685
1686/*
1687 * Exception handler - write routine, called when user app writes to the device.
Matthias Kaehlcke69f545e2007-05-08 00:32:00 -07001688 * A per port write mutex is used to protect from another process writing to
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689 * this port at the same time. This other process could be running on the other CPU
1690 * or get control of the CPU if the copy_from_user() blocks due to a page fault (swapped out).
1691 * Spinlocks protect the info xmit members.
1692 */
1693static int rp_write(struct tty_struct *tty,
1694 const unsigned char *buf, int count)
1695{
1696 struct r_port *info = (struct r_port *) tty->driver_data;
1697 CHANNEL_t *cp;
1698 const unsigned char *b;
1699 int c, retval = 0;
1700 unsigned long flags;
1701
1702 if (count <= 0 || rocket_paranoia_check(info, "rp_write"))
1703 return 0;
1704
Satyam Sharma1e3e8d92007-07-15 23:40:07 -07001705 if (mutex_lock_interruptible(&info->write_mtx))
1706 return -ERESTARTSYS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707
1708#ifdef ROCKET_DEBUG_WRITE
1709 printk(KERN_INFO "rp_write %d chars...", count);
1710#endif
1711 cp = &info->channel;
1712
1713 if (!tty->stopped && !tty->hw_stopped && info->xmit_fifo_room < count)
1714 info->xmit_fifo_room = TXFIFO_SIZE - sGetTxCnt(cp);
1715
1716 /*
1717 * If the write queue for the port is empty, and there is FIFO space, stuff bytes
1718 * into FIFO. Use the write queue for temp storage.
1719 */
1720 if (!tty->stopped && !tty->hw_stopped && info->xmit_cnt == 0 && info->xmit_fifo_room > 0) {
1721 c = min(count, info->xmit_fifo_room);
1722 b = buf;
1723
1724 /* Push data into FIFO, 2 bytes at a time */
1725 sOutStrW(sGetTxRxDataIO(cp), (unsigned short *) b, c / 2);
1726
1727 /* If there is a byte remaining, write it */
1728 if (c & 1)
1729 sOutB(sGetTxRxDataIO(cp), b[c - 1]);
1730
1731 retval += c;
1732 buf += c;
1733 count -= c;
1734
1735 spin_lock_irqsave(&info->slock, flags);
1736 info->xmit_fifo_room -= c;
1737 spin_unlock_irqrestore(&info->slock, flags);
1738 }
1739
1740 /* If count is zero, we wrote it all and are done */
1741 if (!count)
1742 goto end;
1743
1744 /* Write remaining data into the port's xmit_buf */
1745 while (1) {
1746 if (info->tty == 0) /* Seemingly obligatory check... */
1747 goto end;
1748
1749 c = min(count, min(XMIT_BUF_SIZE - info->xmit_cnt - 1, XMIT_BUF_SIZE - info->xmit_head));
1750 if (c <= 0)
1751 break;
1752
1753 b = buf;
1754 memcpy(info->xmit_buf + info->xmit_head, b, c);
1755
1756 spin_lock_irqsave(&info->slock, flags);
1757 info->xmit_head =
1758 (info->xmit_head + c) & (XMIT_BUF_SIZE - 1);
1759 info->xmit_cnt += c;
1760 spin_unlock_irqrestore(&info->slock, flags);
1761
1762 buf += c;
1763 count -= c;
1764 retval += c;
1765 }
1766
1767 if ((retval > 0) && !tty->stopped && !tty->hw_stopped)
1768 set_bit((info->aiop * 8) + info->chan, (void *) &xmit_flags[info->board]);
1769
1770end:
1771 if (info->xmit_cnt < WAKEUP_CHARS) {
1772 tty_wakeup(tty);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773#ifdef ROCKETPORT_HAVE_POLL_WAIT
1774 wake_up_interruptible(&tty->poll_wait);
1775#endif
1776 }
Matthias Kaehlcke69f545e2007-05-08 00:32:00 -07001777 mutex_unlock(&info->write_mtx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778 return retval;
1779}
1780
1781/*
1782 * Return the number of characters that can be sent. We estimate
1783 * only using the in-memory transmit buffer only, and ignore the
1784 * potential space in the transmit FIFO.
1785 */
1786static int rp_write_room(struct tty_struct *tty)
1787{
1788 struct r_port *info = (struct r_port *) tty->driver_data;
1789 int ret;
1790
1791 if (rocket_paranoia_check(info, "rp_write_room"))
1792 return 0;
1793
1794 ret = XMIT_BUF_SIZE - info->xmit_cnt - 1;
1795 if (ret < 0)
1796 ret = 0;
1797#ifdef ROCKET_DEBUG_WRITE
1798 printk(KERN_INFO "rp_write_room returns %d...", ret);
1799#endif
1800 return ret;
1801}
1802
1803/*
1804 * Return the number of characters in the buffer. Again, this only
1805 * counts those characters in the in-memory transmit buffer.
1806 */
1807static int rp_chars_in_buffer(struct tty_struct *tty)
1808{
1809 struct r_port *info = (struct r_port *) tty->driver_data;
1810 CHANNEL_t *cp;
1811
1812 if (rocket_paranoia_check(info, "rp_chars_in_buffer"))
1813 return 0;
1814
1815 cp = &info->channel;
1816
1817#ifdef ROCKET_DEBUG_WRITE
1818 printk(KERN_INFO "rp_chars_in_buffer returns %d...", info->xmit_cnt);
1819#endif
1820 return info->xmit_cnt;
1821}
1822
1823/*
1824 * Flushes the TX fifo for a port, deletes data in the xmit_buf stored in the
1825 * r_port struct for the port. Note that spinlock are used to protect info members,
1826 * do not call this function if the spinlock is already held.
1827 */
1828static void rp_flush_buffer(struct tty_struct *tty)
1829{
1830 struct r_port *info = (struct r_port *) tty->driver_data;
1831 CHANNEL_t *cp;
1832 unsigned long flags;
1833
1834 if (rocket_paranoia_check(info, "rp_flush_buffer"))
1835 return;
1836
1837 spin_lock_irqsave(&info->slock, flags);
1838 info->xmit_cnt = info->xmit_head = info->xmit_tail = 0;
1839 spin_unlock_irqrestore(&info->slock, flags);
1840
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841#ifdef ROCKETPORT_HAVE_POLL_WAIT
1842 wake_up_interruptible(&tty->poll_wait);
1843#endif
1844 tty_wakeup(tty);
1845
1846 cp = &info->channel;
1847 sFlushTxFIFO(cp);
1848}
1849
1850#ifdef CONFIG_PCI
1851
Jiri Slaby8d5916d2007-05-08 00:27:05 -07001852static struct pci_device_id __devinitdata rocket_pci_ids[] = {
1853 { PCI_DEVICE(PCI_VENDOR_ID_RP, PCI_ANY_ID) },
1854 { }
1855};
1856MODULE_DEVICE_TABLE(pci, rocket_pci_ids);
1857
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858/*
1859 * Called when a PCI card is found. Retrieves and stores model information,
1860 * init's aiopic and serial port hardware.
1861 * Inputs: i is the board number (0-n)
1862 */
Adrian Bunkf15313b2005-06-25 14:59:05 -07001863static __init int register_PCI(int i, struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864{
1865 int num_aiops, aiop, max_num_aiops, num_chan, chan;
1866 unsigned int aiopio[MAX_AIOPS_PER_BOARD];
1867 char *str, *board_type;
1868 CONTROLLER_t *ctlp;
1869
1870 int fast_clock = 0;
1871 int altChanRingIndicator = 0;
1872 int ports_per_aiop = 8;
1873 int ret;
1874 unsigned int class_rev;
1875 WordIO_t ConfigIO = 0;
1876 ByteIO_t UPCIRingInd = 0;
1877
1878 if (!dev || pci_enable_device(dev))
1879 return 0;
1880
1881 rcktpt_io_addr[i] = pci_resource_start(dev, 0);
1882 ret = pci_read_config_dword(dev, PCI_CLASS_REVISION, &class_rev);
1883
1884 if (ret) {
1885 printk(KERN_INFO " Error during register_PCI(), unable to read config dword \n");
1886 return 0;
1887 }
1888
1889 rcktpt_type[i] = ROCKET_TYPE_NORMAL;
1890 rocketModel[i].loadrm2 = 0;
1891 rocketModel[i].startingPortNumber = nextLineNumber;
1892
1893 /* Depending on the model, set up some config variables */
1894 switch (dev->device) {
1895 case PCI_DEVICE_ID_RP4QUAD:
1896 str = "Quadcable";
1897 max_num_aiops = 1;
1898 ports_per_aiop = 4;
1899 rocketModel[i].model = MODEL_RP4QUAD;
1900 strcpy(rocketModel[i].modelString, "RocketPort 4 port w/quad cable");
1901 rocketModel[i].numPorts = 4;
1902 break;
1903 case PCI_DEVICE_ID_RP8OCTA:
1904 str = "Octacable";
1905 max_num_aiops = 1;
1906 rocketModel[i].model = MODEL_RP8OCTA;
1907 strcpy(rocketModel[i].modelString, "RocketPort 8 port w/octa cable");
1908 rocketModel[i].numPorts = 8;
1909 break;
1910 case PCI_DEVICE_ID_URP8OCTA:
1911 str = "Octacable";
1912 max_num_aiops = 1;
1913 rocketModel[i].model = MODEL_UPCI_RP8OCTA;
1914 strcpy(rocketModel[i].modelString, "RocketPort UPCI 8 port w/octa cable");
1915 rocketModel[i].numPorts = 8;
1916 break;
1917 case PCI_DEVICE_ID_RP8INTF:
1918 str = "8";
1919 max_num_aiops = 1;
1920 rocketModel[i].model = MODEL_RP8INTF;
1921 strcpy(rocketModel[i].modelString, "RocketPort 8 port w/external I/F");
1922 rocketModel[i].numPorts = 8;
1923 break;
1924 case PCI_DEVICE_ID_URP8INTF:
1925 str = "8";
1926 max_num_aiops = 1;
1927 rocketModel[i].model = MODEL_UPCI_RP8INTF;
1928 strcpy(rocketModel[i].modelString, "RocketPort UPCI 8 port w/external I/F");
1929 rocketModel[i].numPorts = 8;
1930 break;
1931 case PCI_DEVICE_ID_RP8J:
1932 str = "8J";
1933 max_num_aiops = 1;
1934 rocketModel[i].model = MODEL_RP8J;
1935 strcpy(rocketModel[i].modelString, "RocketPort 8 port w/RJ11 connectors");
1936 rocketModel[i].numPorts = 8;
1937 break;
1938 case PCI_DEVICE_ID_RP4J:
1939 str = "4J";
1940 max_num_aiops = 1;
1941 ports_per_aiop = 4;
1942 rocketModel[i].model = MODEL_RP4J;
1943 strcpy(rocketModel[i].modelString, "RocketPort 4 port w/RJ45 connectors");
1944 rocketModel[i].numPorts = 4;
1945 break;
1946 case PCI_DEVICE_ID_RP8SNI:
1947 str = "8 (DB78 Custom)";
1948 max_num_aiops = 1;
1949 rocketModel[i].model = MODEL_RP8SNI;
1950 strcpy(rocketModel[i].modelString, "RocketPort 8 port w/ custom DB78");
1951 rocketModel[i].numPorts = 8;
1952 break;
1953 case PCI_DEVICE_ID_RP16SNI:
1954 str = "16 (DB78 Custom)";
1955 max_num_aiops = 2;
1956 rocketModel[i].model = MODEL_RP16SNI;
1957 strcpy(rocketModel[i].modelString, "RocketPort 16 port w/ custom DB78");
1958 rocketModel[i].numPorts = 16;
1959 break;
1960 case PCI_DEVICE_ID_RP16INTF:
1961 str = "16";
1962 max_num_aiops = 2;
1963 rocketModel[i].model = MODEL_RP16INTF;
1964 strcpy(rocketModel[i].modelString, "RocketPort 16 port w/external I/F");
1965 rocketModel[i].numPorts = 16;
1966 break;
1967 case PCI_DEVICE_ID_URP16INTF:
1968 str = "16";
1969 max_num_aiops = 2;
1970 rocketModel[i].model = MODEL_UPCI_RP16INTF;
1971 strcpy(rocketModel[i].modelString, "RocketPort UPCI 16 port w/external I/F");
1972 rocketModel[i].numPorts = 16;
1973 break;
1974 case PCI_DEVICE_ID_CRP16INTF:
1975 str = "16";
1976 max_num_aiops = 2;
1977 rocketModel[i].model = MODEL_CPCI_RP16INTF;
1978 strcpy(rocketModel[i].modelString, "RocketPort Compact PCI 16 port w/external I/F");
1979 rocketModel[i].numPorts = 16;
1980 break;
1981 case PCI_DEVICE_ID_RP32INTF:
1982 str = "32";
1983 max_num_aiops = 4;
1984 rocketModel[i].model = MODEL_RP32INTF;
1985 strcpy(rocketModel[i].modelString, "RocketPort 32 port w/external I/F");
1986 rocketModel[i].numPorts = 32;
1987 break;
1988 case PCI_DEVICE_ID_URP32INTF:
1989 str = "32";
1990 max_num_aiops = 4;
1991 rocketModel[i].model = MODEL_UPCI_RP32INTF;
1992 strcpy(rocketModel[i].modelString, "RocketPort UPCI 32 port w/external I/F");
1993 rocketModel[i].numPorts = 32;
1994 break;
1995 case PCI_DEVICE_ID_RPP4:
1996 str = "Plus Quadcable";
1997 max_num_aiops = 1;
1998 ports_per_aiop = 4;
1999 altChanRingIndicator++;
2000 fast_clock++;
2001 rocketModel[i].model = MODEL_RPP4;
2002 strcpy(rocketModel[i].modelString, "RocketPort Plus 4 port");
2003 rocketModel[i].numPorts = 4;
2004 break;
2005 case PCI_DEVICE_ID_RPP8:
2006 str = "Plus Octacable";
2007 max_num_aiops = 2;
2008 ports_per_aiop = 4;
2009 altChanRingIndicator++;
2010 fast_clock++;
2011 rocketModel[i].model = MODEL_RPP8;
2012 strcpy(rocketModel[i].modelString, "RocketPort Plus 8 port");
2013 rocketModel[i].numPorts = 8;
2014 break;
2015 case PCI_DEVICE_ID_RP2_232:
2016 str = "Plus 2 (RS-232)";
2017 max_num_aiops = 1;
2018 ports_per_aiop = 2;
2019 altChanRingIndicator++;
2020 fast_clock++;
2021 rocketModel[i].model = MODEL_RP2_232;
2022 strcpy(rocketModel[i].modelString, "RocketPort Plus 2 port RS232");
2023 rocketModel[i].numPorts = 2;
2024 break;
2025 case PCI_DEVICE_ID_RP2_422:
2026 str = "Plus 2 (RS-422)";
2027 max_num_aiops = 1;
2028 ports_per_aiop = 2;
2029 altChanRingIndicator++;
2030 fast_clock++;
2031 rocketModel[i].model = MODEL_RP2_422;
2032 strcpy(rocketModel[i].modelString, "RocketPort Plus 2 port RS422");
2033 rocketModel[i].numPorts = 2;
2034 break;
2035 case PCI_DEVICE_ID_RP6M:
2036
2037 max_num_aiops = 1;
2038 ports_per_aiop = 6;
2039 str = "6-port";
2040
2041 /* If class_rev is 1, the rocketmodem flash must be loaded. If it is 2 it is a "socketed" version. */
2042 if ((class_rev & 0xFF) == 1) {
2043 rcktpt_type[i] = ROCKET_TYPE_MODEMII;
2044 rocketModel[i].loadrm2 = 1;
2045 } else {
2046 rcktpt_type[i] = ROCKET_TYPE_MODEM;
2047 }
2048
2049 rocketModel[i].model = MODEL_RP6M;
2050 strcpy(rocketModel[i].modelString, "RocketModem 6 port");
2051 rocketModel[i].numPorts = 6;
2052 break;
2053 case PCI_DEVICE_ID_RP4M:
2054 max_num_aiops = 1;
2055 ports_per_aiop = 4;
2056 str = "4-port";
2057 if ((class_rev & 0xFF) == 1) {
2058 rcktpt_type[i] = ROCKET_TYPE_MODEMII;
2059 rocketModel[i].loadrm2 = 1;
2060 } else {
2061 rcktpt_type[i] = ROCKET_TYPE_MODEM;
2062 }
2063
2064 rocketModel[i].model = MODEL_RP4M;
2065 strcpy(rocketModel[i].modelString, "RocketModem 4 port");
2066 rocketModel[i].numPorts = 4;
2067 break;
2068 default:
2069 str = "(unknown/unsupported)";
2070 max_num_aiops = 0;
2071 break;
2072 }
2073
2074 /*
2075 * Check for UPCI boards.
2076 */
2077
2078 switch (dev->device) {
2079 case PCI_DEVICE_ID_URP32INTF:
2080 case PCI_DEVICE_ID_URP8INTF:
2081 case PCI_DEVICE_ID_URP16INTF:
2082 case PCI_DEVICE_ID_CRP16INTF:
2083 case PCI_DEVICE_ID_URP8OCTA:
2084 rcktpt_io_addr[i] = pci_resource_start(dev, 2);
2085 ConfigIO = pci_resource_start(dev, 1);
2086 if (dev->device == PCI_DEVICE_ID_URP8OCTA) {
2087 UPCIRingInd = rcktpt_io_addr[i] + _PCI_9030_RING_IND;
2088
2089 /*
2090 * Check for octa or quad cable.
2091 */
2092 if (!
2093 (sInW(ConfigIO + _PCI_9030_GPIO_CTRL) &
2094 PCI_GPIO_CTRL_8PORT)) {
2095 str = "Quadcable";
2096 ports_per_aiop = 4;
2097 rocketModel[i].numPorts = 4;
2098 }
2099 }
2100 break;
2101 case PCI_DEVICE_ID_UPCI_RM3_8PORT:
2102 str = "8 ports";
2103 max_num_aiops = 1;
2104 rocketModel[i].model = MODEL_UPCI_RM3_8PORT;
2105 strcpy(rocketModel[i].modelString, "RocketModem III 8 port");
2106 rocketModel[i].numPorts = 8;
2107 rcktpt_io_addr[i] = pci_resource_start(dev, 2);
2108 UPCIRingInd = rcktpt_io_addr[i] + _PCI_9030_RING_IND;
2109 ConfigIO = pci_resource_start(dev, 1);
2110 rcktpt_type[i] = ROCKET_TYPE_MODEMIII;
2111 break;
2112 case PCI_DEVICE_ID_UPCI_RM3_4PORT:
2113 str = "4 ports";
2114 max_num_aiops = 1;
2115 rocketModel[i].model = MODEL_UPCI_RM3_4PORT;
2116 strcpy(rocketModel[i].modelString, "RocketModem III 4 port");
2117 rocketModel[i].numPorts = 4;
2118 rcktpt_io_addr[i] = pci_resource_start(dev, 2);
2119 UPCIRingInd = rcktpt_io_addr[i] + _PCI_9030_RING_IND;
2120 ConfigIO = pci_resource_start(dev, 1);
2121 rcktpt_type[i] = ROCKET_TYPE_MODEMIII;
2122 break;
2123 default:
2124 break;
2125 }
2126
2127 switch (rcktpt_type[i]) {
2128 case ROCKET_TYPE_MODEM:
2129 board_type = "RocketModem";
2130 break;
2131 case ROCKET_TYPE_MODEMII:
2132 board_type = "RocketModem II";
2133 break;
2134 case ROCKET_TYPE_MODEMIII:
2135 board_type = "RocketModem III";
2136 break;
2137 default:
2138 board_type = "RocketPort";
2139 break;
2140 }
2141
2142 if (fast_clock) {
2143 sClockPrescale = 0x12; /* mod 2 (divide by 3) */
2144 rp_baud_base[i] = 921600;
2145 } else {
2146 /*
2147 * If support_low_speed is set, use the slow clock
2148 * prescale, which supports 50 bps
2149 */
2150 if (support_low_speed) {
2151 /* mod 9 (divide by 10) prescale */
2152 sClockPrescale = 0x19;
2153 rp_baud_base[i] = 230400;
2154 } else {
2155 /* mod 4 (devide by 5) prescale */
2156 sClockPrescale = 0x14;
2157 rp_baud_base[i] = 460800;
2158 }
2159 }
2160
2161 for (aiop = 0; aiop < max_num_aiops; aiop++)
2162 aiopio[aiop] = rcktpt_io_addr[i] + (aiop * 0x40);
2163 ctlp = sCtlNumToCtlPtr(i);
2164 num_aiops = sPCIInitController(ctlp, i, aiopio, max_num_aiops, ConfigIO, 0, FREQ_DIS, 0, altChanRingIndicator, UPCIRingInd);
2165 for (aiop = 0; aiop < max_num_aiops; aiop++)
2166 ctlp->AiopNumChan[aiop] = ports_per_aiop;
2167
2168 printk("Comtrol PCI controller #%d ID 0x%x found in bus:slot:fn %s at address %04lx, "
2169 "%d AIOP(s) (%s)\n", i, dev->device, pci_name(dev),
2170 rcktpt_io_addr[i], num_aiops, rocketModel[i].modelString);
2171 printk(KERN_INFO "Installing %s, creating /dev/ttyR%d - %ld\n",
2172 rocketModel[i].modelString,
2173 rocketModel[i].startingPortNumber,
2174 rocketModel[i].startingPortNumber +
2175 rocketModel[i].numPorts - 1);
2176
2177 if (num_aiops <= 0) {
2178 rcktpt_io_addr[i] = 0;
2179 return (0);
2180 }
2181 is_PCI[i] = 1;
2182
2183 /* Reset the AIOPIC, init the serial ports */
2184 for (aiop = 0; aiop < num_aiops; aiop++) {
2185 sResetAiopByNum(ctlp, aiop);
2186 num_chan = ports_per_aiop;
2187 for (chan = 0; chan < num_chan; chan++)
2188 init_r_port(i, aiop, chan, dev);
2189 }
2190
2191 /* Rocket modems must be reset */
2192 if ((rcktpt_type[i] == ROCKET_TYPE_MODEM) ||
2193 (rcktpt_type[i] == ROCKET_TYPE_MODEMII) ||
2194 (rcktpt_type[i] == ROCKET_TYPE_MODEMIII)) {
2195 num_chan = ports_per_aiop;
2196 for (chan = 0; chan < num_chan; chan++)
2197 sPCIModemReset(ctlp, chan, 1);
2198 mdelay(500);
2199 for (chan = 0; chan < num_chan; chan++)
2200 sPCIModemReset(ctlp, chan, 0);
2201 mdelay(500);
2202 rmSpeakerReset(ctlp, rocketModel[i].model);
2203 }
2204 return (1);
2205}
2206
2207/*
2208 * Probes for PCI cards, inits them if found
2209 * Input: board_found = number of ISA boards already found, or the
2210 * starting board number
2211 * Returns: Number of PCI boards found
2212 */
2213static int __init init_PCI(int boards_found)
2214{
2215 struct pci_dev *dev = NULL;
2216 int count = 0;
2217
2218 /* Work through the PCI device list, pulling out ours */
Alan Cox606d0992006-12-08 02:38:45 -08002219 while ((dev = pci_get_device(PCI_VENDOR_ID_RP, PCI_ANY_ID, dev))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002220 if (register_PCI(count + boards_found, dev))
2221 count++;
2222 }
2223 return (count);
2224}
2225
2226#endif /* CONFIG_PCI */
2227
2228/*
2229 * Probes for ISA cards
2230 * Input: i = the board number to look for
2231 * Returns: 1 if board found, 0 else
2232 */
2233static int __init init_ISA(int i)
2234{
2235 int num_aiops, num_chan = 0, total_num_chan = 0;
2236 int aiop, chan;
2237 unsigned int aiopio[MAX_AIOPS_PER_BOARD];
2238 CONTROLLER_t *ctlp;
2239 char *type_string;
2240
2241 /* If io_addr is zero, no board configured */
2242 if (rcktpt_io_addr[i] == 0)
2243 return (0);
2244
2245 /* Reserve the IO region */
2246 if (!request_region(rcktpt_io_addr[i], 64, "Comtrol RocketPort")) {
2247 printk(KERN_INFO "Unable to reserve IO region for configured ISA RocketPort at address 0x%lx, board not installed...\n", rcktpt_io_addr[i]);
2248 rcktpt_io_addr[i] = 0;
2249 return (0);
2250 }
2251
2252 ctlp = sCtlNumToCtlPtr(i);
2253
2254 ctlp->boardType = rcktpt_type[i];
2255
2256 switch (rcktpt_type[i]) {
2257 case ROCKET_TYPE_PC104:
2258 type_string = "(PC104)";
2259 break;
2260 case ROCKET_TYPE_MODEM:
2261 type_string = "(RocketModem)";
2262 break;
2263 case ROCKET_TYPE_MODEMII:
2264 type_string = "(RocketModem II)";
2265 break;
2266 default:
2267 type_string = "";
2268 break;
2269 }
2270
2271 /*
2272 * If support_low_speed is set, use the slow clock prescale,
2273 * which supports 50 bps
2274 */
2275 if (support_low_speed) {
2276 sClockPrescale = 0x19; /* mod 9 (divide by 10) prescale */
2277 rp_baud_base[i] = 230400;
2278 } else {
2279 sClockPrescale = 0x14; /* mod 4 (devide by 5) prescale */
2280 rp_baud_base[i] = 460800;
2281 }
2282
2283 for (aiop = 0; aiop < MAX_AIOPS_PER_BOARD; aiop++)
2284 aiopio[aiop] = rcktpt_io_addr[i] + (aiop * 0x400);
2285
2286 num_aiops = sInitController(ctlp, i, controller + (i * 0x400), aiopio, MAX_AIOPS_PER_BOARD, 0, FREQ_DIS, 0);
2287
2288 if (ctlp->boardType == ROCKET_TYPE_PC104) {
2289 sEnAiop(ctlp, 2); /* only one AIOPIC, but these */
2290 sEnAiop(ctlp, 3); /* CSels used for other stuff */
2291 }
2292
2293 /* If something went wrong initing the AIOP's release the ISA IO memory */
2294 if (num_aiops <= 0) {
2295 release_region(rcktpt_io_addr[i], 64);
2296 rcktpt_io_addr[i] = 0;
2297 return (0);
2298 }
2299
2300 rocketModel[i].startingPortNumber = nextLineNumber;
2301
2302 for (aiop = 0; aiop < num_aiops; aiop++) {
2303 sResetAiopByNum(ctlp, aiop);
2304 sEnAiop(ctlp, aiop);
2305 num_chan = sGetAiopNumChan(ctlp, aiop);
2306 total_num_chan += num_chan;
2307 for (chan = 0; chan < num_chan; chan++)
2308 init_r_port(i, aiop, chan, NULL);
2309 }
2310 is_PCI[i] = 0;
2311 if ((rcktpt_type[i] == ROCKET_TYPE_MODEM) || (rcktpt_type[i] == ROCKET_TYPE_MODEMII)) {
2312 num_chan = sGetAiopNumChan(ctlp, 0);
2313 total_num_chan = num_chan;
2314 for (chan = 0; chan < num_chan; chan++)
2315 sModemReset(ctlp, chan, 1);
2316 mdelay(500);
2317 for (chan = 0; chan < num_chan; chan++)
2318 sModemReset(ctlp, chan, 0);
2319 mdelay(500);
2320 strcpy(rocketModel[i].modelString, "RocketModem ISA");
2321 } else {
2322 strcpy(rocketModel[i].modelString, "RocketPort ISA");
2323 }
2324 rocketModel[i].numPorts = total_num_chan;
2325 rocketModel[i].model = MODEL_ISA;
2326
2327 printk(KERN_INFO "RocketPort ISA card #%d found at 0x%lx - %d AIOPs %s\n",
2328 i, rcktpt_io_addr[i], num_aiops, type_string);
2329
2330 printk(KERN_INFO "Installing %s, creating /dev/ttyR%d - %ld\n",
2331 rocketModel[i].modelString,
2332 rocketModel[i].startingPortNumber,
2333 rocketModel[i].startingPortNumber +
2334 rocketModel[i].numPorts - 1);
2335
2336 return (1);
2337}
2338
Jeff Dikeb68e31d2006-10-02 02:17:18 -07002339static const struct tty_operations rocket_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002340 .open = rp_open,
2341 .close = rp_close,
2342 .write = rp_write,
2343 .put_char = rp_put_char,
2344 .write_room = rp_write_room,
2345 .chars_in_buffer = rp_chars_in_buffer,
2346 .flush_buffer = rp_flush_buffer,
2347 .ioctl = rp_ioctl,
2348 .throttle = rp_throttle,
2349 .unthrottle = rp_unthrottle,
2350 .set_termios = rp_set_termios,
2351 .stop = rp_stop,
2352 .start = rp_start,
2353 .hangup = rp_hangup,
2354 .break_ctl = rp_break,
2355 .send_xchar = rp_send_xchar,
2356 .wait_until_sent = rp_wait_until_sent,
2357 .tiocmget = rp_tiocmget,
2358 .tiocmset = rp_tiocmset,
2359};
2360
2361/*
2362 * The module "startup" routine; it's run when the module is loaded.
2363 */
Bjorn Helgaasd269cdd2005-10-30 15:03:14 -08002364static int __init rp_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002365{
2366 int retval, pci_boards_found, isa_boards_found, i;
2367
2368 printk(KERN_INFO "RocketPort device driver module, version %s, %s\n",
2369 ROCKET_VERSION, ROCKET_DATE);
2370
2371 rocket_driver = alloc_tty_driver(MAX_RP_PORTS);
2372 if (!rocket_driver)
2373 return -ENOMEM;
2374
2375 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002376 * Initialize the array of pointers to our own internal state
2377 * structures.
2378 */
2379 memset(rp_table, 0, sizeof (rp_table));
2380 memset(xmit_flags, 0, sizeof (xmit_flags));
2381
2382 for (i = 0; i < MAX_RP_PORTS; i++)
2383 lineNumbers[i] = 0;
2384 nextLineNumber = 0;
2385 memset(rocketModel, 0, sizeof (rocketModel));
2386
2387 /*
2388 * If board 1 is non-zero, there is at least one ISA configured. If controller is
2389 * zero, use the default controller IO address of board1 + 0x40.
2390 */
2391 if (board1) {
2392 if (controller == 0)
2393 controller = board1 + 0x40;
2394 } else {
2395 controller = 0; /* Used as a flag, meaning no ISA boards */
2396 }
2397
2398 /* If an ISA card is configured, reserve the 4 byte IO space for the Mudbac controller */
2399 if (controller && (!request_region(controller, 4, "Comtrol RocketPort"))) {
2400 printk(KERN_INFO "Unable to reserve IO region for first configured ISA RocketPort controller 0x%lx. Driver exiting \n", controller);
2401 return -EBUSY;
2402 }
2403
2404 /* Store ISA variable retrieved from command line or .conf file. */
2405 rcktpt_io_addr[0] = board1;
2406 rcktpt_io_addr[1] = board2;
2407 rcktpt_io_addr[2] = board3;
2408 rcktpt_io_addr[3] = board4;
2409
2410 rcktpt_type[0] = modem1 ? ROCKET_TYPE_MODEM : ROCKET_TYPE_NORMAL;
2411 rcktpt_type[0] = pc104_1[0] ? ROCKET_TYPE_PC104 : rcktpt_type[0];
2412 rcktpt_type[1] = modem2 ? ROCKET_TYPE_MODEM : ROCKET_TYPE_NORMAL;
2413 rcktpt_type[1] = pc104_2[0] ? ROCKET_TYPE_PC104 : rcktpt_type[1];
2414 rcktpt_type[2] = modem3 ? ROCKET_TYPE_MODEM : ROCKET_TYPE_NORMAL;
2415 rcktpt_type[2] = pc104_3[0] ? ROCKET_TYPE_PC104 : rcktpt_type[2];
2416 rcktpt_type[3] = modem4 ? ROCKET_TYPE_MODEM : ROCKET_TYPE_NORMAL;
2417 rcktpt_type[3] = pc104_4[0] ? ROCKET_TYPE_PC104 : rcktpt_type[3];
2418
2419 /*
2420 * Set up the tty driver structure and then register this
2421 * driver with the tty layer.
2422 */
2423
2424 rocket_driver->owner = THIS_MODULE;
Greg Kroah-Hartman331b8312005-06-20 21:15:16 -07002425 rocket_driver->flags = TTY_DRIVER_DYNAMIC_DEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002426 rocket_driver->name = "ttyR";
2427 rocket_driver->driver_name = "Comtrol RocketPort";
2428 rocket_driver->major = TTY_ROCKET_MAJOR;
2429 rocket_driver->minor_start = 0;
2430 rocket_driver->type = TTY_DRIVER_TYPE_SERIAL;
2431 rocket_driver->subtype = SERIAL_TYPE_NORMAL;
2432 rocket_driver->init_termios = tty_std_termios;
2433 rocket_driver->init_termios.c_cflag =
2434 B9600 | CS8 | CREAD | HUPCL | CLOCAL;
Alan Cox606d0992006-12-08 02:38:45 -08002435 rocket_driver->init_termios.c_ispeed = 9600;
2436 rocket_driver->init_termios.c_ospeed = 9600;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002437#ifdef ROCKET_SOFT_FLOW
Greg Kroah-Hartman331b8312005-06-20 21:15:16 -07002438 rocket_driver->flags |= TTY_DRIVER_REAL_RAW | TTY_DRIVER_DYNAMIC_DEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002439#endif
2440 tty_set_operations(rocket_driver, &rocket_ops);
2441
2442 retval = tty_register_driver(rocket_driver);
2443 if (retval < 0) {
2444 printk(KERN_INFO "Couldn't install tty RocketPort driver (error %d)\n", -retval);
2445 put_tty_driver(rocket_driver);
2446 return -1;
2447 }
2448
2449#ifdef ROCKET_DEBUG_OPEN
2450 printk(KERN_INFO "RocketPort driver is major %d\n", rocket_driver.major);
2451#endif
2452
2453 /*
2454 * OK, let's probe each of the controllers looking for boards. Any boards found
2455 * will be initialized here.
2456 */
2457 isa_boards_found = 0;
2458 pci_boards_found = 0;
2459
2460 for (i = 0; i < NUM_BOARDS; i++) {
2461 if (init_ISA(i))
2462 isa_boards_found++;
2463 }
2464
2465#ifdef CONFIG_PCI
2466 if (isa_boards_found < NUM_BOARDS)
2467 pci_boards_found = init_PCI(isa_boards_found);
2468#endif
2469
2470 max_board = pci_boards_found + isa_boards_found;
2471
2472 if (max_board == 0) {
2473 printk(KERN_INFO "No rocketport ports found; unloading driver.\n");
2474 del_timer_sync(&rocket_timer);
2475 tty_unregister_driver(rocket_driver);
2476 put_tty_driver(rocket_driver);
2477 return -ENXIO;
2478 }
2479
2480 return 0;
2481}
2482
Linus Torvalds1da177e2005-04-16 15:20:36 -07002483
2484static void rp_cleanup_module(void)
2485{
2486 int retval;
2487 int i;
2488
2489 del_timer_sync(&rocket_timer);
2490
2491 retval = tty_unregister_driver(rocket_driver);
2492 if (retval)
2493 printk(KERN_INFO "Error %d while trying to unregister "
2494 "rocketport driver\n", -retval);
2495 put_tty_driver(rocket_driver);
2496
Jesper Juhl735d5662005-11-07 01:01:29 -08002497 for (i = 0; i < MAX_RP_PORTS; i++)
2498 kfree(rp_table[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002499
2500 for (i = 0; i < NUM_BOARDS; i++) {
2501 if (rcktpt_io_addr[i] <= 0 || is_PCI[i])
2502 continue;
2503 release_region(rcktpt_io_addr[i], 64);
2504 }
2505 if (controller)
2506 release_region(controller, 4);
2507}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002508
Linus Torvalds1da177e2005-04-16 15:20:36 -07002509/***************************************************************************
2510Function: sInitController
2511Purpose: Initialization of controller global registers and controller
2512 structure.
2513Call: sInitController(CtlP,CtlNum,MudbacIO,AiopIOList,AiopIOListSize,
2514 IRQNum,Frequency,PeriodicOnly)
2515 CONTROLLER_T *CtlP; Ptr to controller structure
2516 int CtlNum; Controller number
2517 ByteIO_t MudbacIO; Mudbac base I/O address.
2518 ByteIO_t *AiopIOList; List of I/O addresses for each AIOP.
2519 This list must be in the order the AIOPs will be found on the
2520 controller. Once an AIOP in the list is not found, it is
2521 assumed that there are no more AIOPs on the controller.
2522 int AiopIOListSize; Number of addresses in AiopIOList
2523 int IRQNum; Interrupt Request number. Can be any of the following:
2524 0: Disable global interrupts
2525 3: IRQ 3
2526 4: IRQ 4
2527 5: IRQ 5
2528 9: IRQ 9
2529 10: IRQ 10
2530 11: IRQ 11
2531 12: IRQ 12
2532 15: IRQ 15
2533 Byte_t Frequency: A flag identifying the frequency
2534 of the periodic interrupt, can be any one of the following:
2535 FREQ_DIS - periodic interrupt disabled
2536 FREQ_137HZ - 137 Hertz
2537 FREQ_69HZ - 69 Hertz
2538 FREQ_34HZ - 34 Hertz
2539 FREQ_17HZ - 17 Hertz
2540 FREQ_9HZ - 9 Hertz
2541 FREQ_4HZ - 4 Hertz
2542 If IRQNum is set to 0 the Frequency parameter is
2543 overidden, it is forced to a value of FREQ_DIS.
Adrian Bunkf15313b2005-06-25 14:59:05 -07002544 int PeriodicOnly: 1 if all interrupts except the periodic
Linus Torvalds1da177e2005-04-16 15:20:36 -07002545 interrupt are to be blocked.
Adrian Bunkf15313b2005-06-25 14:59:05 -07002546 0 is both the periodic interrupt and
Linus Torvalds1da177e2005-04-16 15:20:36 -07002547 other channel interrupts are allowed.
2548 If IRQNum is set to 0 the PeriodicOnly parameter is
Adrian Bunkf15313b2005-06-25 14:59:05 -07002549 overidden, it is forced to a value of 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002550Return: int: Number of AIOPs on the controller, or CTLID_NULL if controller
2551 initialization failed.
2552
2553Comments:
2554 If periodic interrupts are to be disabled but AIOP interrupts
Adrian Bunkf15313b2005-06-25 14:59:05 -07002555 are allowed, set Frequency to FREQ_DIS and PeriodicOnly to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002556
2557 If interrupts are to be completely disabled set IRQNum to 0.
2558
Adrian Bunkf15313b2005-06-25 14:59:05 -07002559 Setting Frequency to FREQ_DIS and PeriodicOnly to 1 is an
Linus Torvalds1da177e2005-04-16 15:20:36 -07002560 invalid combination.
2561
2562 This function performs initialization of global interrupt modes,
2563 but it does not actually enable global interrupts. To enable
2564 and disable global interrupts use functions sEnGlobalInt() and
2565 sDisGlobalInt(). Enabling of global interrupts is normally not
2566 done until all other initializations are complete.
2567
2568 Even if interrupts are globally enabled, they must also be
2569 individually enabled for each channel that is to generate
2570 interrupts.
2571
2572Warnings: No range checking on any of the parameters is done.
2573
2574 No context switches are allowed while executing this function.
2575
2576 After this function all AIOPs on the controller are disabled,
2577 they can be enabled with sEnAiop().
2578*/
Adrian Bunkf15313b2005-06-25 14:59:05 -07002579static int sInitController(CONTROLLER_T * CtlP, int CtlNum, ByteIO_t MudbacIO,
2580 ByteIO_t * AiopIOList, int AiopIOListSize,
2581 int IRQNum, Byte_t Frequency, int PeriodicOnly)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002582{
2583 int i;
2584 ByteIO_t io;
2585 int done;
2586
2587 CtlP->AiopIntrBits = aiop_intr_bits;
2588 CtlP->AltChanRingIndicator = 0;
2589 CtlP->CtlNum = CtlNum;
2590 CtlP->CtlID = CTLID_0001; /* controller release 1 */
2591 CtlP->BusType = isISA;
2592 CtlP->MBaseIO = MudbacIO;
2593 CtlP->MReg1IO = MudbacIO + 1;
2594 CtlP->MReg2IO = MudbacIO + 2;
2595 CtlP->MReg3IO = MudbacIO + 3;
2596#if 1
2597 CtlP->MReg2 = 0; /* interrupt disable */
2598 CtlP->MReg3 = 0; /* no periodic interrupts */
2599#else
2600 if (sIRQMap[IRQNum] == 0) { /* interrupts globally disabled */
2601 CtlP->MReg2 = 0; /* interrupt disable */
2602 CtlP->MReg3 = 0; /* no periodic interrupts */
2603 } else {
2604 CtlP->MReg2 = sIRQMap[IRQNum]; /* set IRQ number */
2605 CtlP->MReg3 = Frequency; /* set frequency */
2606 if (PeriodicOnly) { /* periodic interrupt only */
2607 CtlP->MReg3 |= PERIODIC_ONLY;
2608 }
2609 }
2610#endif
2611 sOutB(CtlP->MReg2IO, CtlP->MReg2);
2612 sOutB(CtlP->MReg3IO, CtlP->MReg3);
2613 sControllerEOI(CtlP); /* clear EOI if warm init */
2614 /* Init AIOPs */
2615 CtlP->NumAiop = 0;
2616 for (i = done = 0; i < AiopIOListSize; i++) {
2617 io = AiopIOList[i];
2618 CtlP->AiopIO[i] = (WordIO_t) io;
2619 CtlP->AiopIntChanIO[i] = io + _INT_CHAN;
2620 sOutB(CtlP->MReg2IO, CtlP->MReg2 | (i & 0x03)); /* AIOP index */
2621 sOutB(MudbacIO, (Byte_t) (io >> 6)); /* set up AIOP I/O in MUDBAC */
2622 if (done)
2623 continue;
2624 sEnAiop(CtlP, i); /* enable the AIOP */
2625 CtlP->AiopID[i] = sReadAiopID(io); /* read AIOP ID */
2626 if (CtlP->AiopID[i] == AIOPID_NULL) /* if AIOP does not exist */
2627 done = 1; /* done looking for AIOPs */
2628 else {
2629 CtlP->AiopNumChan[i] = sReadAiopNumChan((WordIO_t) io); /* num channels in AIOP */
2630 sOutW((WordIO_t) io + _INDX_ADDR, _CLK_PRE); /* clock prescaler */
2631 sOutB(io + _INDX_DATA, sClockPrescale);
2632 CtlP->NumAiop++; /* bump count of AIOPs */
2633 }
2634 sDisAiop(CtlP, i); /* disable AIOP */
2635 }
2636
2637 if (CtlP->NumAiop == 0)
2638 return (-1);
2639 else
2640 return (CtlP->NumAiop);
2641}
2642
2643/***************************************************************************
2644Function: sPCIInitController
2645Purpose: Initialization of controller global registers and controller
2646 structure.
2647Call: sPCIInitController(CtlP,CtlNum,AiopIOList,AiopIOListSize,
2648 IRQNum,Frequency,PeriodicOnly)
2649 CONTROLLER_T *CtlP; Ptr to controller structure
2650 int CtlNum; Controller number
2651 ByteIO_t *AiopIOList; List of I/O addresses for each AIOP.
2652 This list must be in the order the AIOPs will be found on the
2653 controller. Once an AIOP in the list is not found, it is
2654 assumed that there are no more AIOPs on the controller.
2655 int AiopIOListSize; Number of addresses in AiopIOList
2656 int IRQNum; Interrupt Request number. Can be any of the following:
2657 0: Disable global interrupts
2658 3: IRQ 3
2659 4: IRQ 4
2660 5: IRQ 5
2661 9: IRQ 9
2662 10: IRQ 10
2663 11: IRQ 11
2664 12: IRQ 12
2665 15: IRQ 15
2666 Byte_t Frequency: A flag identifying the frequency
2667 of the periodic interrupt, can be any one of the following:
2668 FREQ_DIS - periodic interrupt disabled
2669 FREQ_137HZ - 137 Hertz
2670 FREQ_69HZ - 69 Hertz
2671 FREQ_34HZ - 34 Hertz
2672 FREQ_17HZ - 17 Hertz
2673 FREQ_9HZ - 9 Hertz
2674 FREQ_4HZ - 4 Hertz
2675 If IRQNum is set to 0 the Frequency parameter is
2676 overidden, it is forced to a value of FREQ_DIS.
Adrian Bunkf15313b2005-06-25 14:59:05 -07002677 int PeriodicOnly: 1 if all interrupts except the periodic
Linus Torvalds1da177e2005-04-16 15:20:36 -07002678 interrupt are to be blocked.
Adrian Bunkf15313b2005-06-25 14:59:05 -07002679 0 is both the periodic interrupt and
Linus Torvalds1da177e2005-04-16 15:20:36 -07002680 other channel interrupts are allowed.
2681 If IRQNum is set to 0 the PeriodicOnly parameter is
Adrian Bunkf15313b2005-06-25 14:59:05 -07002682 overidden, it is forced to a value of 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002683Return: int: Number of AIOPs on the controller, or CTLID_NULL if controller
2684 initialization failed.
2685
2686Comments:
2687 If periodic interrupts are to be disabled but AIOP interrupts
Adrian Bunkf15313b2005-06-25 14:59:05 -07002688 are allowed, set Frequency to FREQ_DIS and PeriodicOnly to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002689
2690 If interrupts are to be completely disabled set IRQNum to 0.
2691
Adrian Bunkf15313b2005-06-25 14:59:05 -07002692 Setting Frequency to FREQ_DIS and PeriodicOnly to 1 is an
Linus Torvalds1da177e2005-04-16 15:20:36 -07002693 invalid combination.
2694
2695 This function performs initialization of global interrupt modes,
2696 but it does not actually enable global interrupts. To enable
2697 and disable global interrupts use functions sEnGlobalInt() and
2698 sDisGlobalInt(). Enabling of global interrupts is normally not
2699 done until all other initializations are complete.
2700
2701 Even if interrupts are globally enabled, they must also be
2702 individually enabled for each channel that is to generate
2703 interrupts.
2704
2705Warnings: No range checking on any of the parameters is done.
2706
2707 No context switches are allowed while executing this function.
2708
2709 After this function all AIOPs on the controller are disabled,
2710 they can be enabled with sEnAiop().
2711*/
Adrian Bunkf15313b2005-06-25 14:59:05 -07002712static int sPCIInitController(CONTROLLER_T * CtlP, int CtlNum,
2713 ByteIO_t * AiopIOList, int AiopIOListSize,
2714 WordIO_t ConfigIO, int IRQNum, Byte_t Frequency,
2715 int PeriodicOnly, int altChanRingIndicator,
2716 int UPCIRingInd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002717{
2718 int i;
2719 ByteIO_t io;
2720
2721 CtlP->AltChanRingIndicator = altChanRingIndicator;
2722 CtlP->UPCIRingInd = UPCIRingInd;
2723 CtlP->CtlNum = CtlNum;
2724 CtlP->CtlID = CTLID_0001; /* controller release 1 */
2725 CtlP->BusType = isPCI; /* controller release 1 */
2726
2727 if (ConfigIO) {
2728 CtlP->isUPCI = 1;
2729 CtlP->PCIIO = ConfigIO + _PCI_9030_INT_CTRL;
2730 CtlP->PCIIO2 = ConfigIO + _PCI_9030_GPIO_CTRL;
2731 CtlP->AiopIntrBits = upci_aiop_intr_bits;
2732 } else {
2733 CtlP->isUPCI = 0;
2734 CtlP->PCIIO =
2735 (WordIO_t) ((ByteIO_t) AiopIOList[0] + _PCI_INT_FUNC);
2736 CtlP->AiopIntrBits = aiop_intr_bits;
2737 }
2738
2739 sPCIControllerEOI(CtlP); /* clear EOI if warm init */
2740 /* Init AIOPs */
2741 CtlP->NumAiop = 0;
2742 for (i = 0; i < AiopIOListSize; i++) {
2743 io = AiopIOList[i];
2744 CtlP->AiopIO[i] = (WordIO_t) io;
2745 CtlP->AiopIntChanIO[i] = io + _INT_CHAN;
2746
2747 CtlP->AiopID[i] = sReadAiopID(io); /* read AIOP ID */
2748 if (CtlP->AiopID[i] == AIOPID_NULL) /* if AIOP does not exist */
2749 break; /* done looking for AIOPs */
2750
2751 CtlP->AiopNumChan[i] = sReadAiopNumChan((WordIO_t) io); /* num channels in AIOP */
2752 sOutW((WordIO_t) io + _INDX_ADDR, _CLK_PRE); /* clock prescaler */
2753 sOutB(io + _INDX_DATA, sClockPrescale);
2754 CtlP->NumAiop++; /* bump count of AIOPs */
2755 }
2756
2757 if (CtlP->NumAiop == 0)
2758 return (-1);
2759 else
2760 return (CtlP->NumAiop);
2761}
2762
2763/***************************************************************************
2764Function: sReadAiopID
2765Purpose: Read the AIOP idenfication number directly from an AIOP.
2766Call: sReadAiopID(io)
2767 ByteIO_t io: AIOP base I/O address
2768Return: int: Flag AIOPID_XXXX if a valid AIOP is found, where X
2769 is replace by an identifying number.
2770 Flag AIOPID_NULL if no valid AIOP is found
2771Warnings: No context switches are allowed while executing this function.
2772
2773*/
Adrian Bunkf15313b2005-06-25 14:59:05 -07002774static int sReadAiopID(ByteIO_t io)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002775{
2776 Byte_t AiopID; /* ID byte from AIOP */
2777
2778 sOutB(io + _CMD_REG, RESET_ALL); /* reset AIOP */
2779 sOutB(io + _CMD_REG, 0x0);
2780 AiopID = sInW(io + _CHN_STAT0) & 0x07;
2781 if (AiopID == 0x06)
2782 return (1);
2783 else /* AIOP does not exist */
2784 return (-1);
2785}
2786
2787/***************************************************************************
2788Function: sReadAiopNumChan
2789Purpose: Read the number of channels available in an AIOP directly from
2790 an AIOP.
2791Call: sReadAiopNumChan(io)
2792 WordIO_t io: AIOP base I/O address
2793Return: int: The number of channels available
2794Comments: The number of channels is determined by write/reads from identical
2795 offsets within the SRAM address spaces for channels 0 and 4.
2796 If the channel 4 space is mirrored to channel 0 it is a 4 channel
2797 AIOP, otherwise it is an 8 channel.
2798Warnings: No context switches are allowed while executing this function.
2799*/
Adrian Bunkf15313b2005-06-25 14:59:05 -07002800static int sReadAiopNumChan(WordIO_t io)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002801{
2802 Word_t x;
2803 static Byte_t R[4] = { 0x00, 0x00, 0x34, 0x12 };
2804
2805 /* write to chan 0 SRAM */
2806 sOutDW((DWordIO_t) io + _INDX_ADDR, *((DWord_t *) & R[0]));
2807 sOutW(io + _INDX_ADDR, 0); /* read from SRAM, chan 0 */
2808 x = sInW(io + _INDX_DATA);
2809 sOutW(io + _INDX_ADDR, 0x4000); /* read from SRAM, chan 4 */
2810 if (x != sInW(io + _INDX_DATA)) /* if different must be 8 chan */
2811 return (8);
2812 else
2813 return (4);
2814}
2815
2816/***************************************************************************
2817Function: sInitChan
2818Purpose: Initialization of a channel and channel structure
2819Call: sInitChan(CtlP,ChP,AiopNum,ChanNum)
2820 CONTROLLER_T *CtlP; Ptr to controller structure
2821 CHANNEL_T *ChP; Ptr to channel structure
2822 int AiopNum; AIOP number within controller
2823 int ChanNum; Channel number within AIOP
Adrian Bunkf15313b2005-06-25 14:59:05 -07002824Return: int: 1 if initialization succeeded, 0 if it fails because channel
Linus Torvalds1da177e2005-04-16 15:20:36 -07002825 number exceeds number of channels available in AIOP.
2826Comments: This function must be called before a channel can be used.
2827Warnings: No range checking on any of the parameters is done.
2828
2829 No context switches are allowed while executing this function.
2830*/
Adrian Bunkf15313b2005-06-25 14:59:05 -07002831static int sInitChan(CONTROLLER_T * CtlP, CHANNEL_T * ChP, int AiopNum,
2832 int ChanNum)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002833{
2834 int i;
2835 WordIO_t AiopIO;
2836 WordIO_t ChIOOff;
2837 Byte_t *ChR;
2838 Word_t ChOff;
2839 static Byte_t R[4];
2840 int brd9600;
2841
2842 if (ChanNum >= CtlP->AiopNumChan[AiopNum])
Adrian Bunkf15313b2005-06-25 14:59:05 -07002843 return 0; /* exceeds num chans in AIOP */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002844
2845 /* Channel, AIOP, and controller identifiers */
2846 ChP->CtlP = CtlP;
2847 ChP->ChanID = CtlP->AiopID[AiopNum];
2848 ChP->AiopNum = AiopNum;
2849 ChP->ChanNum = ChanNum;
2850
2851 /* Global direct addresses */
2852 AiopIO = CtlP->AiopIO[AiopNum];
2853 ChP->Cmd = (ByteIO_t) AiopIO + _CMD_REG;
2854 ChP->IntChan = (ByteIO_t) AiopIO + _INT_CHAN;
2855 ChP->IntMask = (ByteIO_t) AiopIO + _INT_MASK;
2856 ChP->IndexAddr = (DWordIO_t) AiopIO + _INDX_ADDR;
2857 ChP->IndexData = AiopIO + _INDX_DATA;
2858
2859 /* Channel direct addresses */
2860 ChIOOff = AiopIO + ChP->ChanNum * 2;
2861 ChP->TxRxData = ChIOOff + _TD0;
2862 ChP->ChanStat = ChIOOff + _CHN_STAT0;
2863 ChP->TxRxCount = ChIOOff + _FIFO_CNT0;
2864 ChP->IntID = (ByteIO_t) AiopIO + ChP->ChanNum + _INT_ID0;
2865
2866 /* Initialize the channel from the RData array */
2867 for (i = 0; i < RDATASIZE; i += 4) {
2868 R[0] = RData[i];
2869 R[1] = RData[i + 1] + 0x10 * ChanNum;
2870 R[2] = RData[i + 2];
2871 R[3] = RData[i + 3];
2872 sOutDW(ChP->IndexAddr, *((DWord_t *) & R[0]));
2873 }
2874
2875 ChR = ChP->R;
2876 for (i = 0; i < RREGDATASIZE; i += 4) {
2877 ChR[i] = RRegData[i];
2878 ChR[i + 1] = RRegData[i + 1] + 0x10 * ChanNum;
2879 ChR[i + 2] = RRegData[i + 2];
2880 ChR[i + 3] = RRegData[i + 3];
2881 }
2882
2883 /* Indexed registers */
2884 ChOff = (Word_t) ChanNum *0x1000;
2885
2886 if (sClockPrescale == 0x14)
2887 brd9600 = 47;
2888 else
2889 brd9600 = 23;
2890
2891 ChP->BaudDiv[0] = (Byte_t) (ChOff + _BAUD);
2892 ChP->BaudDiv[1] = (Byte_t) ((ChOff + _BAUD) >> 8);
2893 ChP->BaudDiv[2] = (Byte_t) brd9600;
2894 ChP->BaudDiv[3] = (Byte_t) (brd9600 >> 8);
2895 sOutDW(ChP->IndexAddr, *(DWord_t *) & ChP->BaudDiv[0]);
2896
2897 ChP->TxControl[0] = (Byte_t) (ChOff + _TX_CTRL);
2898 ChP->TxControl[1] = (Byte_t) ((ChOff + _TX_CTRL) >> 8);
2899 ChP->TxControl[2] = 0;
2900 ChP->TxControl[3] = 0;
2901 sOutDW(ChP->IndexAddr, *(DWord_t *) & ChP->TxControl[0]);
2902
2903 ChP->RxControl[0] = (Byte_t) (ChOff + _RX_CTRL);
2904 ChP->RxControl[1] = (Byte_t) ((ChOff + _RX_CTRL) >> 8);
2905 ChP->RxControl[2] = 0;
2906 ChP->RxControl[3] = 0;
2907 sOutDW(ChP->IndexAddr, *(DWord_t *) & ChP->RxControl[0]);
2908
2909 ChP->TxEnables[0] = (Byte_t) (ChOff + _TX_ENBLS);
2910 ChP->TxEnables[1] = (Byte_t) ((ChOff + _TX_ENBLS) >> 8);
2911 ChP->TxEnables[2] = 0;
2912 ChP->TxEnables[3] = 0;
2913 sOutDW(ChP->IndexAddr, *(DWord_t *) & ChP->TxEnables[0]);
2914
2915 ChP->TxCompare[0] = (Byte_t) (ChOff + _TXCMP1);
2916 ChP->TxCompare[1] = (Byte_t) ((ChOff + _TXCMP1) >> 8);
2917 ChP->TxCompare[2] = 0;
2918 ChP->TxCompare[3] = 0;
2919 sOutDW(ChP->IndexAddr, *(DWord_t *) & ChP->TxCompare[0]);
2920
2921 ChP->TxReplace1[0] = (Byte_t) (ChOff + _TXREP1B1);
2922 ChP->TxReplace1[1] = (Byte_t) ((ChOff + _TXREP1B1) >> 8);
2923 ChP->TxReplace1[2] = 0;
2924 ChP->TxReplace1[3] = 0;
2925 sOutDW(ChP->IndexAddr, *(DWord_t *) & ChP->TxReplace1[0]);
2926
2927 ChP->TxReplace2[0] = (Byte_t) (ChOff + _TXREP2);
2928 ChP->TxReplace2[1] = (Byte_t) ((ChOff + _TXREP2) >> 8);
2929 ChP->TxReplace2[2] = 0;
2930 ChP->TxReplace2[3] = 0;
2931 sOutDW(ChP->IndexAddr, *(DWord_t *) & ChP->TxReplace2[0]);
2932
2933 ChP->TxFIFOPtrs = ChOff + _TXF_OUTP;
2934 ChP->TxFIFO = ChOff + _TX_FIFO;
2935
2936 sOutB(ChP->Cmd, (Byte_t) ChanNum | RESTXFCNT); /* apply reset Tx FIFO count */
2937 sOutB(ChP->Cmd, (Byte_t) ChanNum); /* remove reset Tx FIFO count */
2938 sOutW((WordIO_t) ChP->IndexAddr, ChP->TxFIFOPtrs); /* clear Tx in/out ptrs */
2939 sOutW(ChP->IndexData, 0);
2940 ChP->RxFIFOPtrs = ChOff + _RXF_OUTP;
2941 ChP->RxFIFO = ChOff + _RX_FIFO;
2942
2943 sOutB(ChP->Cmd, (Byte_t) ChanNum | RESRXFCNT); /* apply reset Rx FIFO count */
2944 sOutB(ChP->Cmd, (Byte_t) ChanNum); /* remove reset Rx FIFO count */
2945 sOutW((WordIO_t) ChP->IndexAddr, ChP->RxFIFOPtrs); /* clear Rx out ptr */
2946 sOutW(ChP->IndexData, 0);
2947 sOutW((WordIO_t) ChP->IndexAddr, ChP->RxFIFOPtrs + 2); /* clear Rx in ptr */
2948 sOutW(ChP->IndexData, 0);
2949 ChP->TxPrioCnt = ChOff + _TXP_CNT;
2950 sOutW((WordIO_t) ChP->IndexAddr, ChP->TxPrioCnt);
2951 sOutB(ChP->IndexData, 0);
2952 ChP->TxPrioPtr = ChOff + _TXP_PNTR;
2953 sOutW((WordIO_t) ChP->IndexAddr, ChP->TxPrioPtr);
2954 sOutB(ChP->IndexData, 0);
2955 ChP->TxPrioBuf = ChOff + _TXP_BUF;
2956 sEnRxProcessor(ChP); /* start the Rx processor */
2957
Adrian Bunkf15313b2005-06-25 14:59:05 -07002958 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002959}
2960
2961/***************************************************************************
2962Function: sStopRxProcessor
2963Purpose: Stop the receive processor from processing a channel.
2964Call: sStopRxProcessor(ChP)
2965 CHANNEL_T *ChP; Ptr to channel structure
2966
2967Comments: The receive processor can be started again with sStartRxProcessor().
2968 This function causes the receive processor to skip over the
2969 stopped channel. It does not stop it from processing other channels.
2970
2971Warnings: No context switches are allowed while executing this function.
2972
2973 Do not leave the receive processor stopped for more than one
2974 character time.
2975
2976 After calling this function a delay of 4 uS is required to ensure
2977 that the receive processor is no longer processing this channel.
2978*/
Adrian Bunkf15313b2005-06-25 14:59:05 -07002979static void sStopRxProcessor(CHANNEL_T * ChP)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002980{
2981 Byte_t R[4];
2982
2983 R[0] = ChP->R[0];
2984 R[1] = ChP->R[1];
2985 R[2] = 0x0a;
2986 R[3] = ChP->R[3];
2987 sOutDW(ChP->IndexAddr, *(DWord_t *) & R[0]);
2988}
2989
2990/***************************************************************************
2991Function: sFlushRxFIFO
2992Purpose: Flush the Rx FIFO
2993Call: sFlushRxFIFO(ChP)
2994 CHANNEL_T *ChP; Ptr to channel structure
2995Return: void
2996Comments: To prevent data from being enqueued or dequeued in the Tx FIFO
2997 while it is being flushed the receive processor is stopped
2998 and the transmitter is disabled. After these operations a
2999 4 uS delay is done before clearing the pointers to allow
3000 the receive processor to stop. These items are handled inside
3001 this function.
3002Warnings: No context switches are allowed while executing this function.
3003*/
Adrian Bunkf15313b2005-06-25 14:59:05 -07003004static void sFlushRxFIFO(CHANNEL_T * ChP)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003005{
3006 int i;
3007 Byte_t Ch; /* channel number within AIOP */
Adrian Bunkf15313b2005-06-25 14:59:05 -07003008 int RxFIFOEnabled; /* 1 if Rx FIFO enabled */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003009
3010 if (sGetRxCnt(ChP) == 0) /* Rx FIFO empty */
3011 return; /* don't need to flush */
3012
Adrian Bunkf15313b2005-06-25 14:59:05 -07003013 RxFIFOEnabled = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003014 if (ChP->R[0x32] == 0x08) { /* Rx FIFO is enabled */
Adrian Bunkf15313b2005-06-25 14:59:05 -07003015 RxFIFOEnabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003016 sDisRxFIFO(ChP); /* disable it */
3017 for (i = 0; i < 2000 / 200; i++) /* delay 2 uS to allow proc to disable FIFO */
3018 sInB(ChP->IntChan); /* depends on bus i/o timing */
3019 }
3020 sGetChanStatus(ChP); /* clear any pending Rx errors in chan stat */
3021 Ch = (Byte_t) sGetChanNum(ChP);
3022 sOutB(ChP->Cmd, Ch | RESRXFCNT); /* apply reset Rx FIFO count */
3023 sOutB(ChP->Cmd, Ch); /* remove reset Rx FIFO count */
3024 sOutW((WordIO_t) ChP->IndexAddr, ChP->RxFIFOPtrs); /* clear Rx out ptr */
3025 sOutW(ChP->IndexData, 0);
3026 sOutW((WordIO_t) ChP->IndexAddr, ChP->RxFIFOPtrs + 2); /* clear Rx in ptr */
3027 sOutW(ChP->IndexData, 0);
3028 if (RxFIFOEnabled)
3029 sEnRxFIFO(ChP); /* enable Rx FIFO */
3030}
3031
3032/***************************************************************************
3033Function: sFlushTxFIFO
3034Purpose: Flush the Tx FIFO
3035Call: sFlushTxFIFO(ChP)
3036 CHANNEL_T *ChP; Ptr to channel structure
3037Return: void
3038Comments: To prevent data from being enqueued or dequeued in the Tx FIFO
3039 while it is being flushed the receive processor is stopped
3040 and the transmitter is disabled. After these operations a
3041 4 uS delay is done before clearing the pointers to allow
3042 the receive processor to stop. These items are handled inside
3043 this function.
3044Warnings: No context switches are allowed while executing this function.
3045*/
Adrian Bunkf15313b2005-06-25 14:59:05 -07003046static void sFlushTxFIFO(CHANNEL_T * ChP)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003047{
3048 int i;
3049 Byte_t Ch; /* channel number within AIOP */
Adrian Bunkf15313b2005-06-25 14:59:05 -07003050 int TxEnabled; /* 1 if transmitter enabled */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003051
3052 if (sGetTxCnt(ChP) == 0) /* Tx FIFO empty */
3053 return; /* don't need to flush */
3054
Adrian Bunkf15313b2005-06-25 14:59:05 -07003055 TxEnabled = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003056 if (ChP->TxControl[3] & TX_ENABLE) {
Adrian Bunkf15313b2005-06-25 14:59:05 -07003057 TxEnabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003058 sDisTransmit(ChP); /* disable transmitter */
3059 }
3060 sStopRxProcessor(ChP); /* stop Rx processor */
3061 for (i = 0; i < 4000 / 200; i++) /* delay 4 uS to allow proc to stop */
3062 sInB(ChP->IntChan); /* depends on bus i/o timing */
3063 Ch = (Byte_t) sGetChanNum(ChP);
3064 sOutB(ChP->Cmd, Ch | RESTXFCNT); /* apply reset Tx FIFO count */
3065 sOutB(ChP->Cmd, Ch); /* remove reset Tx FIFO count */
3066 sOutW((WordIO_t) ChP->IndexAddr, ChP->TxFIFOPtrs); /* clear Tx in/out ptrs */
3067 sOutW(ChP->IndexData, 0);
3068 if (TxEnabled)
3069 sEnTransmit(ChP); /* enable transmitter */
3070 sStartRxProcessor(ChP); /* restart Rx processor */
3071}
3072
3073/***************************************************************************
3074Function: sWriteTxPrioByte
3075Purpose: Write a byte of priority transmit data to a channel
3076Call: sWriteTxPrioByte(ChP,Data)
3077 CHANNEL_T *ChP; Ptr to channel structure
3078 Byte_t Data; The transmit data byte
3079
3080Return: int: 1 if the bytes is successfully written, otherwise 0.
3081
3082Comments: The priority byte is transmitted before any data in the Tx FIFO.
3083
3084Warnings: No context switches are allowed while executing this function.
3085*/
Adrian Bunkf15313b2005-06-25 14:59:05 -07003086static int sWriteTxPrioByte(CHANNEL_T * ChP, Byte_t Data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003087{
3088 Byte_t DWBuf[4]; /* buffer for double word writes */
3089 Word_t *WordPtr; /* must be far because Win SS != DS */
3090 register DWordIO_t IndexAddr;
3091
3092 if (sGetTxCnt(ChP) > 1) { /* write it to Tx priority buffer */
3093 IndexAddr = ChP->IndexAddr;
3094 sOutW((WordIO_t) IndexAddr, ChP->TxPrioCnt); /* get priority buffer status */
3095 if (sInB((ByteIO_t) ChP->IndexData) & PRI_PEND) /* priority buffer busy */
3096 return (0); /* nothing sent */
3097
3098 WordPtr = (Word_t *) (&DWBuf[0]);
3099 *WordPtr = ChP->TxPrioBuf; /* data byte address */
3100
3101 DWBuf[2] = Data; /* data byte value */
3102 sOutDW(IndexAddr, *((DWord_t *) (&DWBuf[0]))); /* write it out */
3103
3104 *WordPtr = ChP->TxPrioCnt; /* Tx priority count address */
3105
3106 DWBuf[2] = PRI_PEND + 1; /* indicate 1 byte pending */
3107 DWBuf[3] = 0; /* priority buffer pointer */
3108 sOutDW(IndexAddr, *((DWord_t *) (&DWBuf[0]))); /* write it out */
3109 } else { /* write it to Tx FIFO */
3110
3111 sWriteTxByte(sGetTxRxDataIO(ChP), Data);
3112 }
3113 return (1); /* 1 byte sent */
3114}
3115
3116/***************************************************************************
3117Function: sEnInterrupts
3118Purpose: Enable one or more interrupts for a channel
3119Call: sEnInterrupts(ChP,Flags)
3120 CHANNEL_T *ChP; Ptr to channel structure
3121 Word_t Flags: Interrupt enable flags, can be any combination
3122 of the following flags:
3123 TXINT_EN: Interrupt on Tx FIFO empty
3124 RXINT_EN: Interrupt on Rx FIFO at trigger level (see
3125 sSetRxTrigger())
3126 SRCINT_EN: Interrupt on SRC (Special Rx Condition)
3127 MCINT_EN: Interrupt on modem input change
3128 CHANINT_EN: Allow channel interrupt signal to the AIOP's
3129 Interrupt Channel Register.
3130Return: void
3131Comments: If an interrupt enable flag is set in Flags, that interrupt will be
3132 enabled. If an interrupt enable flag is not set in Flags, that
3133 interrupt will not be changed. Interrupts can be disabled with
3134 function sDisInterrupts().
3135
3136 This function sets the appropriate bit for the channel in the AIOP's
3137 Interrupt Mask Register if the CHANINT_EN flag is set. This allows
3138 this channel's bit to be set in the AIOP's Interrupt Channel Register.
3139
3140 Interrupts must also be globally enabled before channel interrupts
3141 will be passed on to the host. This is done with function
3142 sEnGlobalInt().
3143
3144 In some cases it may be desirable to disable interrupts globally but
3145 enable channel interrupts. This would allow the global interrupt
3146 status register to be used to determine which AIOPs need service.
3147*/
Adrian Bunkf15313b2005-06-25 14:59:05 -07003148static void sEnInterrupts(CHANNEL_T * ChP, Word_t Flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003149{
3150 Byte_t Mask; /* Interrupt Mask Register */
3151
3152 ChP->RxControl[2] |=
3153 ((Byte_t) Flags & (RXINT_EN | SRCINT_EN | MCINT_EN));
3154
3155 sOutDW(ChP->IndexAddr, *(DWord_t *) & ChP->RxControl[0]);
3156
3157 ChP->TxControl[2] |= ((Byte_t) Flags & TXINT_EN);
3158
3159 sOutDW(ChP->IndexAddr, *(DWord_t *) & ChP->TxControl[0]);
3160
3161 if (Flags & CHANINT_EN) {
3162 Mask = sInB(ChP->IntMask) | sBitMapSetTbl[ChP->ChanNum];
3163 sOutB(ChP->IntMask, Mask);
3164 }
3165}
3166
3167/***************************************************************************
3168Function: sDisInterrupts
3169Purpose: Disable one or more interrupts for a channel
3170Call: sDisInterrupts(ChP,Flags)
3171 CHANNEL_T *ChP; Ptr to channel structure
3172 Word_t Flags: Interrupt flags, can be any combination
3173 of the following flags:
3174 TXINT_EN: Interrupt on Tx FIFO empty
3175 RXINT_EN: Interrupt on Rx FIFO at trigger level (see
3176 sSetRxTrigger())
3177 SRCINT_EN: Interrupt on SRC (Special Rx Condition)
3178 MCINT_EN: Interrupt on modem input change
3179 CHANINT_EN: Disable channel interrupt signal to the
3180 AIOP's Interrupt Channel Register.
3181Return: void
3182Comments: If an interrupt flag is set in Flags, that interrupt will be
3183 disabled. If an interrupt flag is not set in Flags, that
3184 interrupt will not be changed. Interrupts can be enabled with
3185 function sEnInterrupts().
3186
3187 This function clears the appropriate bit for the channel in the AIOP's
3188 Interrupt Mask Register if the CHANINT_EN flag is set. This blocks
3189 this channel's bit from being set in the AIOP's Interrupt Channel
3190 Register.
3191*/
Adrian Bunkf15313b2005-06-25 14:59:05 -07003192static void sDisInterrupts(CHANNEL_T * ChP, Word_t Flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003193{
3194 Byte_t Mask; /* Interrupt Mask Register */
3195
3196 ChP->RxControl[2] &=
3197 ~((Byte_t) Flags & (RXINT_EN | SRCINT_EN | MCINT_EN));
3198 sOutDW(ChP->IndexAddr, *(DWord_t *) & ChP->RxControl[0]);
3199 ChP->TxControl[2] &= ~((Byte_t) Flags & TXINT_EN);
3200 sOutDW(ChP->IndexAddr, *(DWord_t *) & ChP->TxControl[0]);
3201
3202 if (Flags & CHANINT_EN) {
3203 Mask = sInB(ChP->IntMask) & sBitMapClrTbl[ChP->ChanNum];
3204 sOutB(ChP->IntMask, Mask);
3205 }
3206}
3207
Adrian Bunkf15313b2005-06-25 14:59:05 -07003208static void sSetInterfaceMode(CHANNEL_T * ChP, Byte_t mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003209{
3210 sOutB(ChP->CtlP->AiopIO[2], (mode & 0x18) | ChP->ChanNum);
3211}
3212
3213/*
3214 * Not an official SSCI function, but how to reset RocketModems.
3215 * ISA bus version
3216 */
Adrian Bunkf15313b2005-06-25 14:59:05 -07003217static void sModemReset(CONTROLLER_T * CtlP, int chan, int on)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003218{
3219 ByteIO_t addr;
3220 Byte_t val;
3221
3222 addr = CtlP->AiopIO[0] + 0x400;
3223 val = sInB(CtlP->MReg3IO);
3224 /* if AIOP[1] is not enabled, enable it */
3225 if ((val & 2) == 0) {
3226 val = sInB(CtlP->MReg2IO);
3227 sOutB(CtlP->MReg2IO, (val & 0xfc) | (1 & 0x03));
3228 sOutB(CtlP->MBaseIO, (unsigned char) (addr >> 6));
3229 }
3230
3231 sEnAiop(CtlP, 1);
3232 if (!on)
3233 addr += 8;
3234 sOutB(addr + chan, 0); /* apply or remove reset */
3235 sDisAiop(CtlP, 1);
3236}
3237
3238/*
3239 * Not an official SSCI function, but how to reset RocketModems.
3240 * PCI bus version
3241 */
Adrian Bunkf15313b2005-06-25 14:59:05 -07003242static void sPCIModemReset(CONTROLLER_T * CtlP, int chan, int on)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003243{
3244 ByteIO_t addr;
3245
3246 addr = CtlP->AiopIO[0] + 0x40; /* 2nd AIOP */
3247 if (!on)
3248 addr += 8;
3249 sOutB(addr + chan, 0); /* apply or remove reset */
3250}
3251
3252/* Resets the speaker controller on RocketModem II and III devices */
3253static void rmSpeakerReset(CONTROLLER_T * CtlP, unsigned long model)
3254{
3255 ByteIO_t addr;
3256
3257 /* RocketModem II speaker control is at the 8th port location of offset 0x40 */
3258 if ((model == MODEL_RP4M) || (model == MODEL_RP6M)) {
3259 addr = CtlP->AiopIO[0] + 0x4F;
3260 sOutB(addr, 0);
3261 }
3262
3263 /* RocketModem III speaker control is at the 1st port location of offset 0x80 */
3264 if ((model == MODEL_UPCI_RM3_8PORT)
3265 || (model == MODEL_UPCI_RM3_4PORT)) {
3266 addr = CtlP->AiopIO[0] + 0x88;
3267 sOutB(addr, 0);
3268 }
3269}
3270
3271/* Returns the line number given the controller (board), aiop and channel number */
3272static unsigned char GetLineNumber(int ctrl, int aiop, int ch)
3273{
3274 return lineNumbers[(ctrl << 5) | (aiop << 3) | ch];
3275}
3276
3277/*
3278 * Stores the line number associated with a given controller (board), aiop
3279 * and channel number.
3280 * Returns: The line number assigned
3281 */
3282static unsigned char SetLineNumber(int ctrl, int aiop, int ch)
3283{
3284 lineNumbers[(ctrl << 5) | (aiop << 3) | ch] = nextLineNumber++;
3285 return (nextLineNumber - 1);
3286}