blob: 000aea3722bc2f3f537087f4b3cbaf96453969a9 [file] [log] [blame]
Russell Kinge3887712010-01-14 13:30:16 +00001/*
Rob Herring8a9618f2010-10-06 16:18:08 +01002 * linux/arch/arm/common/timer-sp.c
Russell Kinge3887712010-01-14 13:30:16 +00003 *
4 * Copyright (C) 1999 - 2003 ARM Limited
5 * Copyright (C) 2000 Deep Blue Solutions Ltd
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 */
Russell King7ff550d2011-05-12 13:31:48 +010021#include <linux/clk.h>
Russell Kinge3887712010-01-14 13:30:16 +000022#include <linux/clocksource.h>
23#include <linux/clockchips.h>
Russell King7ff550d2011-05-12 13:31:48 +010024#include <linux/err.h>
Russell Kinge3887712010-01-14 13:30:16 +000025#include <linux/interrupt.h>
26#include <linux/irq.h>
27#include <linux/io.h>
Rob Herring7a0eca72013-03-25 11:23:52 -050028#include <linux/of.h>
29#include <linux/of_address.h>
30#include <linux/of_irq.h>
Stephen Boyd38ff87f2013-06-01 23:39:40 -070031#include <linux/sched_clock.h>
Russell Kinge3887712010-01-14 13:30:16 +000032
33#include <asm/hardware/arm_timer.h>
Rob Herring870e2922013-03-13 15:31:12 -050034#include <asm/hardware/timer-sp.h>
Russell Kinge3887712010-01-14 13:30:16 +000035
Rob Herring7a0eca72013-03-25 11:23:52 -050036static long __init sp804_get_clock_rate(struct clk *clk)
Russell King7ff550d2011-05-12 13:31:48 +010037{
Russell King7ff550d2011-05-12 13:31:48 +010038 long rate;
39 int err;
40
Russell King6f5ad962011-09-22 11:38:40 +010041 err = clk_prepare(clk);
42 if (err) {
Rob Herring7a0eca72013-03-25 11:23:52 -050043 pr_err("sp804: clock failed to prepare: %d\n", err);
Russell King6f5ad962011-09-22 11:38:40 +010044 clk_put(clk);
45 return err;
46 }
47
Russell King7ff550d2011-05-12 13:31:48 +010048 err = clk_enable(clk);
49 if (err) {
Rob Herring7a0eca72013-03-25 11:23:52 -050050 pr_err("sp804: clock failed to enable: %d\n", err);
Russell King6f5ad962011-09-22 11:38:40 +010051 clk_unprepare(clk);
Russell King7ff550d2011-05-12 13:31:48 +010052 clk_put(clk);
53 return err;
54 }
55
56 rate = clk_get_rate(clk);
57 if (rate < 0) {
Rob Herring7a0eca72013-03-25 11:23:52 -050058 pr_err("sp804: clock failed to get rate: %ld\n", rate);
Russell King7ff550d2011-05-12 13:31:48 +010059 clk_disable(clk);
Russell King6f5ad962011-09-22 11:38:40 +010060 clk_unprepare(clk);
Russell King7ff550d2011-05-12 13:31:48 +010061 clk_put(clk);
62 }
63
64 return rate;
65}
66
Rob Herringa7bf6162011-12-12 15:29:08 -060067static void __iomem *sched_clock_base;
68
Stephen Boyd9b12f3a2013-11-15 15:26:09 -080069static u64 notrace sp804_read(void)
Rob Herringa7bf6162011-12-12 15:29:08 -060070{
71 return ~readl_relaxed(sched_clock_base + TIMER_VALUE);
72}
73
Sudeep Holla1e5f0512015-05-18 16:29:04 +010074void __init sp804_timer_disable(void __iomem *base)
75{
76 writel(0, base + TIMER_CTRL);
77}
78
Rob Herringa7bf6162011-12-12 15:29:08 -060079void __init __sp804_clocksource_and_sched_clock_init(void __iomem *base,
80 const char *name,
Rob Herring7a0eca72013-03-25 11:23:52 -050081 struct clk *clk,
Rob Herringa7bf6162011-12-12 15:29:08 -060082 int use_sched_clock)
Russell Kinge3887712010-01-14 13:30:16 +000083{
Rob Herring7a0eca72013-03-25 11:23:52 -050084 long rate;
85
86 if (!clk) {
87 clk = clk_get_sys("sp804", name);
88 if (IS_ERR(clk)) {
89 pr_err("sp804: clock not found: %d\n",
90 (int)PTR_ERR(clk));
91 return;
92 }
93 }
94
95 rate = sp804_get_clock_rate(clk);
Russell King7ff550d2011-05-12 13:31:48 +010096
97 if (rate < 0)
98 return;
99
Russell Kinge3887712010-01-14 13:30:16 +0000100 /* setup timer 0 as free-running clocksource */
Russell Kingbfe45e02011-05-08 15:33:30 +0100101 writel(0, base + TIMER_CTRL);
102 writel(0xffffffff, base + TIMER_LOAD);
103 writel(0xffffffff, base + TIMER_VALUE);
Russell Kinge3887712010-01-14 13:30:16 +0000104 writel(TIMER_CTRL_32BIT | TIMER_CTRL_ENABLE | TIMER_CTRL_PERIODIC,
Russell Kingbfe45e02011-05-08 15:33:30 +0100105 base + TIMER_CTRL);
Russell Kinge3887712010-01-14 13:30:16 +0000106
Russell Kingfb593cf2011-05-12 12:08:23 +0100107 clocksource_mmio_init(base + TIMER_VALUE, name,
Russell King7ff550d2011-05-12 13:31:48 +0100108 rate, 200, 32, clocksource_mmio_readl_down);
Rob Herringa7bf6162011-12-12 15:29:08 -0600109
110 if (use_sched_clock) {
111 sched_clock_base = base;
Stephen Boyd9b12f3a2013-11-15 15:26:09 -0800112 sched_clock_register(sp804_read, 32, rate);
Rob Herringa7bf6162011-12-12 15:29:08 -0600113 }
Russell Kinge3887712010-01-14 13:30:16 +0000114}
115
116
117static void __iomem *clkevt_base;
Russell King23828a72011-05-12 15:45:16 +0100118static unsigned long clkevt_reload;
Russell Kinge3887712010-01-14 13:30:16 +0000119
120/*
121 * IRQ handler for the timer
122 */
123static irqreturn_t sp804_timer_interrupt(int irq, void *dev_id)
124{
125 struct clock_event_device *evt = dev_id;
126
127 /* clear the interrupt */
128 writel(1, clkevt_base + TIMER_INTCLR);
129
130 evt->event_handler(evt);
131
132 return IRQ_HANDLED;
133}
134
135static void sp804_set_mode(enum clock_event_mode mode,
136 struct clock_event_device *evt)
137{
138 unsigned long ctrl = TIMER_CTRL_32BIT | TIMER_CTRL_IE;
139
140 writel(ctrl, clkevt_base + TIMER_CTRL);
141
142 switch (mode) {
143 case CLOCK_EVT_MODE_PERIODIC:
Russell King23828a72011-05-12 15:45:16 +0100144 writel(clkevt_reload, clkevt_base + TIMER_LOAD);
Russell Kinge3887712010-01-14 13:30:16 +0000145 ctrl |= TIMER_CTRL_PERIODIC | TIMER_CTRL_ENABLE;
146 break;
147
148 case CLOCK_EVT_MODE_ONESHOT:
149 /* period set, and timer enabled in 'next_event' hook */
150 ctrl |= TIMER_CTRL_ONESHOT;
151 break;
152
153 case CLOCK_EVT_MODE_UNUSED:
154 case CLOCK_EVT_MODE_SHUTDOWN:
155 default:
156 break;
157 }
158
159 writel(ctrl, clkevt_base + TIMER_CTRL);
160}
161
162static int sp804_set_next_event(unsigned long next,
163 struct clock_event_device *evt)
164{
165 unsigned long ctrl = readl(clkevt_base + TIMER_CTRL);
166
167 writel(next, clkevt_base + TIMER_LOAD);
168 writel(ctrl | TIMER_CTRL_ENABLE, clkevt_base + TIMER_CTRL);
169
170 return 0;
171}
172
173static struct clock_event_device sp804_clockevent = {
Viresh Kumar887708f2013-03-02 11:10:13 +0100174 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT |
175 CLOCK_EVT_FEAT_DYNIRQ,
Russell Kinge3887712010-01-14 13:30:16 +0000176 .set_mode = sp804_set_mode,
177 .set_next_event = sp804_set_next_event,
178 .rating = 300,
Russell Kinge3887712010-01-14 13:30:16 +0000179};
180
181static struct irqaction sp804_timer_irq = {
182 .name = "timer",
Michael Opdenacker728fae62013-10-14 04:42:20 +0100183 .flags = IRQF_TIMER | IRQF_IRQPOLL,
Russell Kinge3887712010-01-14 13:30:16 +0000184 .handler = sp804_timer_interrupt,
185 .dev_id = &sp804_clockevent,
186};
187
Rob Herring7a0eca72013-03-25 11:23:52 -0500188void __init __sp804_clockevents_init(void __iomem *base, unsigned int irq, struct clk *clk, const char *name)
Russell Kinge3887712010-01-14 13:30:16 +0000189{
190 struct clock_event_device *evt = &sp804_clockevent;
Rob Herring7a0eca72013-03-25 11:23:52 -0500191 long rate;
Russell King23828a72011-05-12 15:45:16 +0100192
Rob Herring7a0eca72013-03-25 11:23:52 -0500193 if (!clk)
194 clk = clk_get_sys("sp804", name);
195 if (IS_ERR(clk)) {
196 pr_err("sp804: %s clock not found: %d\n", name,
197 (int)PTR_ERR(clk));
198 return;
199 }
200
201 rate = sp804_get_clock_rate(clk);
Russell King23828a72011-05-12 15:45:16 +0100202 if (rate < 0)
203 return;
Russell Kinge3887712010-01-14 13:30:16 +0000204
205 clkevt_base = base;
Russell King23828a72011-05-12 15:45:16 +0100206 clkevt_reload = DIV_ROUND_CLOSEST(rate, HZ);
Russell King57cc4f72011-05-12 15:31:13 +0100207 evt->name = name;
208 evt->irq = irq;
Will Deaconea3aacf2012-11-23 18:55:30 +0100209 evt->cpumask = cpu_possible_mask;
Russell Kinge3887712010-01-14 13:30:16 +0000210
Rob Herring7a0eca72013-03-25 11:23:52 -0500211 writel(0, base + TIMER_CTRL);
212
Russell King57cc4f72011-05-12 15:31:13 +0100213 setup_irq(irq, &sp804_timer_irq);
Linus Walleij7c324d82011-12-21 13:25:34 +0100214 clockevents_config_and_register(evt, rate, 0xf, 0xffffffff);
Russell Kinge3887712010-01-14 13:30:16 +0000215}
Rob Herring7a0eca72013-03-25 11:23:52 -0500216
217static void __init sp804_of_init(struct device_node *np)
218{
219 static bool initialized = false;
220 void __iomem *base;
221 int irq;
222 u32 irq_num = 0;
223 struct clk *clk1, *clk2;
224 const char *name = of_get_property(np, "compatible", NULL);
225
226 base = of_iomap(np, 0);
227 if (WARN_ON(!base))
228 return;
229
230 /* Ensure timers are disabled */
231 writel(0, base + TIMER_CTRL);
232 writel(0, base + TIMER_2_BASE + TIMER_CTRL);
233
234 if (initialized || !of_device_is_available(np))
235 goto err;
236
237 clk1 = of_clk_get(np, 0);
238 if (IS_ERR(clk1))
239 clk1 = NULL;
240
Rob Herring1bde9902014-05-29 16:01:34 -0500241 /* Get the 2nd clock if the timer has 3 timer clocks */
Rob Herring7a0eca72013-03-25 11:23:52 -0500242 if (of_count_phandle_with_args(np, "clocks", "#clock-cells") == 3) {
243 clk2 = of_clk_get(np, 1);
244 if (IS_ERR(clk2)) {
245 pr_err("sp804: %s clock not found: %d\n", np->name,
246 (int)PTR_ERR(clk2));
Rob Herring1bde9902014-05-29 16:01:34 -0500247 clk2 = NULL;
Rob Herring7a0eca72013-03-25 11:23:52 -0500248 }
249 } else
250 clk2 = clk1;
251
252 irq = irq_of_parse_and_map(np, 0);
253 if (irq <= 0)
254 goto err;
255
256 of_property_read_u32(np, "arm,sp804-has-irq", &irq_num);
257 if (irq_num == 2) {
258 __sp804_clockevents_init(base + TIMER_2_BASE, irq, clk2, name);
259 __sp804_clocksource_and_sched_clock_init(base, name, clk1, 1);
260 } else {
261 __sp804_clockevents_init(base, irq, clk1 , name);
262 __sp804_clocksource_and_sched_clock_init(base + TIMER_2_BASE,
263 name, clk2, 1);
264 }
265 initialized = true;
266
267 return;
268err:
269 iounmap(base);
270}
271CLOCKSOURCE_OF_DECLARE(sp804, "arm,sp804", sp804_of_init);
Rob Herring870e2922013-03-13 15:31:12 -0500272
273static void __init integrator_cp_of_init(struct device_node *np)
274{
275 static int init_count = 0;
276 void __iomem *base;
277 int irq;
278 const char *name = of_get_property(np, "compatible", NULL);
Linus Walleij9cf31382014-01-10 15:54:34 +0100279 struct clk *clk;
Rob Herring870e2922013-03-13 15:31:12 -0500280
281 base = of_iomap(np, 0);
282 if (WARN_ON(!base))
283 return;
Linus Walleij9cf31382014-01-10 15:54:34 +0100284 clk = of_clk_get(np, 0);
285 if (WARN_ON(IS_ERR(clk)))
286 return;
Rob Herring870e2922013-03-13 15:31:12 -0500287
288 /* Ensure timer is disabled */
289 writel(0, base + TIMER_CTRL);
290
291 if (init_count == 2 || !of_device_is_available(np))
292 goto err;
293
294 if (!init_count)
Linus Walleij9cf31382014-01-10 15:54:34 +0100295 __sp804_clocksource_and_sched_clock_init(base, name, clk, 0);
Rob Herring870e2922013-03-13 15:31:12 -0500296 else {
297 irq = irq_of_parse_and_map(np, 0);
298 if (irq <= 0)
299 goto err;
300
Linus Walleij9cf31382014-01-10 15:54:34 +0100301 __sp804_clockevents_init(base, irq, clk, name);
Rob Herring870e2922013-03-13 15:31:12 -0500302 }
303
304 init_count++;
305 return;
306err:
307 iounmap(base);
308}
309CLOCKSOURCE_OF_DECLARE(intcp, "arm,integrator-cp-timer", integrator_cp_of_init);