blob: a914dc1cb6d1bc339cf44cc0c5aeac887a2e5f74 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2000 Ani Joshi <ajoshi@unixbox.com>
Ralf Baechle70342282013-01-22 12:59:30 +01007 * Copyright (C) 2000, 2001, 06 Ralf Baechle <ralf@linux-mips.org>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 * swiped from i386, and cloned for MIPS by Geert, polished by Ralf.
9 */
Ralf Baechle9a88cbb2006-11-16 02:56:12 +000010
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/types.h>
Ralf Baechle9a88cbb2006-11-16 02:56:12 +000012#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/mm.h>
14#include <linux/module.h>
Jens Axboe4fcc47a2007-10-23 12:32:34 +020015#include <linux/scatterlist.h>
Ralf Baechle6e86b0b2007-10-29 19:35:33 +000016#include <linux/string.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090017#include <linux/gfp.h>
Dezhong Diaoe36863a2010-10-13 16:57:35 -070018#include <linux/highmem.h>
Zubair Lutfullah Kakakhelf4649382014-07-16 16:51:32 +010019#include <linux/dma-contiguous.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
21#include <asm/cache.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020022#include <asm/cpu-type.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <asm/io.h>
24
Ralf Baechle9a88cbb2006-11-16 02:56:12 +000025#include <dma-coherence.h>
26
Felix Fietkau885014b2013-09-27 14:41:44 +020027#ifdef CONFIG_DMA_MAYBE_COHERENT
Steven J. Hillb6d92b42013-03-25 13:47:29 -050028int coherentio = 0; /* User defined DMA coherency from command line. */
29EXPORT_SYMBOL_GPL(coherentio);
30int hw_coherentio = 0; /* Actual hardware supported DMA coherency setting. */
31
32static int __init setcoherentio(char *str)
33{
34 coherentio = 1;
35 pr_info("Hardware DMA cache coherency (command line)\n");
36 return 0;
37}
38early_param("coherentio", setcoherentio);
39
40static int __init setnocoherentio(char *str)
41{
42 coherentio = 0;
43 pr_info("Software DMA cache coherency (command line)\n");
44 return 0;
45}
46early_param("nocoherentio", setnocoherentio);
Felix Fietkau885014b2013-09-27 14:41:44 +020047#endif
Steven J. Hillb6d92b42013-03-25 13:47:29 -050048
Dezhong Diaoe36863a2010-10-13 16:57:35 -070049static inline struct page *dma_addr_to_page(struct device *dev,
Kevin Cernekee3807ef32009-04-23 17:25:12 -070050 dma_addr_t dma_addr)
Franck Bui-Huuc9d06962007-03-19 17:36:42 +010051{
Dezhong Diaoe36863a2010-10-13 16:57:35 -070052 return pfn_to_page(
53 plat_dma_addr_to_phys(dev, dma_addr) >> PAGE_SHIFT);
Franck Bui-Huuc9d06962007-03-19 17:36:42 +010054}
55
Linus Torvalds1da177e2005-04-16 15:20:36 -070056/*
Jim Quinlanf86f55d2013-08-27 16:57:51 -040057 * The affected CPUs below in 'cpu_needs_post_dma_flush()' can
58 * speculatively fill random cachelines with stale data at any time,
59 * requiring an extra flush post-DMA.
60 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 * Warning on the terminology - Linux calls an uncached area coherent;
62 * MIPS terminology calls memory areas with hardware maintained coherency
63 * coherent.
Ralf Baechle0dc294c2014-11-11 22:22:03 +010064 *
65 * Note that the R14000 and R16000 should also be checked for in this
66 * condition. However this function is only called on non-I/O-coherent
67 * systems and only the R10000 and R12000 are used in such systems, the
68 * SGI IP28 Indigo² rsp. SGI IP32 aka O2.
Linus Torvalds1da177e2005-04-16 15:20:36 -070069 */
Jim Quinlanf86f55d2013-08-27 16:57:51 -040070static inline int cpu_needs_post_dma_flush(struct device *dev)
Ralf Baechle9a88cbb2006-11-16 02:56:12 +000071{
72 return !plat_device_is_coherent(dev) &&
Jerin Jacobd451e732013-09-03 17:31:54 +053073 (boot_cpu_type() == CPU_R10000 ||
Ralf Baechleeb37e6d2013-09-06 19:08:25 +020074 boot_cpu_type() == CPU_R12000 ||
75 boot_cpu_type() == CPU_BMIPS5000);
Ralf Baechle9a88cbb2006-11-16 02:56:12 +000076}
77
Ralf Baechlecce335ae2007-11-03 02:05:43 +000078static gfp_t massage_gfp_flags(const struct device *dev, gfp_t gfp)
79{
Ralf Baechlea2e715a2010-09-02 23:22:23 +020080 gfp_t dma_flag;
81
Ralf Baechlecce335ae2007-11-03 02:05:43 +000082 /* ignore region specifiers */
83 gfp &= ~(__GFP_DMA | __GFP_DMA32 | __GFP_HIGHMEM);
84
Ralf Baechlea2e715a2010-09-02 23:22:23 +020085#ifdef CONFIG_ISA
Ralf Baechlecce335ae2007-11-03 02:05:43 +000086 if (dev == NULL)
Ralf Baechlea2e715a2010-09-02 23:22:23 +020087 dma_flag = __GFP_DMA;
Ralf Baechlecce335ae2007-11-03 02:05:43 +000088 else
89#endif
Ralf Baechlea2e715a2010-09-02 23:22:23 +020090#if defined(CONFIG_ZONE_DMA32) && defined(CONFIG_ZONE_DMA)
Ralf Baechlecce335ae2007-11-03 02:05:43 +000091 if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
Ralf Baechlea2e715a2010-09-02 23:22:23 +020092 dma_flag = __GFP_DMA;
93 else if (dev->coherent_dma_mask < DMA_BIT_MASK(64))
94 dma_flag = __GFP_DMA32;
Ralf Baechlecce335ae2007-11-03 02:05:43 +000095 else
96#endif
Ralf Baechlea2e715a2010-09-02 23:22:23 +020097#if defined(CONFIG_ZONE_DMA32) && !defined(CONFIG_ZONE_DMA)
98 if (dev->coherent_dma_mask < DMA_BIT_MASK(64))
99 dma_flag = __GFP_DMA32;
100 else
101#endif
102#if defined(CONFIG_ZONE_DMA) && !defined(CONFIG_ZONE_DMA32)
103 if (dev->coherent_dma_mask < DMA_BIT_MASK(64))
104 dma_flag = __GFP_DMA;
105 else
106#endif
107 dma_flag = 0;
Ralf Baechlecce335ae2007-11-03 02:05:43 +0000108
109 /* Don't invoke OOM killer */
110 gfp |= __GFP_NORETRY;
111
Ralf Baechlea2e715a2010-09-02 23:22:23 +0200112 return gfp | dma_flag;
Ralf Baechlecce335ae2007-11-03 02:05:43 +0000113}
114
Christoph Hellwig1e893752015-09-09 15:39:42 -0700115static void *mips_dma_alloc_noncoherent(struct device *dev, size_t size,
Al Viro185a8ff2005-10-21 03:21:23 -0400116 dma_addr_t * dma_handle, gfp_t gfp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117{
118 void *ret;
Ralf Baechle9a88cbb2006-11-16 02:56:12 +0000119
Ralf Baechlecce335ae2007-11-03 02:05:43 +0000120 gfp = massage_gfp_flags(dev, gfp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 ret = (void *) __get_free_pages(gfp, get_order(size));
123
124 if (ret != NULL) {
125 memset(ret, 0, size);
Ralf Baechle9a88cbb2006-11-16 02:56:12 +0000126 *dma_handle = plat_map_dma_mem(dev, ret, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 }
128
129 return ret;
130}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131
David Daney48e1fd52010-10-01 13:27:32 -0700132static void *mips_dma_alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewicze8d51e52012-03-27 14:32:21 +0200133 dma_addr_t * dma_handle, gfp_t gfp, struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134{
135 void *ret;
Zubair Lutfullah Kakakhelf4649382014-07-16 16:51:32 +0100136 struct page *page = NULL;
137 unsigned int count = PAGE_ALIGN(size) >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138
Christoph Hellwig1e893752015-09-09 15:39:42 -0700139 /*
140 * XXX: seems like the coherent and non-coherent implementations could
141 * be consolidated.
142 */
143 if (dma_get_attr(DMA_ATTR_NON_CONSISTENT, attrs))
144 return mips_dma_alloc_noncoherent(dev, size, dma_handle, gfp);
145
Ralf Baechlecce335ae2007-11-03 02:05:43 +0000146 gfp = massage_gfp_flags(dev, gfp);
Ralf Baechle9a88cbb2006-11-16 02:56:12 +0000147
Zubair Lutfullah Kakakhelf4649382014-07-16 16:51:32 +0100148 if (IS_ENABLED(CONFIG_DMA_CMA) && !(gfp & GFP_ATOMIC))
149 page = dma_alloc_from_contiguous(dev,
150 count, get_order(size));
151 if (!page)
152 page = alloc_pages(gfp, get_order(size));
Ralf Baechle9a88cbb2006-11-16 02:56:12 +0000153
Zubair Lutfullah Kakakhelf4649382014-07-16 16:51:32 +0100154 if (!page)
155 return NULL;
Ralf Baechle9a88cbb2006-11-16 02:56:12 +0000156
Zubair Lutfullah Kakakhelf4649382014-07-16 16:51:32 +0100157 ret = page_address(page);
158 memset(ret, 0, size);
159 *dma_handle = plat_map_dma_mem(dev, ret, size);
160 if (!plat_device_is_coherent(dev)) {
161 dma_cache_wback_inv((unsigned long) ret, size);
162 if (!hw_coherentio)
163 ret = UNCAC_ADDR(ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 }
165
166 return ret;
167}
168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169
Christoph Hellwig1e893752015-09-09 15:39:42 -0700170static void mips_dma_free_noncoherent(struct device *dev, size_t size,
171 void *vaddr, dma_addr_t dma_handle)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172{
Kevin Cernekeed3f634b2009-04-23 17:03:43 -0700173 plat_unmap_dma_mem(dev, dma_handle, size, DMA_BIDIRECTIONAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 free_pages((unsigned long) vaddr, get_order(size));
175}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176
David Daney48e1fd52010-10-01 13:27:32 -0700177static void mips_dma_free_coherent(struct device *dev, size_t size, void *vaddr,
Andrzej Pietrasiewicze8d51e52012-03-27 14:32:21 +0200178 dma_addr_t dma_handle, struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179{
180 unsigned long addr = (unsigned long) vaddr;
Zubair Lutfullah Kakakhelf4649382014-07-16 16:51:32 +0100181 unsigned int count = PAGE_ALIGN(size) >> PAGE_SHIFT;
182 struct page *page = NULL;
Yoichi Yuasaf8ac04252009-06-04 00:16:04 +0900183
Christoph Hellwig1e893752015-09-09 15:39:42 -0700184 if (dma_get_attr(DMA_ATTR_NON_CONSISTENT, attrs)) {
185 mips_dma_free_noncoherent(dev, size, vaddr, dma_handle);
186 return;
187 }
188
Kevin Cernekeed3f634b2009-04-23 17:03:43 -0700189 plat_unmap_dma_mem(dev, dma_handle, size, DMA_BIDIRECTIONAL);
David Daney11531ac2008-12-10 18:14:45 -0800190
Steven J. Hillb6d92b42013-03-25 13:47:29 -0500191 if (!plat_device_is_coherent(dev) && !hw_coherentio)
Ralf Baechle9a88cbb2006-11-16 02:56:12 +0000192 addr = CAC_ADDR(addr);
193
Zubair Lutfullah Kakakhelf4649382014-07-16 16:51:32 +0100194 page = virt_to_page((void *) addr);
195
196 if (!dma_release_from_contiguous(dev, page, count))
197 __free_pages(page, get_order(size));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198}
199
Alex Smith8c172462015-07-30 12:03:42 +0100200static int mips_dma_mmap(struct device *dev, struct vm_area_struct *vma,
201 void *cpu_addr, dma_addr_t dma_addr, size_t size,
202 struct dma_attrs *attrs)
203{
204 unsigned long user_count = (vma->vm_end - vma->vm_start) >> PAGE_SHIFT;
205 unsigned long count = PAGE_ALIGN(size) >> PAGE_SHIFT;
206 unsigned long addr = (unsigned long)cpu_addr;
207 unsigned long off = vma->vm_pgoff;
208 unsigned long pfn;
209 int ret = -ENXIO;
210
211 if (!plat_device_is_coherent(dev) && !hw_coherentio)
212 addr = CAC_ADDR(addr);
213
214 pfn = page_to_pfn(virt_to_page((void *)addr));
215
216 if (dma_get_attr(DMA_ATTR_WRITE_COMBINE, attrs))
217 vma->vm_page_prot = pgprot_writecombine(vma->vm_page_prot);
218 else
219 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
220
221 if (dma_mmap_from_coherent(dev, vma, cpu_addr, size, &ret))
222 return ret;
223
224 if (off < count && user_count <= (count - off)) {
225 ret = remap_pfn_range(vma, vma->vm_start,
226 pfn + off,
227 user_count << PAGE_SHIFT,
228 vma->vm_page_prot);
229 }
230
231 return ret;
232}
233
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700234static inline void __dma_sync_virtual(void *addr, size_t size,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 enum dma_data_direction direction)
236{
237 switch (direction) {
238 case DMA_TO_DEVICE:
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700239 dma_cache_wback((unsigned long)addr, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 break;
241
242 case DMA_FROM_DEVICE:
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700243 dma_cache_inv((unsigned long)addr, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 break;
245
246 case DMA_BIDIRECTIONAL:
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700247 dma_cache_wback_inv((unsigned long)addr, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 break;
249
250 default:
251 BUG();
252 }
253}
254
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700255/*
256 * A single sg entry may refer to multiple physically contiguous
257 * pages. But we still need to process highmem pages individually.
258 * If highmem is not configured then the bulk of this loop gets
259 * optimized out.
260 */
261static inline void __dma_sync(struct page *page,
262 unsigned long offset, size_t size, enum dma_data_direction direction)
263{
264 size_t left = size;
265
266 do {
267 size_t len = left;
268
269 if (PageHighMem(page)) {
270 void *addr;
271
272 if (offset + len > PAGE_SIZE) {
273 if (offset >= PAGE_SIZE) {
274 page += offset >> PAGE_SHIFT;
275 offset &= ~PAGE_MASK;
276 }
277 len = PAGE_SIZE - offset;
278 }
279
280 addr = kmap_atomic(page);
281 __dma_sync_virtual(addr + offset, len, direction);
282 kunmap_atomic(addr);
283 } else
284 __dma_sync_virtual(page_address(page) + offset,
285 size, direction);
286 offset = 0;
287 page++;
288 left -= len;
289 } while (left);
290}
291
David Daney48e1fd52010-10-01 13:27:32 -0700292static void mips_dma_unmap_page(struct device *dev, dma_addr_t dma_addr,
293 size_t size, enum dma_data_direction direction, struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294{
Jim Quinlanf86f55d2013-08-27 16:57:51 -0400295 if (cpu_needs_post_dma_flush(dev))
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700296 __dma_sync(dma_addr_to_page(dev, dma_addr),
297 dma_addr & ~PAGE_MASK, size, direction);
Ralf Baechle0acbfc62015-03-27 15:10:30 +0100298 plat_post_dma_flush(dev);
Kevin Cernekeed3f634b2009-04-23 17:03:43 -0700299 plat_unmap_dma_mem(dev, dma_addr, size, direction);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300}
301
Akinobu Mita1e51714c2015-05-01 22:56:38 +0900302static int mips_dma_map_sg(struct device *dev, struct scatterlist *sglist,
David Daney48e1fd52010-10-01 13:27:32 -0700303 int nents, enum dma_data_direction direction, struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304{
305 int i;
Akinobu Mita1e51714c2015-05-01 22:56:38 +0900306 struct scatterlist *sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307
Akinobu Mita1e51714c2015-05-01 22:56:38 +0900308 for_each_sg(sglist, sg, nents, i) {
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700309 if (!plat_device_is_coherent(dev))
310 __dma_sync(sg_page(sg), sg->offset, sg->length,
311 direction);
Jayachandran C4954a9a2013-06-10 06:28:08 +0000312#ifdef CONFIG_NEED_SG_DMA_LENGTH
313 sg->dma_length = sg->length;
314#endif
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700315 sg->dma_address = plat_map_dma_mem_page(dev, sg_page(sg)) +
316 sg->offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 }
318
319 return nents;
320}
321
David Daney48e1fd52010-10-01 13:27:32 -0700322static dma_addr_t mips_dma_map_page(struct device *dev, struct page *page,
323 unsigned long offset, size_t size, enum dma_data_direction direction,
324 struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325{
David Daney48e1fd52010-10-01 13:27:32 -0700326 if (!plat_device_is_coherent(dev))
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700327 __dma_sync(page, offset, size, direction);
Ralf Baechle9a88cbb2006-11-16 02:56:12 +0000328
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700329 return plat_map_dma_mem_page(dev, page) + offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330}
331
Akinobu Mita1e51714c2015-05-01 22:56:38 +0900332static void mips_dma_unmap_sg(struct device *dev, struct scatterlist *sglist,
David Daney48e1fd52010-10-01 13:27:32 -0700333 int nhwentries, enum dma_data_direction direction,
334 struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 int i;
Akinobu Mita1e51714c2015-05-01 22:56:38 +0900337 struct scatterlist *sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
Akinobu Mita1e51714c2015-05-01 22:56:38 +0900339 for_each_sg(sglist, sg, nhwentries, i) {
Ralf Baechle9a88cbb2006-11-16 02:56:12 +0000340 if (!plat_device_is_coherent(dev) &&
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700341 direction != DMA_TO_DEVICE)
342 __dma_sync(sg_page(sg), sg->offset, sg->length,
343 direction);
Kevin Cernekeed3f634b2009-04-23 17:03:43 -0700344 plat_unmap_dma_mem(dev, sg->dma_address, sg->length, direction);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 }
346}
347
David Daney48e1fd52010-10-01 13:27:32 -0700348static void mips_dma_sync_single_for_cpu(struct device *dev,
349 dma_addr_t dma_handle, size_t size, enum dma_data_direction direction)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350{
Jim Quinlanf86f55d2013-08-27 16:57:51 -0400351 if (cpu_needs_post_dma_flush(dev))
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700352 __dma_sync(dma_addr_to_page(dev, dma_handle),
353 dma_handle & ~PAGE_MASK, size, direction);
Ralf Baechle0acbfc62015-03-27 15:10:30 +0100354 plat_post_dma_flush(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355}
356
David Daney48e1fd52010-10-01 13:27:32 -0700357static void mips_dma_sync_single_for_device(struct device *dev,
358 dma_addr_t dma_handle, size_t size, enum dma_data_direction direction)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359{
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700360 if (!plat_device_is_coherent(dev))
361 __dma_sync(dma_addr_to_page(dev, dma_handle),
362 dma_handle & ~PAGE_MASK, size, direction);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363}
364
David Daney48e1fd52010-10-01 13:27:32 -0700365static void mips_dma_sync_sg_for_cpu(struct device *dev,
Akinobu Mita1e51714c2015-05-01 22:56:38 +0900366 struct scatterlist *sglist, int nelems,
367 enum dma_data_direction direction)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368{
369 int i;
Akinobu Mita1e51714c2015-05-01 22:56:38 +0900370 struct scatterlist *sg;
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700371
Akinobu Mita1e51714c2015-05-01 22:56:38 +0900372 if (cpu_needs_post_dma_flush(dev)) {
373 for_each_sg(sglist, sg, nelems, i) {
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700374 __dma_sync(sg_page(sg), sg->offset, sg->length,
375 direction);
Akinobu Mita1e51714c2015-05-01 22:56:38 +0900376 }
377 }
Ralf Baechle0acbfc62015-03-27 15:10:30 +0100378 plat_post_dma_flush(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379}
380
David Daney48e1fd52010-10-01 13:27:32 -0700381static void mips_dma_sync_sg_for_device(struct device *dev,
Akinobu Mita1e51714c2015-05-01 22:56:38 +0900382 struct scatterlist *sglist, int nelems,
383 enum dma_data_direction direction)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384{
385 int i;
Akinobu Mita1e51714c2015-05-01 22:56:38 +0900386 struct scatterlist *sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387
Akinobu Mita1e51714c2015-05-01 22:56:38 +0900388 if (!plat_device_is_coherent(dev)) {
389 for_each_sg(sglist, sg, nelems, i) {
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700390 __dma_sync(sg_page(sg), sg->offset, sg->length,
391 direction);
Akinobu Mita1e51714c2015-05-01 22:56:38 +0900392 }
393 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394}
395
David Daney48e1fd52010-10-01 13:27:32 -0700396int mips_dma_mapping_error(struct device *dev, dma_addr_t dma_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397{
Felix Fietkau4e7f7262013-08-15 11:28:30 +0200398 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399}
400
David Daney48e1fd52010-10-01 13:27:32 -0700401int mips_dma_supported(struct device *dev, u64 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402{
David Daney843aef42008-12-11 15:33:36 -0800403 return plat_dma_supported(dev, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404}
405
Ralf Baechlea3aad4a2010-12-09 19:14:09 +0000406void dma_cache_sync(struct device *dev, void *vaddr, size_t size,
David Daney48e1fd52010-10-01 13:27:32 -0700407 enum dma_data_direction direction)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408{
Ralf Baechle9a88cbb2006-11-16 02:56:12 +0000409 BUG_ON(direction == DMA_NONE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410
Ralf Baechle9a88cbb2006-11-16 02:56:12 +0000411 if (!plat_device_is_coherent(dev))
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700412 __dma_sync_virtual(vaddr, size, direction);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413}
414
Ralf Baechlea3aad4a2010-12-09 19:14:09 +0000415EXPORT_SYMBOL(dma_cache_sync);
416
David Daney48e1fd52010-10-01 13:27:32 -0700417static struct dma_map_ops mips_default_dma_map_ops = {
Andrzej Pietrasiewicze8d51e52012-03-27 14:32:21 +0200418 .alloc = mips_dma_alloc_coherent,
419 .free = mips_dma_free_coherent,
Alex Smith8c172462015-07-30 12:03:42 +0100420 .mmap = mips_dma_mmap,
David Daney48e1fd52010-10-01 13:27:32 -0700421 .map_page = mips_dma_map_page,
422 .unmap_page = mips_dma_unmap_page,
423 .map_sg = mips_dma_map_sg,
424 .unmap_sg = mips_dma_unmap_sg,
425 .sync_single_for_cpu = mips_dma_sync_single_for_cpu,
426 .sync_single_for_device = mips_dma_sync_single_for_device,
427 .sync_sg_for_cpu = mips_dma_sync_sg_for_cpu,
428 .sync_sg_for_device = mips_dma_sync_sg_for_device,
429 .mapping_error = mips_dma_mapping_error,
430 .dma_supported = mips_dma_supported
431};
432
433struct dma_map_ops *mips_dma_map_ops = &mips_default_dma_map_ops;
434EXPORT_SYMBOL(mips_dma_map_ops);
435
436#define PREALLOC_DMA_DEBUG_ENTRIES (1 << 16)
437
438static int __init mips_dma_init(void)
439{
440 dma_debug_init(PREALLOC_DMA_DEBUG_ENTRIES);
441
442 return 0;
443}
444fs_initcall(mips_dma_init);