blob: 1011995f150a60c8f4453832835f4b974dbdd000 [file] [log] [blame]
Sumit Semwalb7ee79a2011-01-24 06:21:54 +00001/*
2 * OMAP2plus display device setup / initialization.
3 *
4 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
5 * Senthilvadivu Guruswamy
6 * Sumit Semwal
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
13 * kind, whether express or implied; without even the implied warranty
14 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 */
17
Paul Gortmakerd44b28c2011-07-31 10:52:44 -040018#include <linux/string.h>
Sumit Semwalb7ee79a2011-01-24 06:21:54 +000019#include <linux/kernel.h>
20#include <linux/init.h>
21#include <linux/platform_device.h>
22#include <linux/io.h>
23#include <linux/clk.h>
24#include <linux/err.h>
Tony Lindgrendeee6d52011-12-06 17:50:42 +010025#include <linux/delay.h>
Sumit Semwalb7ee79a2011-01-24 06:21:54 +000026
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030027#include <video/omapdss.h>
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +000028#include <plat/omap_hwmod.h>
29#include <plat/omap_device.h>
Tomi Valkeinen700dee72011-05-23 15:50:47 +030030#include <plat/omap-pm.h>
Tony Lindgrendeee6d52011-12-06 17:50:42 +010031#include "common.h"
Sumit Semwalb7ee79a2011-01-24 06:21:54 +000032
Tony Lindgrenee0839c2012-02-24 10:34:35 -080033#include "iomap.h"
Mythri P Kee9dfd82012-01-02 14:02:37 +053034#include "mux.h"
Tomi Valkeinendc358352011-06-15 15:22:47 +030035#include "control.h"
Archit Tanejab923d402011-10-06 18:04:08 -060036#include "display.h"
37
38#define DISPC_CONTROL 0x0040
39#define DISPC_CONTROL2 0x0238
Chandrabhanu Mahapatra465698e2012-06-28 15:14:02 +053040#define DISPC_CONTROL3 0x0848
Archit Tanejab923d402011-10-06 18:04:08 -060041#define DISPC_IRQSTATUS 0x0018
42
43#define DSS_SYSCONFIG 0x10
44#define DSS_SYSSTATUS 0x14
45#define DSS_CONTROL 0x40
46#define DSS_SDI_CONTROL 0x44
47#define DSS_PLL_CONTROL 0x48
48
49#define LCD_EN_MASK (0x1 << 0)
50#define DIGIT_EN_MASK (0x1 << 1)
51
52#define FRAMEDONE_IRQ_SHIFT 0
53#define EVSYNC_EVEN_IRQ_SHIFT 2
54#define EVSYNC_ODD_IRQ_SHIFT 3
55#define FRAMEDONE2_IRQ_SHIFT 22
Chandrabhanu Mahapatra465698e2012-06-28 15:14:02 +053056#define FRAMEDONE3_IRQ_SHIFT 30
Archit Tanejab923d402011-10-06 18:04:08 -060057#define FRAMEDONETV_IRQ_SHIFT 24
58
59/*
60 * FRAMEDONE_IRQ_TIMEOUT: how long (in milliseconds) to wait during DISPC
61 * reset before deciding that something has gone wrong
62 */
63#define FRAMEDONE_IRQ_TIMEOUT 100
Tomi Valkeinendc358352011-06-15 15:22:47 +030064
Sumit Semwalb7ee79a2011-01-24 06:21:54 +000065static struct platform_device omap_display_device = {
66 .name = "omapdss",
67 .id = -1,
68 .dev = {
69 .platform_data = NULL,
70 },
71};
72
Archit Taneja179e0452011-04-18 09:32:13 +053073struct omap_dss_hwmod_data {
74 const char *oh_name;
75 const char *dev_name;
76 const int id;
77};
78
Andi Kleenbcad6dc2012-10-04 17:11:28 -070079static const struct omap_dss_hwmod_data omap2_dss_hwmod_data[] __initconst = {
Archit Taneja179e0452011-04-18 09:32:13 +053080 { "dss_core", "omapdss_dss", -1 },
81 { "dss_dispc", "omapdss_dispc", -1 },
82 { "dss_rfbi", "omapdss_rfbi", -1 },
83 { "dss_venc", "omapdss_venc", -1 },
84};
85
Andi Kleenbcad6dc2012-10-04 17:11:28 -070086static const struct omap_dss_hwmod_data omap3_dss_hwmod_data[] __initconst = {
Archit Taneja179e0452011-04-18 09:32:13 +053087 { "dss_core", "omapdss_dss", -1 },
88 { "dss_dispc", "omapdss_dispc", -1 },
89 { "dss_rfbi", "omapdss_rfbi", -1 },
90 { "dss_venc", "omapdss_venc", -1 },
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +030091 { "dss_dsi1", "omapdss_dsi", 0 },
Archit Taneja179e0452011-04-18 09:32:13 +053092};
93
Andi Kleenbcad6dc2012-10-04 17:11:28 -070094static const struct omap_dss_hwmod_data omap4_dss_hwmod_data[] __initconst = {
Archit Taneja179e0452011-04-18 09:32:13 +053095 { "dss_core", "omapdss_dss", -1 },
96 { "dss_dispc", "omapdss_dispc", -1 },
97 { "dss_rfbi", "omapdss_rfbi", -1 },
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +030098 { "dss_dsi1", "omapdss_dsi", 0 },
99 { "dss_dsi2", "omapdss_dsi", 1 },
Archit Taneja179e0452011-04-18 09:32:13 +0530100 { "dss_hdmi", "omapdss_hdmi", -1 },
101};
102
Tomi Valkeinene8a30b22012-03-19 20:03:15 -0700103static void __init omap4_hdmi_mux_pads(enum omap_hdmi_flags flags)
Mythri P Kee9dfd82012-01-02 14:02:37 +0530104{
Mythri P K9a901682012-01-02 14:02:38 +0530105 u32 reg;
106 u16 control_i2c_1;
107
Mythri P Kee9dfd82012-01-02 14:02:37 +0530108 omap_mux_init_signal("hdmi_cec",
109 OMAP_PIN_INPUT_PULLUP);
Mythri P Kee9dfd82012-01-02 14:02:37 +0530110 omap_mux_init_signal("hdmi_ddc_scl",
111 OMAP_PIN_INPUT_PULLUP);
112 omap_mux_init_signal("hdmi_ddc_sda",
113 OMAP_PIN_INPUT_PULLUP);
Mythri P K9a901682012-01-02 14:02:38 +0530114
115 /*
116 * CONTROL_I2C_1: HDMI_DDC_SDA_PULLUPRESX (bit 28) and
117 * HDMI_DDC_SCL_PULLUPRESX (bit 24) are set to disable
118 * internal pull up resistor.
119 */
120 if (flags & OMAP_HDMI_SDA_SCL_EXTERNAL_PULLUP) {
121 control_i2c_1 = OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_I2C_1;
122 reg = omap4_ctrl_pad_readl(control_i2c_1);
123 reg |= (OMAP4_HDMI_DDC_SDA_PULLUPRESX_MASK |
124 OMAP4_HDMI_DDC_SCL_PULLUPRESX_MASK);
125 omap4_ctrl_pad_writel(reg, control_i2c_1);
126 }
Mythri P Kee9dfd82012-01-02 14:02:37 +0530127}
128
Tomi Valkeinene8a30b22012-03-19 20:03:15 -0700129static int omap4_dsi_mux_pads(int dsi_id, unsigned lanes)
Tomi Valkeinendc358352011-06-15 15:22:47 +0300130{
131 u32 enable_mask, enable_shift;
132 u32 pipd_mask, pipd_shift;
133 u32 reg;
134
135 if (dsi_id == 0) {
136 enable_mask = OMAP4_DSI1_LANEENABLE_MASK;
137 enable_shift = OMAP4_DSI1_LANEENABLE_SHIFT;
138 pipd_mask = OMAP4_DSI1_PIPD_MASK;
139 pipd_shift = OMAP4_DSI1_PIPD_SHIFT;
140 } else if (dsi_id == 1) {
141 enable_mask = OMAP4_DSI2_LANEENABLE_MASK;
142 enable_shift = OMAP4_DSI2_LANEENABLE_SHIFT;
143 pipd_mask = OMAP4_DSI2_PIPD_MASK;
144 pipd_shift = OMAP4_DSI2_PIPD_SHIFT;
145 } else {
146 return -ENODEV;
147 }
148
149 reg = omap4_ctrl_pad_readl(OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_DSIPHY);
150
151 reg &= ~enable_mask;
152 reg &= ~pipd_mask;
153
154 reg |= (lanes << enable_shift) & enable_mask;
155 reg |= (lanes << pipd_shift) & pipd_mask;
156
157 omap4_ctrl_pad_writel(reg, OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_DSIPHY);
158
159 return 0;
160}
161
Tony Lindgrend1589f02012-02-20 09:43:30 -0800162int __init omap_hdmi_init(enum omap_hdmi_flags flags)
Mythri P Kee9dfd82012-01-02 14:02:37 +0530163{
164 if (cpu_is_omap44xx())
Mythri P K9a901682012-01-02 14:02:38 +0530165 omap4_hdmi_mux_pads(flags);
Mythri P Kee9dfd82012-01-02 14:02:37 +0530166
167 return 0;
168}
169
Tomi Valkeinene8a30b22012-03-19 20:03:15 -0700170static int omap_dsi_enable_pads(int dsi_id, unsigned lane_mask)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300171{
Tomi Valkeinendc358352011-06-15 15:22:47 +0300172 if (cpu_is_omap44xx())
173 return omap4_dsi_mux_pads(dsi_id, lane_mask);
174
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300175 return 0;
176}
177
Tomi Valkeinene8a30b22012-03-19 20:03:15 -0700178static void omap_dsi_disable_pads(int dsi_id, unsigned lane_mask)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300179{
Tomi Valkeinendc358352011-06-15 15:22:47 +0300180 if (cpu_is_omap44xx())
181 omap4_dsi_mux_pads(dsi_id, 0);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300182}
183
Tomi Valkeinen62c1dcf2012-03-08 12:37:58 +0200184static int omap_dss_set_min_bus_tput(struct device *dev, unsigned long tput)
185{
186 return omap_pm_set_min_bus_tput(dev, OCP_INITIATOR_AGENT, tput);
187}
188
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200189static struct platform_device *create_dss_pdev(const char *pdev_name,
190 int pdev_id, const char *oh_name, void *pdata, int pdata_len,
191 struct platform_device *parent)
192{
193 struct platform_device *pdev;
194 struct omap_device *od;
195 struct omap_hwmod *ohs[1];
196 struct omap_hwmod *oh;
197 int r;
198
199 oh = omap_hwmod_lookup(oh_name);
200 if (!oh) {
201 pr_err("Could not look up %s\n", oh_name);
202 r = -ENODEV;
203 goto err;
204 }
205
206 pdev = platform_device_alloc(pdev_name, pdev_id);
207 if (!pdev) {
208 pr_err("Could not create pdev for %s\n", pdev_name);
209 r = -ENOMEM;
210 goto err;
211 }
212
213 if (parent != NULL)
214 pdev->dev.parent = &parent->dev;
215
216 if (pdev->id != -1)
217 dev_set_name(&pdev->dev, "%s.%d", pdev->name, pdev->id);
218 else
219 dev_set_name(&pdev->dev, "%s", pdev->name);
220
221 ohs[0] = oh;
222 od = omap_device_alloc(pdev, ohs, 1, NULL, 0);
Wei Yongjun9ee67722012-10-08 14:32:49 -0700223 if (IS_ERR(od)) {
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200224 pr_err("Could not alloc omap_device for %s\n", pdev_name);
225 r = -ENOMEM;
226 goto err;
227 }
228
229 r = platform_device_add_data(pdev, pdata, pdata_len);
230 if (r) {
231 pr_err("Could not set pdata for %s\n", pdev_name);
232 goto err;
233 }
234
235 r = omap_device_register(pdev);
236 if (r) {
237 pr_err("Could not register omap_device for %s\n", pdev_name);
238 goto err;
239 }
240
241 return pdev;
242
243err:
244 return ERR_PTR(r);
245}
246
Tomi Valkeinen53f576a2012-03-07 13:09:43 +0200247static struct platform_device *create_simple_dss_pdev(const char *pdev_name,
248 int pdev_id, void *pdata, int pdata_len,
249 struct platform_device *parent)
250{
251 struct platform_device *pdev;
252 int r;
253
254 pdev = platform_device_alloc(pdev_name, pdev_id);
255 if (!pdev) {
256 pr_err("Could not create pdev for %s\n", pdev_name);
257 r = -ENOMEM;
258 goto err;
259 }
260
261 if (parent != NULL)
262 pdev->dev.parent = &parent->dev;
263
264 if (pdev->id != -1)
265 dev_set_name(&pdev->dev, "%s.%d", pdev->name, pdev->id);
266 else
267 dev_set_name(&pdev->dev, "%s", pdev->name);
268
269 r = platform_device_add_data(pdev, pdata, pdata_len);
270 if (r) {
271 pr_err("Could not set pdata for %s\n", pdev_name);
272 goto err;
273 }
274
Tomi Valkeinenc3a21fc2012-06-05 13:17:32 +0300275 r = platform_device_add(pdev);
Tomi Valkeinen53f576a2012-03-07 13:09:43 +0200276 if (r) {
Tomi Valkeinenc3a21fc2012-06-05 13:17:32 +0300277 pr_err("Could not register platform_device for %s\n", pdev_name);
Tomi Valkeinen53f576a2012-03-07 13:09:43 +0200278 goto err;
279 }
280
281 return pdev;
282
283err:
284 return ERR_PTR(r);
285}
286
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000287int __init omap_display_init(struct omap_dss_board_info *board_data)
288{
289 int r = 0;
Kevin Hilman3528c582011-07-21 13:48:45 -0700290 struct platform_device *pdev;
Archit Taneja179e0452011-04-18 09:32:13 +0530291 int i, oh_count;
Archit Taneja179e0452011-04-18 09:32:13 +0530292 const struct omap_dss_hwmod_data *curr_dss_hwmod;
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200293 struct platform_device *dss_pdev;
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000294
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200295 /* create omapdss device */
296
297 board_data->dsi_enable_pads = omap_dsi_enable_pads;
298 board_data->dsi_disable_pads = omap_dsi_disable_pads;
299 board_data->get_context_loss_count = omap_pm_get_dev_context_loss_count;
300 board_data->set_min_bus_tput = omap_dss_set_min_bus_tput;
301
302 omap_display_device.dev.platform_data = board_data;
303
304 r = platform_device_register(&omap_display_device);
305 if (r < 0) {
306 pr_err("Unable to register omapdss device\n");
307 return r;
308 }
309
310 /* create devices for dss hwmods */
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000311
Archit Taneja179e0452011-04-18 09:32:13 +0530312 if (cpu_is_omap24xx()) {
313 curr_dss_hwmod = omap2_dss_hwmod_data;
314 oh_count = ARRAY_SIZE(omap2_dss_hwmod_data);
315 } else if (cpu_is_omap34xx()) {
316 curr_dss_hwmod = omap3_dss_hwmod_data;
317 oh_count = ARRAY_SIZE(omap3_dss_hwmod_data);
318 } else {
319 curr_dss_hwmod = omap4_dss_hwmod_data;
320 oh_count = ARRAY_SIZE(omap4_dss_hwmod_data);
321 }
Mayuresh Janorkar545376e2011-01-27 11:17:04 +0000322
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200323 /*
324 * First create the pdev for dss_core, which is used as a parent device
325 * by the other dss pdevs. Note: dss_core has to be the first item in
326 * the hwmod list.
327 */
328 dss_pdev = create_dss_pdev(curr_dss_hwmod[0].dev_name,
329 curr_dss_hwmod[0].id,
330 curr_dss_hwmod[0].oh_name,
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200331 board_data, sizeof(*board_data),
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200332 NULL);
Semwal, Sumitfd4b34f2011-03-01 02:42:13 -0600333
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200334 if (IS_ERR(dss_pdev)) {
335 pr_err("Could not build omap_device for %s\n",
336 curr_dss_hwmod[0].oh_name);
337
338 return PTR_ERR(dss_pdev);
339 }
340
341 for (i = 1; i < oh_count; i++) {
342 pdev = create_dss_pdev(curr_dss_hwmod[i].dev_name,
343 curr_dss_hwmod[i].id,
344 curr_dss_hwmod[i].oh_name,
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200345 board_data, sizeof(*board_data),
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200346 dss_pdev);
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000347
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200348 if (IS_ERR(pdev)) {
349 pr_err("Could not build omap_device for %s\n",
350 curr_dss_hwmod[i].oh_name);
351
352 return PTR_ERR(pdev);
353 }
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000354 }
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000355
Tomi Valkeinen53f576a2012-03-07 13:09:43 +0200356 /* Create devices for DPI and SDI */
357
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200358 pdev = create_simple_dss_pdev("omapdss_dpi", -1,
359 board_data, sizeof(*board_data), dss_pdev);
Tomi Valkeinen53f576a2012-03-07 13:09:43 +0200360 if (IS_ERR(pdev)) {
361 pr_err("Could not build platform_device for omapdss_dpi\n");
362 return PTR_ERR(pdev);
363 }
364
365 if (cpu_is_omap34xx()) {
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200366 pdev = create_simple_dss_pdev("omapdss_sdi", -1,
367 board_data, sizeof(*board_data), dss_pdev);
Tomi Valkeinen53f576a2012-03-07 13:09:43 +0200368 if (IS_ERR(pdev)) {
369 pr_err("Could not build platform_device for omapdss_sdi\n");
370 return PTR_ERR(pdev);
371 }
372 }
373
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200374 return 0;
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000375}
Tomi Valkeinen13662dc2011-11-08 03:16:13 -0700376
Archit Tanejab923d402011-10-06 18:04:08 -0600377static void dispc_disable_outputs(void)
378{
379 u32 v, irq_mask = 0;
Chandrabhanu Mahapatra465698e2012-06-28 15:14:02 +0530380 bool lcd_en, digit_en, lcd2_en = false, lcd3_en = false;
Archit Tanejab923d402011-10-06 18:04:08 -0600381 int i;
382 struct omap_dss_dispc_dev_attr *da;
383 struct omap_hwmod *oh;
384
385 oh = omap_hwmod_lookup("dss_dispc");
386 if (!oh) {
387 WARN(1, "display: could not disable outputs during reset - could not find dss_dispc hwmod\n");
388 return;
389 }
390
391 if (!oh->dev_attr) {
392 pr_err("display: could not disable outputs during reset due to missing dev_attr\n");
393 return;
394 }
395
396 da = (struct omap_dss_dispc_dev_attr *)oh->dev_attr;
397
398 /* store value of LCDENABLE and DIGITENABLE bits */
399 v = omap_hwmod_read(oh, DISPC_CONTROL);
400 lcd_en = v & LCD_EN_MASK;
401 digit_en = v & DIGIT_EN_MASK;
402
403 /* store value of LCDENABLE for LCD2 */
404 if (da->manager_count > 2) {
405 v = omap_hwmod_read(oh, DISPC_CONTROL2);
406 lcd2_en = v & LCD_EN_MASK;
407 }
408
Chandrabhanu Mahapatra465698e2012-06-28 15:14:02 +0530409 /* store value of LCDENABLE for LCD3 */
410 if (da->manager_count > 3) {
411 v = omap_hwmod_read(oh, DISPC_CONTROL3);
412 lcd3_en = v & LCD_EN_MASK;
413 }
414
415 if (!(lcd_en | digit_en | lcd2_en | lcd3_en))
Archit Tanejab923d402011-10-06 18:04:08 -0600416 return; /* no managers currently enabled */
417
418 /*
419 * If any manager was enabled, we need to disable it before
420 * DSS clocks are disabled or DISPC module is reset
421 */
422 if (lcd_en)
423 irq_mask |= 1 << FRAMEDONE_IRQ_SHIFT;
424
425 if (digit_en) {
426 if (da->has_framedonetv_irq) {
427 irq_mask |= 1 << FRAMEDONETV_IRQ_SHIFT;
428 } else {
429 irq_mask |= 1 << EVSYNC_EVEN_IRQ_SHIFT |
430 1 << EVSYNC_ODD_IRQ_SHIFT;
431 }
432 }
433
434 if (lcd2_en)
435 irq_mask |= 1 << FRAMEDONE2_IRQ_SHIFT;
Chandrabhanu Mahapatra465698e2012-06-28 15:14:02 +0530436 if (lcd3_en)
437 irq_mask |= 1 << FRAMEDONE3_IRQ_SHIFT;
Archit Tanejab923d402011-10-06 18:04:08 -0600438
439 /*
440 * clear any previous FRAMEDONE, FRAMEDONETV,
Chandrabhanu Mahapatra465698e2012-06-28 15:14:02 +0530441 * EVSYNC_EVEN/ODD, FRAMEDONE2 or FRAMEDONE3 interrupts
Archit Tanejab923d402011-10-06 18:04:08 -0600442 */
443 omap_hwmod_write(irq_mask, oh, DISPC_IRQSTATUS);
444
445 /* disable LCD and TV managers */
446 v = omap_hwmod_read(oh, DISPC_CONTROL);
447 v &= ~(LCD_EN_MASK | DIGIT_EN_MASK);
448 omap_hwmod_write(v, oh, DISPC_CONTROL);
449
450 /* disable LCD2 manager */
451 if (da->manager_count > 2) {
452 v = omap_hwmod_read(oh, DISPC_CONTROL2);
453 v &= ~LCD_EN_MASK;
454 omap_hwmod_write(v, oh, DISPC_CONTROL2);
455 }
456
Chandrabhanu Mahapatra465698e2012-06-28 15:14:02 +0530457 /* disable LCD3 manager */
458 if (da->manager_count > 3) {
459 v = omap_hwmod_read(oh, DISPC_CONTROL3);
460 v &= ~LCD_EN_MASK;
461 omap_hwmod_write(v, oh, DISPC_CONTROL3);
462 }
463
Archit Tanejab923d402011-10-06 18:04:08 -0600464 i = 0;
465 while ((omap_hwmod_read(oh, DISPC_IRQSTATUS) & irq_mask) !=
466 irq_mask) {
467 i++;
468 if (i > FRAMEDONE_IRQ_TIMEOUT) {
Chandrabhanu Mahapatra465698e2012-06-28 15:14:02 +0530469 pr_err("didn't get FRAMEDONE1/2/3 or TV interrupt\n");
Archit Tanejab923d402011-10-06 18:04:08 -0600470 break;
471 }
472 mdelay(1);
473 }
474}
475
Tomi Valkeinen13662dc2011-11-08 03:16:13 -0700476#define MAX_MODULE_SOFTRESET_WAIT 10000
477int omap_dss_reset(struct omap_hwmod *oh)
478{
479 struct omap_hwmod_opt_clk *oc;
480 int c = 0;
481 int i, r;
482
483 if (!(oh->class->sysc->sysc_flags & SYSS_HAS_RESET_STATUS)) {
484 pr_err("dss_core: hwmod data doesn't contain reset data\n");
485 return -EINVAL;
486 }
487
488 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
489 if (oc->_clk)
Rajendra Nayak4d7cb452012-09-22 02:24:16 -0600490 clk_prepare_enable(oc->_clk);
Tomi Valkeinen13662dc2011-11-08 03:16:13 -0700491
Archit Tanejab923d402011-10-06 18:04:08 -0600492 dispc_disable_outputs();
493
494 /* clear SDI registers */
495 if (cpu_is_omap3430()) {
496 omap_hwmod_write(0x0, oh, DSS_SDI_CONTROL);
497 omap_hwmod_write(0x0, oh, DSS_PLL_CONTROL);
498 }
499
500 /*
501 * clear DSS_CONTROL register to switch DSS clock sources to
502 * PRCM clock, if any
503 */
504 omap_hwmod_write(0x0, oh, DSS_CONTROL);
505
Tomi Valkeinen13662dc2011-11-08 03:16:13 -0700506 omap_test_timeout((omap_hwmod_read(oh, oh->class->sysc->syss_offs)
507 & SYSS_RESETDONE_MASK),
508 MAX_MODULE_SOFTRESET_WAIT, c);
509
510 if (c == MAX_MODULE_SOFTRESET_WAIT)
511 pr_warning("dss_core: waiting for reset to finish failed\n");
512 else
513 pr_debug("dss_core: softreset done\n");
514
515 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
516 if (oc->_clk)
Rajendra Nayak4d7cb452012-09-22 02:24:16 -0600517 clk_disable_unprepare(oc->_clk);
Tomi Valkeinen13662dc2011-11-08 03:16:13 -0700518
519 r = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
520
521 return r;
522}