blob: e1c360a5b0db996ee005391eca388d819dbe8f39 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * drivers/pci/setup-bus.c
3 *
4 * Extruded from code written by
5 * Dave Rusling (david.rusling@reo.mts.dec.com)
6 * David Mosberger (davidm@cs.arizona.edu)
7 * David Miller (davem@redhat.com)
8 *
9 * Support routines for initializing a PCI subsystem.
10 */
11
12/*
13 * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
14 * PCI-PCI bridges cleanup, sorted resource allocation.
15 * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
16 * Converted to allocation in 3 passes, which gives
17 * tighter packing. Prefetchable range support.
18 */
19
20#include <linux/init.h>
21#include <linux/kernel.h>
22#include <linux/module.h>
23#include <linux/pci.h>
24#include <linux/errno.h>
25#include <linux/ioport.h>
26#include <linux/cache.h>
27#include <linux/slab.h>
28
29
Andrew Mortonea741552009-02-18 10:44:29 -080030static void pbus_assign_resources_sorted(const struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -070031{
32 struct pci_dev *dev;
33 struct resource *res;
34 struct resource_list head, *list, *tmp;
35 int idx;
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037 head.next = NULL;
38 list_for_each_entry(dev, &bus->devices, bus_list) {
39 u16 class = dev->class >> 8;
40
Kenji Kaneshige9bded002006-10-04 02:15:34 -070041 /* Don't touch classless devices or host bridges or ioapics. */
Linus Torvalds1da177e2005-04-16 15:20:36 -070042 if (class == PCI_CLASS_NOT_DEFINED ||
Satoru Takeuchi23186272006-09-12 10:21:44 -070043 class == PCI_CLASS_BRIDGE_HOST)
Linus Torvalds1da177e2005-04-16 15:20:36 -070044 continue;
45
Kenji Kaneshige9bded002006-10-04 02:15:34 -070046 /* Don't touch ioapic devices already enabled by firmware */
Satoru Takeuchi23186272006-09-12 10:21:44 -070047 if (class == PCI_CLASS_SYSTEM_PIC) {
Kenji Kaneshige9bded002006-10-04 02:15:34 -070048 u16 command;
49 pci_read_config_word(dev, PCI_COMMAND, &command);
50 if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY))
Satoru Takeuchi23186272006-09-12 10:21:44 -070051 continue;
52 }
53
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 pdev_sort_resources(dev, &head);
55 }
56
57 for (list = head.next; list;) {
58 res = list->res;
59 idx = res - &list->dev->resource[0];
Rajesh Shah542df5d2005-04-28 00:25:50 -070060 if (pci_assign_resource(list->dev, idx)) {
Ivan Kokshaysky88452562008-03-30 19:50:14 +040061 /* FIXME: get rid of this */
Rajesh Shah542df5d2005-04-28 00:25:50 -070062 res->start = 0;
Ivan Kokshaysky960b8462005-07-07 03:07:56 +040063 res->end = 0;
Rajesh Shah542df5d2005-04-28 00:25:50 -070064 res->flags = 0;
65 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070066 tmp = list;
67 list = list->next;
68 kfree(tmp);
69 }
70}
71
Dominik Brodowskib3743fa2005-09-09 13:03:23 -070072void pci_setup_cardbus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -070073{
74 struct pci_dev *bridge = bus->self;
75 struct pci_bus_region region;
76
Bjorn Helgaas80ccba12008-06-13 10:52:11 -060077 dev_info(&bridge->dev, "CardBus bridge, secondary bus %04x:%02x\n",
78 pci_domain_nr(bus), bus->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
80 pcibios_resource_to_bus(bridge, &region, bus->resource[0]);
81 if (bus->resource[0]->flags & IORESOURCE_IO) {
82 /*
83 * The IO resource is allocated a range twice as large as it
84 * would normally need. This allows us to set both IO regs.
85 */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -060086 dev_info(&bridge->dev, " IO window: %#08lx-%#08lx\n",
Benjamin Herrenschmidtc40a22e2007-12-10 17:32:15 +110087 (unsigned long)region.start,
88 (unsigned long)region.end);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
90 region.start);
91 pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
92 region.end);
93 }
94
95 pcibios_resource_to_bus(bridge, &region, bus->resource[1]);
96 if (bus->resource[1]->flags & IORESOURCE_IO) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -060097 dev_info(&bridge->dev, " IO window: %#08lx-%#08lx\n",
Benjamin Herrenschmidtc40a22e2007-12-10 17:32:15 +110098 (unsigned long)region.start,
99 (unsigned long)region.end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
101 region.start);
102 pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
103 region.end);
104 }
105
106 pcibios_resource_to_bus(bridge, &region, bus->resource[2]);
107 if (bus->resource[2]->flags & IORESOURCE_MEM) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600108 dev_info(&bridge->dev, " PREFETCH window: %#08lx-%#08lx\n",
Benjamin Herrenschmidtc40a22e2007-12-10 17:32:15 +1100109 (unsigned long)region.start,
110 (unsigned long)region.end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111 pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
112 region.start);
113 pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
114 region.end);
115 }
116
117 pcibios_resource_to_bus(bridge, &region, bus->resource[3]);
118 if (bus->resource[3]->flags & IORESOURCE_MEM) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600119 dev_info(&bridge->dev, " MEM window: %#08lx-%#08lx\n",
Benjamin Herrenschmidtc40a22e2007-12-10 17:32:15 +1100120 (unsigned long)region.start,
121 (unsigned long)region.end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
123 region.start);
124 pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
125 region.end);
126 }
127}
Dominik Brodowskib3743fa2005-09-09 13:03:23 -0700128EXPORT_SYMBOL(pci_setup_cardbus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129
130/* Initialize bridges with base/limit values we have collected.
131 PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998)
132 requires that if there is no I/O ports or memory behind the
133 bridge, corresponding range must be turned off by writing base
134 value greater than limit to the bridge's base/limit registers.
135
136 Note: care must be taken when updating I/O base/limit registers
137 of bridges which support 32-bit I/O. This update requires two
138 config space writes, so it's quite possible that an I/O window of
139 the bridge will have some undesirable address (e.g. 0) after the
140 first write. Ditto 64-bit prefetchable MMIO. */
Adrian Bunka391f192008-04-18 13:53:57 -0700141static void pci_setup_bridge(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142{
143 struct pci_dev *bridge = bus->self;
144 struct pci_bus_region region;
Benjamin Herrenschmidtc40a22e2007-12-10 17:32:15 +1100145 u32 l, bu, lu, io_upper16;
Yinghai Lu1f82de12009-04-23 20:48:32 -0700146 int pref_mem64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147
Yuji Shimada296ccb02009-04-03 16:41:46 +0900148 if (pci_is_enabled(bridge))
Alex Chiangb73e97d2009-03-20 14:56:15 -0600149 return;
150
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600151 dev_info(&bridge->dev, "PCI bridge, secondary bus %04x:%02x\n",
152 pci_domain_nr(bus), bus->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153
154 /* Set up the top and bottom of the PCI I/O segment for this bus. */
155 pcibios_resource_to_bus(bridge, &region, bus->resource[0]);
156 if (bus->resource[0]->flags & IORESOURCE_IO) {
157 pci_read_config_dword(bridge, PCI_IO_BASE, &l);
158 l &= 0xffff0000;
159 l |= (region.start >> 8) & 0x00f0;
160 l |= region.end & 0xf000;
161 /* Set up upper 16 bits of I/O base/limit. */
162 io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600163 dev_info(&bridge->dev, " IO window: %#04lx-%#04lx\n",
Benjamin Herrenschmidtc40a22e2007-12-10 17:32:15 +1100164 (unsigned long)region.start,
165 (unsigned long)region.end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 }
167 else {
168 /* Clear upper 16 bits of I/O base/limit. */
169 io_upper16 = 0;
170 l = 0x00f0;
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600171 dev_info(&bridge->dev, " IO window: disabled\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 }
173 /* Temporarily disable the I/O range before updating PCI_IO_BASE. */
174 pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
175 /* Update lower 16 bits of I/O base/limit. */
176 pci_write_config_dword(bridge, PCI_IO_BASE, l);
177 /* Update upper 16 bits of I/O base/limit. */
178 pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);
179
180 /* Set up the top and bottom of the PCI Memory segment
181 for this bus. */
182 pcibios_resource_to_bus(bridge, &region, bus->resource[1]);
183 if (bus->resource[1]->flags & IORESOURCE_MEM) {
184 l = (region.start >> 16) & 0xfff0;
185 l |= region.end & 0xfff00000;
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600186 dev_info(&bridge->dev, " MEM window: %#08lx-%#08lx\n",
Benjamin Herrenschmidtc40a22e2007-12-10 17:32:15 +1100187 (unsigned long)region.start,
188 (unsigned long)region.end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 }
190 else {
191 l = 0x0000fff0;
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600192 dev_info(&bridge->dev, " MEM window: disabled\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193 }
194 pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);
195
196 /* Clear out the upper 32 bits of PREF limit.
197 If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily
198 disables PREF range, which is ok. */
199 pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);
200
201 /* Set up PREF base/limit. */
Yinghai Lu1f82de12009-04-23 20:48:32 -0700202 pref_mem64 = 0;
Benjamin Herrenschmidtc40a22e2007-12-10 17:32:15 +1100203 bu = lu = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204 pcibios_resource_to_bus(bridge, &region, bus->resource[2]);
205 if (bus->resource[2]->flags & IORESOURCE_PREFETCH) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700206 int width = 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207 l = (region.start >> 16) & 0xfff0;
208 l |= region.end & 0xfff00000;
Yinghai Lu1f82de12009-04-23 20:48:32 -0700209 if (bus->resource[2]->flags & IORESOURCE_MEM_64) {
210 pref_mem64 = 1;
211 bu = upper_32_bits(region.start);
212 lu = upper_32_bits(region.end);
213 width = 16;
214 }
215 dev_info(&bridge->dev, " PREFETCH window: %#0*llx-%#0*llx\n",
216 width, (unsigned long long)region.start,
217 width, (unsigned long long)region.end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 }
219 else {
220 l = 0x0000fff0;
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600221 dev_info(&bridge->dev, " PREFETCH window: disabled\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 }
223 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);
224
Yinghai Lu1f82de12009-04-23 20:48:32 -0700225 if (pref_mem64) {
226 /* Set the upper 32 bits of PREF base & limit. */
227 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu);
228 pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu);
229 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230
231 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
232}
233
234/* Check whether the bridge supports optional I/O and
235 prefetchable memory ranges. If not, the respective
236 base/limit registers must be read-only and read as 0. */
Sam Ravnborg96bde062007-03-26 21:53:30 -0800237static void pci_bridge_check_ranges(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238{
239 u16 io;
240 u32 pmem;
241 struct pci_dev *bridge = bus->self;
242 struct resource *b_res;
243
244 b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
245 b_res[1].flags |= IORESOURCE_MEM;
246
247 pci_read_config_word(bridge, PCI_IO_BASE, &io);
248 if (!io) {
249 pci_write_config_word(bridge, PCI_IO_BASE, 0xf0f0);
250 pci_read_config_word(bridge, PCI_IO_BASE, &io);
251 pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
252 }
253 if (io)
254 b_res[0].flags |= IORESOURCE_IO;
255 /* DECchip 21050 pass 2 errata: the bridge may miss an address
256 disconnect boundary by one PCI data phase.
257 Workaround: do not use prefetching on this device. */
258 if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
259 return;
260 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
261 if (!pmem) {
262 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
263 0xfff0fff0);
264 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
265 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
266 }
Yinghai Lu1f82de12009-04-23 20:48:32 -0700267 if (pmem) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
Yinghai Lu1f82de12009-04-23 20:48:32 -0700269 if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64)
270 b_res[2].flags |= IORESOURCE_MEM_64;
271 }
272
273 /* double check if bridge does support 64 bit pref */
274 if (b_res[2].flags & IORESOURCE_MEM_64) {
275 u32 mem_base_hi, tmp;
276 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32,
277 &mem_base_hi);
278 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
279 0xffffffff);
280 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp);
281 if (!tmp)
282 b_res[2].flags &= ~IORESOURCE_MEM_64;
283 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
284 mem_base_hi);
285 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286}
287
288/* Helper function for sizing routines: find first available
289 bus resource of a given type. Note: we intentionally skip
290 the bus resources which have already been assigned (that is,
291 have non-NULL parent resource). */
Sam Ravnborg96bde062007-03-26 21:53:30 -0800292static struct resource *find_free_bus_resource(struct pci_bus *bus, unsigned long type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293{
294 int i;
295 struct resource *r;
296 unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
297 IORESOURCE_PREFETCH;
298
299 for (i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
300 r = bus->resource[i];
Ivan Kokshaysky299de032005-06-15 18:59:27 +0400301 if (r == &ioport_resource || r == &iomem_resource)
302 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303 if (r && (r->flags & type_mask) == type && !r->parent)
304 return r;
305 }
306 return NULL;
307}
308
309/* Sizing the IO windows of the PCI-PCI bridge is trivial,
310 since these windows have 4K granularity and the IO ranges
311 of non-bridge PCI devices are limited to 256 bytes.
312 We must be careful with the ISA aliasing though. */
Sam Ravnborg96bde062007-03-26 21:53:30 -0800313static void pbus_size_io(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314{
315 struct pci_dev *dev;
316 struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO);
317 unsigned long size = 0, size1 = 0;
318
319 if (!b_res)
320 return;
321
322 list_for_each_entry(dev, &bus->devices, bus_list) {
323 int i;
324
325 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
326 struct resource *r = &dev->resource[i];
327 unsigned long r_size;
328
329 if (r->parent || !(r->flags & IORESOURCE_IO))
330 continue;
Zhao, Yu022edd82008-10-13 19:24:28 +0800331 r_size = resource_size(r);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332
333 if (r_size < 0x400)
334 /* Might be re-aligned for ISA */
335 size += r_size;
336 else
337 size1 += r_size;
338 }
339 }
340/* To be fixed in 2.5: we should have sort of HAVE_ISA
341 flag in the struct pci_bus. */
342#if defined(CONFIG_ISA) || defined(CONFIG_EISA)
343 size = (size & 0xff) + ((size & ~0xffUL) << 2);
344#endif
Milind Arun Choudhary6f6f8c22007-07-09 11:55:51 -0700345 size = ALIGN(size + size1, 4096);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 if (!size) {
347 b_res->flags = 0;
348 return;
349 }
350 /* Alignment of the IO window is always 4K */
351 b_res->start = 4096;
352 b_res->end = b_res->start + size - 1;
Ivan Kokshaysky88452562008-03-30 19:50:14 +0400353 b_res->flags |= IORESOURCE_STARTALIGN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354}
355
356/* Calculate the size of the bus and minimal alignment which
357 guarantees that all child resources fit in this size. */
Sam Ravnborg96bde062007-03-26 21:53:30 -0800358static int pbus_size_mem(struct pci_bus *bus, unsigned long mask, unsigned long type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359{
360 struct pci_dev *dev;
Benjamin Herrenschmidtc40a22e2007-12-10 17:32:15 +1100361 resource_size_t min_align, align, size;
362 resource_size_t aligns[12]; /* Alignments from 1Mb to 2Gb */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 int order, max_order;
364 struct resource *b_res = find_free_bus_resource(bus, type);
Yinghai Lu1f82de12009-04-23 20:48:32 -0700365 unsigned int mem64_mask = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366
367 if (!b_res)
368 return 0;
369
370 memset(aligns, 0, sizeof(aligns));
371 max_order = 0;
372 size = 0;
373
Yinghai Lu1f82de12009-04-23 20:48:32 -0700374 mem64_mask = b_res->flags & IORESOURCE_MEM_64;
375 b_res->flags &= ~IORESOURCE_MEM_64;
376
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 list_for_each_entry(dev, &bus->devices, bus_list) {
378 int i;
Yinghai Lu1f82de12009-04-23 20:48:32 -0700379
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
381 struct resource *r = &dev->resource[i];
Benjamin Herrenschmidtc40a22e2007-12-10 17:32:15 +1100382 resource_size_t r_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
384 if (r->parent || (r->flags & mask) != type)
385 continue;
Zhao, Yu022edd82008-10-13 19:24:28 +0800386 r_size = resource_size(r);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 /* For bridges size != alignment */
Linus Torvalds5f17cfc2008-09-04 01:33:59 -0700388 align = resource_alignment(r);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 order = __ffs(align) - 20;
390 if (order > 11) {
Linus Torvalds5f17cfc2008-09-04 01:33:59 -0700391 dev_warn(&dev->dev, "BAR %d bad alignment %llx: "
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +1100392 "%pR\n", i, (unsigned long long)align, r);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 r->flags = 0;
394 continue;
395 }
396 size += r_size;
397 if (order < 0)
398 order = 0;
399 /* Exclude ranges with size > align from
400 calculation of the alignment. */
401 if (r_size == align)
402 aligns[order] += align;
403 if (order > max_order)
404 max_order = order;
Yinghai Lu1f82de12009-04-23 20:48:32 -0700405 mem64_mask &= r->flags & IORESOURCE_MEM_64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 }
407 }
408
409 align = 0;
410 min_align = 0;
411 for (order = 0; order <= max_order; order++) {
Jeremy Fitzhardinge8308c542008-09-11 01:31:50 -0700412 resource_size_t align1 = 1;
413
414 align1 <<= (order + 20);
415
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 if (!align)
417 min_align = align1;
Milind Arun Choudhary6f6f8c22007-07-09 11:55:51 -0700418 else if (ALIGN(align + min_align, min_align) < align1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 min_align = align1 >> 1;
420 align += aligns[order];
421 }
Milind Arun Choudhary6f6f8c22007-07-09 11:55:51 -0700422 size = ALIGN(size, min_align);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 if (!size) {
424 b_res->flags = 0;
425 return 1;
426 }
427 b_res->start = min_align;
428 b_res->end = size + min_align - 1;
Ivan Kokshaysky88452562008-03-30 19:50:14 +0400429 b_res->flags |= IORESOURCE_STARTALIGN;
Yinghai Lu1f82de12009-04-23 20:48:32 -0700430 b_res->flags |= mem64_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 return 1;
432}
433
Adrian Bunk5468ae62008-04-18 13:53:56 -0700434static void pci_bus_size_cardbus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435{
436 struct pci_dev *bridge = bus->self;
437 struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
438 u16 ctrl;
439
440 /*
441 * Reserve some resources for CardBus. We reserve
442 * a fixed amount of bus space for CardBus bridges.
443 */
Linus Torvalds934b7022008-04-22 18:16:30 -0700444 b_res[0].start = 0;
445 b_res[0].end = pci_cardbus_io_size - 1;
446 b_res[0].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447
Linus Torvalds934b7022008-04-22 18:16:30 -0700448 b_res[1].start = 0;
449 b_res[1].end = pci_cardbus_io_size - 1;
450 b_res[1].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451
452 /*
453 * Check whether prefetchable memory is supported
454 * by this bridge.
455 */
456 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
457 if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
458 ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
459 pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
460 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
461 }
462
463 /*
464 * If we have prefetchable memory support, allocate
465 * two regions. Otherwise, allocate one region of
466 * twice the size.
467 */
468 if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
Linus Torvalds934b7022008-04-22 18:16:30 -0700469 b_res[2].start = 0;
470 b_res[2].end = pci_cardbus_mem_size - 1;
471 b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH | IORESOURCE_SIZEALIGN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472
Linus Torvalds934b7022008-04-22 18:16:30 -0700473 b_res[3].start = 0;
474 b_res[3].end = pci_cardbus_mem_size - 1;
475 b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 } else {
Linus Torvalds934b7022008-04-22 18:16:30 -0700477 b_res[3].start = 0;
478 b_res[3].end = pci_cardbus_mem_size * 2 - 1;
479 b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 }
481}
482
Sam Ravnborg451124a2008-02-02 22:33:43 +0100483void __ref pci_bus_size_bridges(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484{
485 struct pci_dev *dev;
486 unsigned long mask, prefmask;
487
488 list_for_each_entry(dev, &bus->devices, bus_list) {
489 struct pci_bus *b = dev->subordinate;
490 if (!b)
491 continue;
492
493 switch (dev->class >> 8) {
494 case PCI_CLASS_BRIDGE_CARDBUS:
495 pci_bus_size_cardbus(b);
496 break;
497
498 case PCI_CLASS_BRIDGE_PCI:
499 default:
500 pci_bus_size_bridges(b);
501 break;
502 }
503 }
504
505 /* The root bus? */
506 if (!bus->self)
507 return;
508
509 switch (bus->self->class >> 8) {
510 case PCI_CLASS_BRIDGE_CARDBUS:
511 /* don't size cardbuses yet. */
512 break;
513
514 case PCI_CLASS_BRIDGE_PCI:
515 pci_bridge_check_ranges(bus);
516 default:
517 pbus_size_io(bus);
518 /* If the bridge supports prefetchable range, size it
519 separately. If it doesn't, or its prefetchable window
520 has already been allocated by arch code, try
521 non-prefetchable range for both types of PCI memory
522 resources. */
523 mask = IORESOURCE_MEM;
524 prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
525 if (pbus_size_mem(bus, prefmask, prefmask))
526 mask = prefmask; /* Success, size non-prefetch only. */
527 pbus_size_mem(bus, mask, IORESOURCE_MEM);
528 break;
529 }
530}
531EXPORT_SYMBOL(pci_bus_size_bridges);
532
Andrew Mortonea741552009-02-18 10:44:29 -0800533void __ref pci_bus_assign_resources(const struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534{
535 struct pci_bus *b;
536 struct pci_dev *dev;
537
538 pbus_assign_resources_sorted(bus);
539
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 list_for_each_entry(dev, &bus->devices, bus_list) {
541 b = dev->subordinate;
542 if (!b)
543 continue;
544
545 pci_bus_assign_resources(b);
546
547 switch (dev->class >> 8) {
548 case PCI_CLASS_BRIDGE_PCI:
549 pci_setup_bridge(b);
550 break;
551
552 case PCI_CLASS_BRIDGE_CARDBUS:
553 pci_setup_cardbus(b);
554 break;
555
556 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600557 dev_info(&dev->dev, "not setting up bridge for bus "
558 "%04x:%02x\n", pci_domain_nr(b), b->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 break;
560 }
561 }
562}
563EXPORT_SYMBOL(pci_bus_assign_resources);
564
Yinghai Lu76fbc262008-06-23 20:33:06 +0200565static void pci_bus_dump_res(struct pci_bus *bus)
566{
567 int i;
568
569 for (i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
570 struct resource *res = bus->resource[i];
Yinghai Lu681bf592009-04-13 18:28:54 -0700571 if (!res || !res->end)
Yinghai Lu76fbc262008-06-23 20:33:06 +0200572 continue;
573
Bjorn Helgaasa19f5df2008-12-18 16:34:19 -0700574 dev_printk(KERN_DEBUG, &bus->dev, "resource %d %s %pR\n", i,
Yinghai Lu681bf592009-04-13 18:28:54 -0700575 (res->flags & IORESOURCE_IO) ? "io: " :
576 ((res->flags & IORESOURCE_PREFETCH)? "pref mem":"mem:"),
577 res);
Yinghai Lu76fbc262008-06-23 20:33:06 +0200578 }
579}
580
581static void pci_bus_dump_resources(struct pci_bus *bus)
582{
583 struct pci_bus *b;
584 struct pci_dev *dev;
585
586
587 pci_bus_dump_res(bus);
588
589 list_for_each_entry(dev, &bus->devices, bus_list) {
590 b = dev->subordinate;
591 if (!b)
592 continue;
593
594 pci_bus_dump_resources(b);
595 }
596}
597
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598void __init
599pci_assign_unassigned_resources(void)
600{
601 struct pci_bus *bus;
602
603 /* Depth first, calculate sizes and alignments of all
604 subordinate buses. */
605 list_for_each_entry(bus, &pci_root_buses, node) {
606 pci_bus_size_bridges(bus);
607 }
608 /* Depth last, allocate resources and update the hardware. */
609 list_for_each_entry(bus, &pci_root_buses, node) {
610 pci_bus_assign_resources(bus);
611 pci_enable_bridges(bus);
612 }
Yinghai Lu76fbc262008-06-23 20:33:06 +0200613
614 /* dump the resource on buses */
615 list_for_each_entry(bus, &pci_root_buses, node) {
616 pci_bus_dump_resources(bus);
617 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618}