blob: 19296f22cb28d430e0cea86706cfcf2e9c501dcf [file] [log] [blame]
Mark Brown1b340bd2008-07-30 19:12:04 +01001/*
2 * pxa-ssp.c -- ALSA Soc Audio Layer
3 *
4 * Copyright 2005,2008 Wolfson Microelectronics PLC.
5 * Author: Liam Girdwood
6 * Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 *
13 * TODO:
14 * o Test network mode for > 16bit sample size
15 */
16
17#include <linux/init.h>
18#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019#include <linux/slab.h>
Mark Brown1b340bd2008-07-30 19:12:04 +010020#include <linux/platform_device.h>
21#include <linux/clk.h>
22#include <linux/io.h>
Sebastian Andrzej Siewior8348c252010-11-22 17:12:15 -080023#include <linux/pxa2xx_ssp.h>
Daniel Mack2023c902013-08-12 10:42:38 +020024#include <linux/of.h>
Mark Brown1b340bd2008-07-30 19:12:04 +010025
Philipp Zabel06646782009-02-03 21:18:26 +010026#include <asm/irq.h>
27
Mark Brown1b340bd2008-07-30 19:12:04 +010028#include <sound/core.h>
29#include <sound/pcm.h>
30#include <sound/initval.h>
31#include <sound/pcm_params.h>
32#include <sound/soc.h>
33#include <sound/pxa2xx-lib.h>
34
35#include <mach/hardware.h>
Eric Miao7ebc8d52009-01-02 19:38:42 +080036#include <mach/dma.h>
Mark Brown1b340bd2008-07-30 19:12:04 +010037
Haojian Zhuangdd99a452010-08-13 21:55:27 +080038#include "../../arm/pxa2xx-pcm.h"
Mark Brown1b340bd2008-07-30 19:12:04 +010039#include "pxa-ssp.h"
40
41/*
42 * SSP audio private data
43 */
44struct ssp_priv {
Eric Miaof9efc9d2010-02-09 19:46:01 +080045 struct ssp_device *ssp;
Mark Brown1b340bd2008-07-30 19:12:04 +010046 unsigned int sysclk;
47 int dai_fmt;
48#ifdef CONFIG_PM
Eric Miaof9efc9d2010-02-09 19:46:01 +080049 uint32_t cr0;
50 uint32_t cr1;
51 uint32_t to;
52 uint32_t psp;
Mark Brown1b340bd2008-07-30 19:12:04 +010053#endif
54};
55
Mark Brown1b340bd2008-07-30 19:12:04 +010056static void dump_registers(struct ssp_device *ssp)
57{
58 dev_dbg(&ssp->pdev->dev, "SSCR0 0x%08x SSCR1 0x%08x SSTO 0x%08x\n",
Haojian Zhuangbaffe162010-05-05 10:11:15 -040059 pxa_ssp_read_reg(ssp, SSCR0), pxa_ssp_read_reg(ssp, SSCR1),
60 pxa_ssp_read_reg(ssp, SSTO));
Mark Brown1b340bd2008-07-30 19:12:04 +010061
62 dev_dbg(&ssp->pdev->dev, "SSPSP 0x%08x SSSR 0x%08x SSACD 0x%08x\n",
Haojian Zhuangbaffe162010-05-05 10:11:15 -040063 pxa_ssp_read_reg(ssp, SSPSP), pxa_ssp_read_reg(ssp, SSSR),
64 pxa_ssp_read_reg(ssp, SSACD));
Mark Brown1b340bd2008-07-30 19:12:04 +010065}
66
Haojian Zhuangbaffe162010-05-05 10:11:15 -040067static void pxa_ssp_enable(struct ssp_device *ssp)
Eric Miaof9efc9d2010-02-09 19:46:01 +080068{
69 uint32_t sscr0;
70
71 sscr0 = __raw_readl(ssp->mmio_base + SSCR0) | SSCR0_SSE;
72 __raw_writel(sscr0, ssp->mmio_base + SSCR0);
73}
74
Haojian Zhuangbaffe162010-05-05 10:11:15 -040075static void pxa_ssp_disable(struct ssp_device *ssp)
Eric Miaof9efc9d2010-02-09 19:46:01 +080076{
77 uint32_t sscr0;
78
79 sscr0 = __raw_readl(ssp->mmio_base + SSCR0) & ~SSCR0_SSE;
80 __raw_writel(sscr0, ssp->mmio_base + SSCR0);
81}
82
Eric Miao2d7e71f2009-04-23 17:05:38 +080083struct pxa2xx_pcm_dma_data {
84 struct pxa2xx_pcm_dma_params params;
85 char name[20];
Mark Brown1b340bd2008-07-30 19:12:04 +010086};
87
guoyhd93ca1a2012-05-07 15:34:24 +080088static void pxa_ssp_set_dma_params(struct ssp_device *ssp, int width4,
89 int out, struct pxa2xx_pcm_dma_params *dma_data)
Eric Miao2d7e71f2009-04-23 17:05:38 +080090{
91 struct pxa2xx_pcm_dma_data *dma;
92
guoyhd93ca1a2012-05-07 15:34:24 +080093 dma = container_of(dma_data, struct pxa2xx_pcm_dma_data, params);
Eric Miao2d7e71f2009-04-23 17:05:38 +080094
95 snprintf(dma->name, 20, "SSP%d PCM %s %s", ssp->port_id,
Eric Miao8eb9fea2009-04-23 17:57:46 +080096 width4 ? "32-bit" : "16-bit", out ? "out" : "in");
Eric Miao2d7e71f2009-04-23 17:05:38 +080097
98 dma->params.name = dma->name;
99 dma->params.drcmr = &DRCMR(out ? ssp->drcmr_tx : ssp->drcmr_rx);
100 dma->params.dcmd = (out ? (DCMD_INCSRCADDR | DCMD_FLOWTRG) :
101 (DCMD_INCTRGADDR | DCMD_FLOWSRC)) |
Eric Miao8eb9fea2009-04-23 17:57:46 +0800102 (width4 ? DCMD_WIDTH4 : DCMD_WIDTH2) | DCMD_BURST16;
Eric Miao2d7e71f2009-04-23 17:05:38 +0800103 dma->params.dev_addr = ssp->phys_base + SSDR;
Eric Miao2d7e71f2009-04-23 17:05:38 +0800104}
105
Mark Browndee89c42008-11-18 22:11:38 +0000106static int pxa_ssp_startup(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000107 struct snd_soc_dai *cpu_dai)
Mark Brown1b340bd2008-07-30 19:12:04 +0100108{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000109 struct ssp_priv *priv = snd_soc_dai_get_drvdata(cpu_dai);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800110 struct ssp_device *ssp = priv->ssp;
guoyhd93ca1a2012-05-07 15:34:24 +0800111 struct pxa2xx_pcm_dma_data *dma;
Mark Brown1b340bd2008-07-30 19:12:04 +0100112 int ret = 0;
113
114 if (!cpu_dai->active) {
Eric Miaof9efc9d2010-02-09 19:46:01 +0800115 clk_enable(ssp->clk);
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400116 pxa_ssp_disable(ssp);
Mark Brown1b340bd2008-07-30 19:12:04 +0100117 }
Eric Miao2d7e71f2009-04-23 17:05:38 +0800118
guoyhd93ca1a2012-05-07 15:34:24 +0800119 dma = kzalloc(sizeof(struct pxa2xx_pcm_dma_data), GFP_KERNEL);
120 if (!dma)
121 return -ENOMEM;
122 snd_soc_dai_set_dma_data(cpu_dai, substream, &dma->params);
Daniel Mack5f712b22010-03-22 10:11:15 +0100123
Mark Brown1b340bd2008-07-30 19:12:04 +0100124 return ret;
125}
126
Mark Browndee89c42008-11-18 22:11:38 +0000127static void pxa_ssp_shutdown(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000128 struct snd_soc_dai *cpu_dai)
Mark Brown1b340bd2008-07-30 19:12:04 +0100129{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000130 struct ssp_priv *priv = snd_soc_dai_get_drvdata(cpu_dai);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800131 struct ssp_device *ssp = priv->ssp;
Mark Brown1b340bd2008-07-30 19:12:04 +0100132
133 if (!cpu_dai->active) {
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400134 pxa_ssp_disable(ssp);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800135 clk_disable(ssp->clk);
Mark Brown1b340bd2008-07-30 19:12:04 +0100136 }
Eric Miao2d7e71f2009-04-23 17:05:38 +0800137
Daniel Mack5f712b22010-03-22 10:11:15 +0100138 kfree(snd_soc_dai_get_dma_data(cpu_dai, substream));
139 snd_soc_dai_set_dma_data(cpu_dai, substream, NULL);
Mark Brown1b340bd2008-07-30 19:12:04 +0100140}
141
142#ifdef CONFIG_PM
143
Mark Browndc7d7b82008-12-03 18:21:52 +0000144static int pxa_ssp_suspend(struct snd_soc_dai *cpu_dai)
Mark Brown1b340bd2008-07-30 19:12:04 +0100145{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000146 struct ssp_priv *priv = snd_soc_dai_get_drvdata(cpu_dai);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800147 struct ssp_device *ssp = priv->ssp;
Mark Brown1b340bd2008-07-30 19:12:04 +0100148
149 if (!cpu_dai->active)
Russell King988addf2010-03-08 20:21:04 +0000150 clk_enable(ssp->clk);
Mark Brown1b340bd2008-07-30 19:12:04 +0100151
Eric Miaof9efc9d2010-02-09 19:46:01 +0800152 priv->cr0 = __raw_readl(ssp->mmio_base + SSCR0);
153 priv->cr1 = __raw_readl(ssp->mmio_base + SSCR1);
154 priv->to = __raw_readl(ssp->mmio_base + SSTO);
155 priv->psp = __raw_readl(ssp->mmio_base + SSPSP);
156
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400157 pxa_ssp_disable(ssp);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800158 clk_disable(ssp->clk);
Mark Brown1b340bd2008-07-30 19:12:04 +0100159 return 0;
160}
161
Mark Browndc7d7b82008-12-03 18:21:52 +0000162static int pxa_ssp_resume(struct snd_soc_dai *cpu_dai)
Mark Brown1b340bd2008-07-30 19:12:04 +0100163{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000164 struct ssp_priv *priv = snd_soc_dai_get_drvdata(cpu_dai);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800165 struct ssp_device *ssp = priv->ssp;
166 uint32_t sssr = SSSR_ROR | SSSR_TUR | SSSR_BCE;
Mark Brown1b340bd2008-07-30 19:12:04 +0100167
Eric Miaof9efc9d2010-02-09 19:46:01 +0800168 clk_enable(ssp->clk);
Mark Brown1b340bd2008-07-30 19:12:04 +0100169
Eric Miaof9efc9d2010-02-09 19:46:01 +0800170 __raw_writel(sssr, ssp->mmio_base + SSSR);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800171 __raw_writel(priv->cr0 & ~SSCR0_SSE, ssp->mmio_base + SSCR0);
172 __raw_writel(priv->cr1, ssp->mmio_base + SSCR1);
173 __raw_writel(priv->to, ssp->mmio_base + SSTO);
174 __raw_writel(priv->psp, ssp->mmio_base + SSPSP);
Daniel Mack026384d2010-02-02 18:45:27 +0800175
176 if (cpu_dai->active)
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400177 pxa_ssp_enable(ssp);
Daniel Mack026384d2010-02-02 18:45:27 +0800178 else
Russell King988addf2010-03-08 20:21:04 +0000179 clk_disable(ssp->clk);
Mark Brown1b340bd2008-07-30 19:12:04 +0100180
181 return 0;
182}
183
184#else
185#define pxa_ssp_suspend NULL
186#define pxa_ssp_resume NULL
187#endif
188
189/**
190 * ssp_set_clkdiv - set SSP clock divider
191 * @div: serial clock rate divider
192 */
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400193static void pxa_ssp_set_scr(struct ssp_device *ssp, u32 div)
Mark Brown1b340bd2008-07-30 19:12:04 +0100194{
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400195 u32 sscr0 = pxa_ssp_read_reg(ssp, SSCR0);
Mark Brown1b340bd2008-07-30 19:12:04 +0100196
Qiao Zhou972a55b2012-06-04 10:41:04 +0800197 if (ssp->type == PXA25x_SSP) {
Philipp Zabel1a297282009-04-17 11:39:38 +0200198 sscr0 &= ~0x0000ff00;
199 sscr0 |= ((div - 2)/2) << 8; /* 2..512 */
200 } else {
201 sscr0 &= ~0x000fff00;
202 sscr0 |= (div - 1) << 8; /* 1..4096 */
203 }
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400204 pxa_ssp_write_reg(ssp, SSCR0, sscr0);
Philipp Zabel1a297282009-04-17 11:39:38 +0200205}
206
207/**
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400208 * pxa_ssp_get_clkdiv - get SSP clock divider
Philipp Zabel1a297282009-04-17 11:39:38 +0200209 */
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400210static u32 pxa_ssp_get_scr(struct ssp_device *ssp)
Philipp Zabel1a297282009-04-17 11:39:38 +0200211{
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400212 u32 sscr0 = pxa_ssp_read_reg(ssp, SSCR0);
Philipp Zabel1a297282009-04-17 11:39:38 +0200213 u32 div;
214
Qiao Zhou972a55b2012-06-04 10:41:04 +0800215 if (ssp->type == PXA25x_SSP)
Philipp Zabel1a297282009-04-17 11:39:38 +0200216 div = ((sscr0 >> 8) & 0xff) * 2 + 2;
217 else
218 div = ((sscr0 >> 8) & 0xfff) + 1;
219 return div;
Mark Brown1b340bd2008-07-30 19:12:04 +0100220}
221
222/*
223 * Set the SSP ports SYSCLK.
224 */
225static int pxa_ssp_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
226 int clk_id, unsigned int freq, int dir)
227{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000228 struct ssp_priv *priv = snd_soc_dai_get_drvdata(cpu_dai);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800229 struct ssp_device *ssp = priv->ssp;
Mark Brown1b340bd2008-07-30 19:12:04 +0100230 int val;
231
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400232 u32 sscr0 = pxa_ssp_read_reg(ssp, SSCR0) &
Daniel Mack20a41ea2009-03-04 21:16:57 +0100233 ~(SSCR0_ECS | SSCR0_NCS | SSCR0_MOD | SSCR0_ACS);
Mark Brown1b340bd2008-07-30 19:12:04 +0100234
235 dev_dbg(&ssp->pdev->dev,
Roel Kluin449bd542009-05-27 17:08:39 -0700236 "pxa_ssp_set_dai_sysclk id: %d, clk_id %d, freq %u\n",
Mark Brown1b340bd2008-07-30 19:12:04 +0100237 cpu_dai->id, clk_id, freq);
238
239 switch (clk_id) {
240 case PXA_SSP_CLK_NET_PLL:
241 sscr0 |= SSCR0_MOD;
242 break;
243 case PXA_SSP_CLK_PLL:
244 /* Internal PLL is fixed */
Qiao Zhou972a55b2012-06-04 10:41:04 +0800245 if (ssp->type == PXA25x_SSP)
Mark Brown1b340bd2008-07-30 19:12:04 +0100246 priv->sysclk = 1843200;
247 else
248 priv->sysclk = 13000000;
249 break;
250 case PXA_SSP_CLK_EXT:
251 priv->sysclk = freq;
252 sscr0 |= SSCR0_ECS;
253 break;
254 case PXA_SSP_CLK_NET:
255 priv->sysclk = freq;
256 sscr0 |= SSCR0_NCS | SSCR0_MOD;
257 break;
258 case PXA_SSP_CLK_AUDIO:
259 priv->sysclk = 0;
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400260 pxa_ssp_set_scr(ssp, 1);
Daniel Mack20a41ea2009-03-04 21:16:57 +0100261 sscr0 |= SSCR0_ACS;
Mark Brown1b340bd2008-07-30 19:12:04 +0100262 break;
263 default:
264 return -ENODEV;
265 }
266
267 /* The SSP clock must be disabled when changing SSP clock mode
268 * on PXA2xx. On PXA3xx it must be enabled when doing so. */
Qiao Zhou972a55b2012-06-04 10:41:04 +0800269 if (ssp->type != PXA3xx_SSP)
Eric Miaof9efc9d2010-02-09 19:46:01 +0800270 clk_disable(ssp->clk);
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400271 val = pxa_ssp_read_reg(ssp, SSCR0) | sscr0;
272 pxa_ssp_write_reg(ssp, SSCR0, val);
Qiao Zhou972a55b2012-06-04 10:41:04 +0800273 if (ssp->type != PXA3xx_SSP)
Eric Miaof9efc9d2010-02-09 19:46:01 +0800274 clk_enable(ssp->clk);
Mark Brown1b340bd2008-07-30 19:12:04 +0100275
276 return 0;
277}
278
279/*
280 * Set the SSP clock dividers.
281 */
282static int pxa_ssp_set_dai_clkdiv(struct snd_soc_dai *cpu_dai,
283 int div_id, int div)
284{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000285 struct ssp_priv *priv = snd_soc_dai_get_drvdata(cpu_dai);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800286 struct ssp_device *ssp = priv->ssp;
Mark Brown1b340bd2008-07-30 19:12:04 +0100287 int val;
288
289 switch (div_id) {
290 case PXA_SSP_AUDIO_DIV_ACDS:
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400291 val = (pxa_ssp_read_reg(ssp, SSACD) & ~0x7) | SSACD_ACDS(div);
292 pxa_ssp_write_reg(ssp, SSACD, val);
Mark Brown1b340bd2008-07-30 19:12:04 +0100293 break;
294 case PXA_SSP_AUDIO_DIV_SCDB:
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400295 val = pxa_ssp_read_reg(ssp, SSACD);
Mark Brown1b340bd2008-07-30 19:12:04 +0100296 val &= ~SSACD_SCDB;
Qiao Zhou972a55b2012-06-04 10:41:04 +0800297 if (ssp->type == PXA3xx_SSP)
Mark Brown1b340bd2008-07-30 19:12:04 +0100298 val &= ~SSACD_SCDX8;
Mark Brown1b340bd2008-07-30 19:12:04 +0100299 switch (div) {
300 case PXA_SSP_CLK_SCDB_1:
301 val |= SSACD_SCDB;
302 break;
303 case PXA_SSP_CLK_SCDB_4:
304 break;
Mark Brown1b340bd2008-07-30 19:12:04 +0100305 case PXA_SSP_CLK_SCDB_8:
Qiao Zhou972a55b2012-06-04 10:41:04 +0800306 if (ssp->type == PXA3xx_SSP)
Mark Brown1b340bd2008-07-30 19:12:04 +0100307 val |= SSACD_SCDX8;
308 else
309 return -EINVAL;
310 break;
Mark Brown1b340bd2008-07-30 19:12:04 +0100311 default:
312 return -EINVAL;
313 }
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400314 pxa_ssp_write_reg(ssp, SSACD, val);
Mark Brown1b340bd2008-07-30 19:12:04 +0100315 break;
316 case PXA_SSP_DIV_SCR:
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400317 pxa_ssp_set_scr(ssp, div);
Mark Brown1b340bd2008-07-30 19:12:04 +0100318 break;
319 default:
320 return -ENODEV;
321 }
322
323 return 0;
324}
325
326/*
327 * Configure the PLL frequency pxa27x and (afaik - pxa320 only)
328 */
Mark Brown85488032009-09-05 18:52:16 +0100329static int pxa_ssp_set_dai_pll(struct snd_soc_dai *cpu_dai, int pll_id,
330 int source, unsigned int freq_in, unsigned int freq_out)
Mark Brown1b340bd2008-07-30 19:12:04 +0100331{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000332 struct ssp_priv *priv = snd_soc_dai_get_drvdata(cpu_dai);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800333 struct ssp_device *ssp = priv->ssp;
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400334 u32 ssacd = pxa_ssp_read_reg(ssp, SSACD) & ~0x70;
Mark Brown1b340bd2008-07-30 19:12:04 +0100335
Qiao Zhou972a55b2012-06-04 10:41:04 +0800336 if (ssp->type == PXA3xx_SSP)
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400337 pxa_ssp_write_reg(ssp, SSACDD, 0);
Mark Brown1b340bd2008-07-30 19:12:04 +0100338
339 switch (freq_out) {
340 case 5622000:
341 break;
342 case 11345000:
343 ssacd |= (0x1 << 4);
344 break;
345 case 12235000:
346 ssacd |= (0x2 << 4);
347 break;
348 case 14857000:
349 ssacd |= (0x3 << 4);
350 break;
351 case 32842000:
352 ssacd |= (0x4 << 4);
353 break;
354 case 48000000:
355 ssacd |= (0x5 << 4);
356 break;
357 case 0:
358 /* Disable */
359 break;
360
361 default:
Mark Brown1b340bd2008-07-30 19:12:04 +0100362 /* PXA3xx has a clock ditherer which can be used to generate
363 * a wider range of frequencies - calculate a value for it.
364 */
Qiao Zhou972a55b2012-06-04 10:41:04 +0800365 if (ssp->type == PXA3xx_SSP) {
Mark Brown1b340bd2008-07-30 19:12:04 +0100366 u32 val;
367 u64 tmp = 19968;
368 tmp *= 1000000;
369 do_div(tmp, freq_out);
370 val = tmp;
371
Joe Perchesa419aef2009-08-18 11:18:35 -0700372 val = (val << 16) | 64;
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400373 pxa_ssp_write_reg(ssp, SSACDD, val);
Mark Brown1b340bd2008-07-30 19:12:04 +0100374
375 ssacd |= (0x6 << 4);
376
377 dev_dbg(&ssp->pdev->dev,
Roel Kluin449bd542009-05-27 17:08:39 -0700378 "Using SSACDD %x to supply %uHz\n",
Mark Brown1b340bd2008-07-30 19:12:04 +0100379 val, freq_out);
380 break;
381 }
Mark Brown1b340bd2008-07-30 19:12:04 +0100382
383 return -EINVAL;
384 }
385
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400386 pxa_ssp_write_reg(ssp, SSACD, ssacd);
Mark Brown1b340bd2008-07-30 19:12:04 +0100387
388 return 0;
389}
390
391/*
392 * Set the active slots in TDM/Network mode
393 */
394static int pxa_ssp_set_dai_tdm_slot(struct snd_soc_dai *cpu_dai,
Daniel Ribeiroa5479e32009-06-15 21:44:31 -0300395 unsigned int tx_mask, unsigned int rx_mask, int slots, int slot_width)
Mark Brown1b340bd2008-07-30 19:12:04 +0100396{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000397 struct ssp_priv *priv = snd_soc_dai_get_drvdata(cpu_dai);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800398 struct ssp_device *ssp = priv->ssp;
Mark Brown1b340bd2008-07-30 19:12:04 +0100399 u32 sscr0;
400
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400401 sscr0 = pxa_ssp_read_reg(ssp, SSCR0);
Daniel Ribeiroa5479e32009-06-15 21:44:31 -0300402 sscr0 &= ~(SSCR0_MOD | SSCR0_SlotsPerFrm(8) | SSCR0_EDSS | SSCR0_DSS);
Mark Brown1b340bd2008-07-30 19:12:04 +0100403
Daniel Ribeiroa5479e32009-06-15 21:44:31 -0300404 /* set slot width */
405 if (slot_width > 16)
406 sscr0 |= SSCR0_EDSS | SSCR0_DataSize(slot_width - 16);
407 else
408 sscr0 |= SSCR0_DataSize(slot_width);
409
410 if (slots > 1) {
411 /* enable network mode */
412 sscr0 |= SSCR0_MOD;
413
414 /* set number of active slots */
415 sscr0 |= SSCR0_SlotsPerFrm(slots);
416
417 /* set active slot mask */
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400418 pxa_ssp_write_reg(ssp, SSTSA, tx_mask);
419 pxa_ssp_write_reg(ssp, SSRSA, rx_mask);
Daniel Ribeiroa5479e32009-06-15 21:44:31 -0300420 }
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400421 pxa_ssp_write_reg(ssp, SSCR0, sscr0);
Mark Brown1b340bd2008-07-30 19:12:04 +0100422
Mark Brown1b340bd2008-07-30 19:12:04 +0100423 return 0;
424}
425
426/*
427 * Tristate the SSP DAI lines
428 */
429static int pxa_ssp_set_dai_tristate(struct snd_soc_dai *cpu_dai,
430 int tristate)
431{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000432 struct ssp_priv *priv = snd_soc_dai_get_drvdata(cpu_dai);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800433 struct ssp_device *ssp = priv->ssp;
Mark Brown1b340bd2008-07-30 19:12:04 +0100434 u32 sscr1;
435
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400436 sscr1 = pxa_ssp_read_reg(ssp, SSCR1);
Mark Brown1b340bd2008-07-30 19:12:04 +0100437 if (tristate)
438 sscr1 &= ~SSCR1_TTE;
439 else
440 sscr1 |= SSCR1_TTE;
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400441 pxa_ssp_write_reg(ssp, SSCR1, sscr1);
Mark Brown1b340bd2008-07-30 19:12:04 +0100442
443 return 0;
444}
445
446/*
447 * Set up the SSP DAI format.
448 * The SSP Port must be inactive before calling this function as the
449 * physical interface format is changed.
450 */
451static int pxa_ssp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
452 unsigned int fmt)
453{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000454 struct ssp_priv *priv = snd_soc_dai_get_drvdata(cpu_dai);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800455 struct ssp_device *ssp = priv->ssp;
Haojian Zhuangf5d1e5e2010-08-13 21:55:35 +0800456 u32 sscr0, sscr1, sspsp, scfr;
Mark Brown1b340bd2008-07-30 19:12:04 +0100457
Daniel Mackcbf11462009-03-10 16:41:00 +0100458 /* check if we need to change anything at all */
459 if (priv->dai_fmt == fmt)
460 return 0;
461
462 /* we can only change the settings if the port is not in use */
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400463 if (pxa_ssp_read_reg(ssp, SSCR0) & SSCR0_SSE) {
Daniel Mackcbf11462009-03-10 16:41:00 +0100464 dev_err(&ssp->pdev->dev,
465 "can't change hardware dai format: stream is in use");
466 return -EINVAL;
467 }
468
Mark Brown1b340bd2008-07-30 19:12:04 +0100469 /* reset port settings */
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400470 sscr0 = pxa_ssp_read_reg(ssp, SSCR0) &
Haojian Zhuangf5d1e5e2010-08-13 21:55:35 +0800471 ~(SSCR0_ECS | SSCR0_NCS | SSCR0_MOD | SSCR0_ACS);
Mark Brown1b340bd2008-07-30 19:12:04 +0100472 sscr1 = SSCR1_RxTresh(8) | SSCR1_TxTresh(7);
473 sspsp = 0;
474
475 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
476 case SND_SOC_DAIFMT_CBM_CFM:
Haojian Zhuangf5d1e5e2010-08-13 21:55:35 +0800477 sscr1 |= SSCR1_SCLKDIR | SSCR1_SFRMDIR | SSCR1_SCFR;
Mark Brown1b340bd2008-07-30 19:12:04 +0100478 break;
479 case SND_SOC_DAIFMT_CBM_CFS:
Haojian Zhuangf5d1e5e2010-08-13 21:55:35 +0800480 sscr1 |= SSCR1_SCLKDIR | SSCR1_SCFR;
Mark Brown1b340bd2008-07-30 19:12:04 +0100481 break;
482 case SND_SOC_DAIFMT_CBS_CFS:
483 break;
484 default:
485 return -EINVAL;
486 }
487
Daniel Ribeirofa44c072009-06-10 15:23:24 -0300488 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
489 case SND_SOC_DAIFMT_NB_NF:
490 sspsp |= SSPSP_SFRMP;
491 break;
492 case SND_SOC_DAIFMT_NB_IF:
493 break;
494 case SND_SOC_DAIFMT_IB_IF:
495 sspsp |= SSPSP_SCMODE(2);
496 break;
497 case SND_SOC_DAIFMT_IB_NF:
498 sspsp |= SSPSP_SCMODE(2) | SSPSP_SFRMP;
499 break;
500 default:
501 return -EINVAL;
502 }
Mark Brown1b340bd2008-07-30 19:12:04 +0100503
504 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
505 case SND_SOC_DAIFMT_I2S:
Daniel Mack72d74662009-03-12 11:27:49 +0100506 sscr0 |= SSCR0_PSP;
Mark Brown1b340bd2008-07-30 19:12:04 +0100507 sscr1 |= SSCR1_RWOT | SSCR1_TRAIL;
Mark Brown0ce36c52009-03-13 14:26:08 +0000508 /* See hw_params() */
Mark Brown1b340bd2008-07-30 19:12:04 +0100509 break;
510
511 case SND_SOC_DAIFMT_DSP_A:
512 sspsp |= SSPSP_FSRT;
513 case SND_SOC_DAIFMT_DSP_B:
514 sscr0 |= SSCR0_MOD | SSCR0_PSP;
515 sscr1 |= SSCR1_TRAIL | SSCR1_RWOT;
Mark Brown1b340bd2008-07-30 19:12:04 +0100516 break;
517
518 default:
519 return -EINVAL;
520 }
521
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400522 pxa_ssp_write_reg(ssp, SSCR0, sscr0);
523 pxa_ssp_write_reg(ssp, SSCR1, sscr1);
524 pxa_ssp_write_reg(ssp, SSPSP, sspsp);
Mark Brown1b340bd2008-07-30 19:12:04 +0100525
Haojian Zhuangf5d1e5e2010-08-13 21:55:35 +0800526 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
527 case SND_SOC_DAIFMT_CBM_CFM:
528 case SND_SOC_DAIFMT_CBM_CFS:
529 scfr = pxa_ssp_read_reg(ssp, SSCR1) | SSCR1_SCFR;
530 pxa_ssp_write_reg(ssp, SSCR1, scfr);
531
532 while (pxa_ssp_read_reg(ssp, SSSR) & SSSR_BSY)
533 cpu_relax();
534 break;
535 }
536
Mark Brown1b340bd2008-07-30 19:12:04 +0100537 dump_registers(ssp);
538
539 /* Since we are configuring the timings for the format by hand
540 * we have to defer some things until hw_params() where we
541 * know parameters like the sample size.
542 */
543 priv->dai_fmt = fmt;
544
545 return 0;
546}
547
548/*
549 * Set the SSP audio DMA parameters and sample size.
550 * Can be called multiple times by oss emulation.
551 */
552static int pxa_ssp_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000553 struct snd_pcm_hw_params *params,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000554 struct snd_soc_dai *cpu_dai)
Mark Brown1b340bd2008-07-30 19:12:04 +0100555{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000556 struct ssp_priv *priv = snd_soc_dai_get_drvdata(cpu_dai);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800557 struct ssp_device *ssp = priv->ssp;
Eric Miao2d7e71f2009-04-23 17:05:38 +0800558 int chn = params_channels(params);
Mark Brown1b340bd2008-07-30 19:12:04 +0100559 u32 sscr0;
560 u32 sspsp;
561 int width = snd_pcm_format_physical_width(params_format(params));
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400562 int ttsa = pxa_ssp_read_reg(ssp, SSTSA) & 0xf;
Daniel Mack5f712b22010-03-22 10:11:15 +0100563 struct pxa2xx_pcm_dma_params *dma_data;
564
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000565 dma_data = snd_soc_dai_get_dma_data(cpu_dai, substream);
Mark Brown1b340bd2008-07-30 19:12:04 +0100566
Philipp Zabel92429062009-03-19 09:32:01 +0100567 /* Network mode with one active slot (ttsa == 1) can be used
568 * to force 16-bit frame width on the wire (for S16_LE), even
569 * with two channels. Use 16-bit DMA transfers for this case.
570 */
guoyhd93ca1a2012-05-07 15:34:24 +0800571 pxa_ssp_set_dma_params(ssp,
572 ((chn == 2) && (ttsa != 1)) || (width == 32),
573 substream->stream == SNDRV_PCM_STREAM_PLAYBACK, dma_data);
Daniel Mack5f712b22010-03-22 10:11:15 +0100574
Mark Brown1b340bd2008-07-30 19:12:04 +0100575 /* we can only change the settings if the port is not in use */
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400576 if (pxa_ssp_read_reg(ssp, SSCR0) & SSCR0_SSE)
Mark Brown1b340bd2008-07-30 19:12:04 +0100577 return 0;
578
579 /* clear selected SSP bits */
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400580 sscr0 = pxa_ssp_read_reg(ssp, SSCR0) & ~(SSCR0_DSS | SSCR0_EDSS);
Mark Brown1b340bd2008-07-30 19:12:04 +0100581
582 /* bit size */
Mark Brown1b340bd2008-07-30 19:12:04 +0100583 switch (params_format(params)) {
584 case SNDRV_PCM_FORMAT_S16_LE:
Qiao Zhou972a55b2012-06-04 10:41:04 +0800585 if (ssp->type == PXA3xx_SSP)
Mark Brown1b340bd2008-07-30 19:12:04 +0100586 sscr0 |= SSCR0_FPCKE;
Mark Brown1b340bd2008-07-30 19:12:04 +0100587 sscr0 |= SSCR0_DataSize(16);
Mark Brown1b340bd2008-07-30 19:12:04 +0100588 break;
589 case SNDRV_PCM_FORMAT_S24_LE:
590 sscr0 |= (SSCR0_EDSS | SSCR0_DataSize(8));
Mark Brown1b340bd2008-07-30 19:12:04 +0100591 break;
592 case SNDRV_PCM_FORMAT_S32_LE:
593 sscr0 |= (SSCR0_EDSS | SSCR0_DataSize(16));
Mark Brown1b340bd2008-07-30 19:12:04 +0100594 break;
595 }
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400596 pxa_ssp_write_reg(ssp, SSCR0, sscr0);
Mark Brown1b340bd2008-07-30 19:12:04 +0100597
598 switch (priv->dai_fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
599 case SND_SOC_DAIFMT_I2S:
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400600 sspsp = pxa_ssp_read_reg(ssp, SSPSP);
Daniel Mack72d74662009-03-12 11:27:49 +0100601
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400602 if ((pxa_ssp_get_scr(ssp) == 4) && (width == 16)) {
Daniel Mack72d74662009-03-12 11:27:49 +0100603 /* This is a special case where the bitclk is 64fs
604 * and we're not dealing with 2*32 bits of audio
605 * samples.
606 *
607 * The SSP values used for that are all found out by
608 * trying and failing a lot; some of the registers
609 * needed for that mode are only available on PXA3xx.
610 */
Qiao Zhou972a55b2012-06-04 10:41:04 +0800611 if (ssp->type != PXA3xx_SSP)
Daniel Mack72d74662009-03-12 11:27:49 +0100612 return -EINVAL;
613
614 sspsp |= SSPSP_SFRMWDTH(width * 2);
615 sspsp |= SSPSP_SFRMDLY(width * 4);
616 sspsp |= SSPSP_EDMYSTOP(3);
617 sspsp |= SSPSP_DMYSTOP(3);
618 sspsp |= SSPSP_DMYSTRT(1);
Mark Brown0ce36c52009-03-13 14:26:08 +0000619 } else {
620 /* The frame width is the width the LRCLK is
621 * asserted for; the delay is expressed in
622 * half cycle units. We need the extra cycle
623 * because the data starts clocking out one BCLK
624 * after LRCLK changes polarity.
625 */
626 sspsp |= SSPSP_SFRMWDTH(width + 1);
627 sspsp |= SSPSP_SFRMDLY((width + 1) * 2);
628 sspsp |= SSPSP_DMYSTRT(1);
629 }
Daniel Mack72d74662009-03-12 11:27:49 +0100630
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400631 pxa_ssp_write_reg(ssp, SSPSP, sspsp);
Mark Brown1b340bd2008-07-30 19:12:04 +0100632 break;
633 default:
634 break;
635 }
636
Daniel Mack72d74662009-03-12 11:27:49 +0100637 /* When we use a network mode, we always require TDM slots
Mark Brown1b340bd2008-07-30 19:12:04 +0100638 * - complain loudly and fail if they've not been set up yet.
639 */
Philipp Zabel92429062009-03-19 09:32:01 +0100640 if ((sscr0 & SSCR0_MOD) && !ttsa) {
Mark Brown1b340bd2008-07-30 19:12:04 +0100641 dev_err(&ssp->pdev->dev, "No TDM timeslot configured\n");
642 return -EINVAL;
643 }
644
645 dump_registers(ssp);
646
647 return 0;
648}
649
Daniel Mack273b72c2012-03-19 09:12:53 +0100650static void pxa_ssp_set_running_bit(struct snd_pcm_substream *substream,
651 struct ssp_device *ssp, int value)
652{
653 uint32_t sscr0 = pxa_ssp_read_reg(ssp, SSCR0);
654 uint32_t sscr1 = pxa_ssp_read_reg(ssp, SSCR1);
655 uint32_t sspsp = pxa_ssp_read_reg(ssp, SSPSP);
656 uint32_t sssr = pxa_ssp_read_reg(ssp, SSSR);
657
658 if (value && (sscr0 & SSCR0_SSE))
659 pxa_ssp_write_reg(ssp, SSCR0, sscr0 & ~SSCR0_SSE);
660
661 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
662 if (value)
663 sscr1 |= SSCR1_TSRE;
664 else
665 sscr1 &= ~SSCR1_TSRE;
666 } else {
667 if (value)
668 sscr1 |= SSCR1_RSRE;
669 else
670 sscr1 &= ~SSCR1_RSRE;
671 }
672
673 pxa_ssp_write_reg(ssp, SSCR1, sscr1);
674
675 if (value) {
676 pxa_ssp_write_reg(ssp, SSSR, sssr);
677 pxa_ssp_write_reg(ssp, SSPSP, sspsp);
678 pxa_ssp_write_reg(ssp, SSCR0, sscr0 | SSCR0_SSE);
679 }
680}
681
Mark Browndee89c42008-11-18 22:11:38 +0000682static int pxa_ssp_trigger(struct snd_pcm_substream *substream, int cmd,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000683 struct snd_soc_dai *cpu_dai)
Mark Brown1b340bd2008-07-30 19:12:04 +0100684{
Mark Brown1b340bd2008-07-30 19:12:04 +0100685 int ret = 0;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000686 struct ssp_priv *priv = snd_soc_dai_get_drvdata(cpu_dai);
Eric Miaof9efc9d2010-02-09 19:46:01 +0800687 struct ssp_device *ssp = priv->ssp;
Mark Brown1b340bd2008-07-30 19:12:04 +0100688 int val;
689
690 switch (cmd) {
691 case SNDRV_PCM_TRIGGER_RESUME:
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400692 pxa_ssp_enable(ssp);
Mark Brown1b340bd2008-07-30 19:12:04 +0100693 break;
694 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Daniel Mack273b72c2012-03-19 09:12:53 +0100695 pxa_ssp_set_running_bit(substream, ssp, 1);
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400696 val = pxa_ssp_read_reg(ssp, SSSR);
697 pxa_ssp_write_reg(ssp, SSSR, val);
Mark Brown1b340bd2008-07-30 19:12:04 +0100698 break;
699 case SNDRV_PCM_TRIGGER_START:
Daniel Mack273b72c2012-03-19 09:12:53 +0100700 pxa_ssp_set_running_bit(substream, ssp, 1);
Mark Brown1b340bd2008-07-30 19:12:04 +0100701 break;
702 case SNDRV_PCM_TRIGGER_STOP:
Daniel Mack273b72c2012-03-19 09:12:53 +0100703 pxa_ssp_set_running_bit(substream, ssp, 0);
Mark Brown1b340bd2008-07-30 19:12:04 +0100704 break;
705 case SNDRV_PCM_TRIGGER_SUSPEND:
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400706 pxa_ssp_disable(ssp);
Mark Brown1b340bd2008-07-30 19:12:04 +0100707 break;
708 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Daniel Mack273b72c2012-03-19 09:12:53 +0100709 pxa_ssp_set_running_bit(substream, ssp, 0);
Mark Brown1b340bd2008-07-30 19:12:04 +0100710 break;
711
712 default:
713 ret = -EINVAL;
714 }
715
716 dump_registers(ssp);
717
718 return ret;
719}
720
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000721static int pxa_ssp_probe(struct snd_soc_dai *dai)
Mark Brown1b340bd2008-07-30 19:12:04 +0100722{
Daniel Mack2023c902013-08-12 10:42:38 +0200723 struct device *dev = dai->dev;
Mark Brown1b340bd2008-07-30 19:12:04 +0100724 struct ssp_priv *priv;
725 int ret;
726
727 priv = kzalloc(sizeof(struct ssp_priv), GFP_KERNEL);
728 if (!priv)
729 return -ENOMEM;
730
Daniel Mack2023c902013-08-12 10:42:38 +0200731 if (dev->of_node) {
732 struct device_node *ssp_handle;
733
734 ssp_handle = of_parse_phandle(dev->of_node, "port", 0);
735 if (!ssp_handle) {
736 dev_err(dev, "unable to get 'port' phandle\n");
737 return -ENODEV;
738 }
739
740 priv->ssp = pxa_ssp_request_of(ssp_handle, "SoC audio");
741 if (priv->ssp == NULL) {
742 ret = -ENODEV;
743 goto err_priv;
744 }
745 } else {
746 priv->ssp = pxa_ssp_request(dai->id + 1, "SoC audio");
747 if (priv->ssp == NULL) {
748 ret = -ENODEV;
749 goto err_priv;
750 }
Mark Brown1b340bd2008-07-30 19:12:04 +0100751 }
752
Daniel Macka5735b72009-04-15 20:24:45 +0200753 priv->dai_fmt = (unsigned int) -1;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000754 snd_soc_dai_set_drvdata(dai, priv);
Mark Brown1b340bd2008-07-30 19:12:04 +0100755
756 return 0;
757
758err_priv:
759 kfree(priv);
760 return ret;
761}
762
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000763static int pxa_ssp_remove(struct snd_soc_dai *dai)
Mark Brown1b340bd2008-07-30 19:12:04 +0100764{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000765 struct ssp_priv *priv = snd_soc_dai_get_drvdata(dai);
766
Haojian Zhuangbaffe162010-05-05 10:11:15 -0400767 pxa_ssp_free(priv->ssp);
Axel Lin014a2752010-08-25 16:59:11 +0800768 kfree(priv);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000769 return 0;
Mark Brown1b340bd2008-07-30 19:12:04 +0100770}
771
772#define PXA_SSP_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
773 SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 | \
Qiao Zhou8d8bf582012-03-08 10:02:36 +0800774 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | \
775 SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_64000 | \
Mark Brown1b340bd2008-07-30 19:12:04 +0100776 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000)
777
778#define PXA_SSP_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
779 SNDRV_PCM_FMTBIT_S24_LE | \
780 SNDRV_PCM_FMTBIT_S32_LE)
781
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100782static const struct snd_soc_dai_ops pxa_ssp_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +0800783 .startup = pxa_ssp_startup,
784 .shutdown = pxa_ssp_shutdown,
785 .trigger = pxa_ssp_trigger,
786 .hw_params = pxa_ssp_hw_params,
787 .set_sysclk = pxa_ssp_set_dai_sysclk,
788 .set_clkdiv = pxa_ssp_set_dai_clkdiv,
789 .set_pll = pxa_ssp_set_dai_pll,
790 .set_fmt = pxa_ssp_set_dai_fmt,
791 .set_tdm_slot = pxa_ssp_set_dai_tdm_slot,
792 .set_tristate = pxa_ssp_set_dai_tristate,
793};
794
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000795static struct snd_soc_dai_driver pxa_ssp_dai = {
Mark Brown1b340bd2008-07-30 19:12:04 +0100796 .probe = pxa_ssp_probe,
797 .remove = pxa_ssp_remove,
798 .suspend = pxa_ssp_suspend,
799 .resume = pxa_ssp_resume,
800 .playback = {
801 .channels_min = 1,
Graeme Gregoryf34762b2009-09-25 13:30:26 +0100802 .channels_max = 8,
Mark Brown1b340bd2008-07-30 19:12:04 +0100803 .rates = PXA_SSP_RATES,
804 .formats = PXA_SSP_FORMATS,
805 },
806 .capture = {
807 .channels_min = 1,
Graeme Gregoryf34762b2009-09-25 13:30:26 +0100808 .channels_max = 8,
Mark Brown1b340bd2008-07-30 19:12:04 +0100809 .rates = PXA_SSP_RATES,
810 .formats = PXA_SSP_FORMATS,
811 },
Eric Miao6335d052009-03-03 09:41:00 +0800812 .ops = &pxa_ssp_dai_ops,
Mark Brown1b340bd2008-07-30 19:12:04 +0100813};
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000814
Kuninori Morimotoe580f1c2013-03-21 03:34:12 -0700815static const struct snd_soc_component_driver pxa_ssp_component = {
816 .name = "pxa-ssp",
817};
818
Daniel Mack2023c902013-08-12 10:42:38 +0200819#ifdef CONFIG_OF
820static const struct of_device_id pxa_ssp_of_ids[] = {
821 { .compatible = "mrvl,pxa-ssp-dai" },
822};
823#endif
824
Bill Pemberton570f6fe2012-12-07 09:26:17 -0500825static int asoc_ssp_probe(struct platform_device *pdev)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000826{
Kuninori Morimotoe580f1c2013-03-21 03:34:12 -0700827 return snd_soc_register_component(&pdev->dev, &pxa_ssp_component,
828 &pxa_ssp_dai, 1);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000829}
830
Bill Pemberton570f6fe2012-12-07 09:26:17 -0500831static int asoc_ssp_remove(struct platform_device *pdev)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000832{
Kuninori Morimotoe580f1c2013-03-21 03:34:12 -0700833 snd_soc_unregister_component(&pdev->dev);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000834 return 0;
835}
836
837static struct platform_driver asoc_ssp_driver = {
838 .driver = {
Daniel Mack2023c902013-08-12 10:42:38 +0200839 .name = "pxa-ssp-dai",
840 .owner = THIS_MODULE,
841 .of_match_table = of_match_ptr(pxa_ssp_of_ids),
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000842 },
843
844 .probe = asoc_ssp_probe,
Bill Pemberton570f6fe2012-12-07 09:26:17 -0500845 .remove = asoc_ssp_remove,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000846};
Mark Brown1b340bd2008-07-30 19:12:04 +0100847
Axel Lin2f702a12011-11-25 10:13:37 +0800848module_platform_driver(asoc_ssp_driver);
Mark Brown3f4b7832008-12-03 19:26:35 +0000849
Mark Brown1b340bd2008-07-30 19:12:04 +0100850/* Module information */
851MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
852MODULE_DESCRIPTION("PXA SSP/PCM SoC Interface");
853MODULE_LICENSE("GPL");