blob: 48c5298b6bb178e6a12f9022f2fe9d0980635541 [file] [log] [blame]
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +02001/*
2 * clk-si5351.c: Silicon Laboratories Si5351A/B/C I2C Clock Generator
3 *
4 * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
5 * Rabeeh Khoury <rabeeh@solid-run.com>
6 *
7 * References:
8 * [1] "Si5351A/B/C Data Sheet"
9 * http://www.silabs.com/Support%20Documents/TechnicalDocs/Si5351.pdf
10 * [2] "Manually Generating an Si5351 Register Map"
11 * http://www.silabs.com/Support%20Documents/TechnicalDocs/AN619.pdf
12 *
13 * This program is free software; you can redistribute it and/or modify it
14 * under the terms of the GNU General Public License as published by the
15 * Free Software Foundation; either version 2 of the License, or (at your
16 * option) any later version.
17 */
18
19#include <linux/module.h>
20#include <linux/kernel.h>
21#include <linux/clkdev.h>
22#include <linux/clk-provider.h>
23#include <linux/delay.h>
24#include <linux/err.h>
25#include <linux/errno.h>
26#include <linux/rational.h>
27#include <linux/i2c.h>
28#include <linux/of_platform.h>
29#include <linux/platform_data/si5351.h>
30#include <linux/regmap.h>
31#include <linux/slab.h>
32#include <linux/string.h>
33#include <asm/div64.h>
34
35#include "clk-si5351.h"
36
37struct si5351_driver_data;
38
39struct si5351_parameters {
40 unsigned long p1;
41 unsigned long p2;
42 unsigned long p3;
43 int valid;
44};
45
46struct si5351_hw_data {
47 struct clk_hw hw;
48 struct si5351_driver_data *drvdata;
49 struct si5351_parameters params;
50 unsigned char num;
51};
52
53struct si5351_driver_data {
54 enum si5351_variant variant;
55 struct i2c_client *client;
56 struct regmap *regmap;
57 struct clk_onecell_data onecell;
58
59 struct clk *pxtal;
60 const char *pxtal_name;
61 struct clk_hw xtal;
62 struct clk *pclkin;
63 const char *pclkin_name;
64 struct clk_hw clkin;
65
66 struct si5351_hw_data pll[2];
67 struct si5351_hw_data *msynth;
68 struct si5351_hw_data *clkout;
69};
70
Krzysztof Kozlowski8234cae2015-03-20 12:34:10 +010071static const char * const si5351_input_names[] = {
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +020072 "xtal", "clkin"
73};
Krzysztof Kozlowski8234cae2015-03-20 12:34:10 +010074static const char * const si5351_pll_names[] = {
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +020075 "plla", "pllb", "vxco"
76};
Krzysztof Kozlowski8234cae2015-03-20 12:34:10 +010077static const char * const si5351_msynth_names[] = {
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +020078 "ms0", "ms1", "ms2", "ms3", "ms4", "ms5", "ms6", "ms7"
79};
Krzysztof Kozlowski8234cae2015-03-20 12:34:10 +010080static const char * const si5351_clkout_names[] = {
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +020081 "clk0", "clk1", "clk2", "clk3", "clk4", "clk5", "clk6", "clk7"
82};
83
84/*
85 * Si5351 i2c regmap
86 */
87static inline u8 si5351_reg_read(struct si5351_driver_data *drvdata, u8 reg)
88{
89 u32 val;
90 int ret;
91
92 ret = regmap_read(drvdata->regmap, reg, &val);
93 if (ret) {
94 dev_err(&drvdata->client->dev,
95 "unable to read from reg%02x\n", reg);
96 return 0;
97 }
98
99 return (u8)val;
100}
101
102static inline int si5351_bulk_read(struct si5351_driver_data *drvdata,
103 u8 reg, u8 count, u8 *buf)
104{
105 return regmap_bulk_read(drvdata->regmap, reg, buf, count);
106}
107
108static inline int si5351_reg_write(struct si5351_driver_data *drvdata,
109 u8 reg, u8 val)
110{
111 return regmap_write(drvdata->regmap, reg, val);
112}
113
114static inline int si5351_bulk_write(struct si5351_driver_data *drvdata,
115 u8 reg, u8 count, const u8 *buf)
116{
117 return regmap_raw_write(drvdata->regmap, reg, buf, count);
118}
119
120static inline int si5351_set_bits(struct si5351_driver_data *drvdata,
121 u8 reg, u8 mask, u8 val)
122{
123 return regmap_update_bits(drvdata->regmap, reg, mask, val);
124}
125
126static inline u8 si5351_msynth_params_address(int num)
127{
128 if (num > 5)
129 return SI5351_CLK6_PARAMETERS + (num - 6);
130 return SI5351_CLK0_PARAMETERS + (SI5351_PARAMETERS_LENGTH * num);
131}
132
133static void si5351_read_parameters(struct si5351_driver_data *drvdata,
134 u8 reg, struct si5351_parameters *params)
135{
136 u8 buf[SI5351_PARAMETERS_LENGTH];
137
138 switch (reg) {
139 case SI5351_CLK6_PARAMETERS:
140 case SI5351_CLK7_PARAMETERS:
141 buf[0] = si5351_reg_read(drvdata, reg);
142 params->p1 = buf[0];
143 params->p2 = 0;
144 params->p3 = 1;
145 break;
146 default:
147 si5351_bulk_read(drvdata, reg, SI5351_PARAMETERS_LENGTH, buf);
148 params->p1 = ((buf[2] & 0x03) << 16) | (buf[3] << 8) | buf[4];
149 params->p2 = ((buf[5] & 0x0f) << 16) | (buf[6] << 8) | buf[7];
150 params->p3 = ((buf[5] & 0xf0) << 12) | (buf[0] << 8) | buf[1];
151 }
152 params->valid = 1;
153}
154
155static void si5351_write_parameters(struct si5351_driver_data *drvdata,
156 u8 reg, struct si5351_parameters *params)
157{
158 u8 buf[SI5351_PARAMETERS_LENGTH];
159
160 switch (reg) {
161 case SI5351_CLK6_PARAMETERS:
162 case SI5351_CLK7_PARAMETERS:
163 buf[0] = params->p1 & 0xff;
164 si5351_reg_write(drvdata, reg, buf[0]);
165 break;
166 default:
167 buf[0] = ((params->p3 & 0x0ff00) >> 8) & 0xff;
168 buf[1] = params->p3 & 0xff;
169 /* save rdiv and divby4 */
170 buf[2] = si5351_reg_read(drvdata, reg + 2) & ~0x03;
171 buf[2] |= ((params->p1 & 0x30000) >> 16) & 0x03;
172 buf[3] = ((params->p1 & 0x0ff00) >> 8) & 0xff;
173 buf[4] = params->p1 & 0xff;
174 buf[5] = ((params->p3 & 0xf0000) >> 12) |
175 ((params->p2 & 0xf0000) >> 16);
176 buf[6] = ((params->p2 & 0x0ff00) >> 8) & 0xff;
177 buf[7] = params->p2 & 0xff;
178 si5351_bulk_write(drvdata, reg, SI5351_PARAMETERS_LENGTH, buf);
179 }
180}
181
182static bool si5351_regmap_is_volatile(struct device *dev, unsigned int reg)
183{
184 switch (reg) {
185 case SI5351_DEVICE_STATUS:
186 case SI5351_INTERRUPT_STATUS:
187 case SI5351_PLL_RESET:
188 return true;
189 }
190 return false;
191}
192
193static bool si5351_regmap_is_writeable(struct device *dev, unsigned int reg)
194{
195 /* reserved registers */
196 if (reg >= 4 && reg <= 8)
197 return false;
198 if (reg >= 10 && reg <= 14)
199 return false;
200 if (reg >= 173 && reg <= 176)
201 return false;
202 if (reg >= 178 && reg <= 182)
203 return false;
204 /* read-only */
205 if (reg == SI5351_DEVICE_STATUS)
206 return false;
207 return true;
208}
209
Krzysztof Kozlowski8234cae2015-03-20 12:34:10 +0100210static const struct regmap_config si5351_regmap_config = {
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +0200211 .reg_bits = 8,
212 .val_bits = 8,
213 .cache_type = REGCACHE_RBTREE,
214 .max_register = 187,
215 .writeable_reg = si5351_regmap_is_writeable,
216 .volatile_reg = si5351_regmap_is_volatile,
217};
218
219/*
220 * Si5351 xtal clock input
221 */
222static int si5351_xtal_prepare(struct clk_hw *hw)
223{
224 struct si5351_driver_data *drvdata =
225 container_of(hw, struct si5351_driver_data, xtal);
226 si5351_set_bits(drvdata, SI5351_FANOUT_ENABLE,
227 SI5351_XTAL_ENABLE, SI5351_XTAL_ENABLE);
228 return 0;
229}
230
231static void si5351_xtal_unprepare(struct clk_hw *hw)
232{
233 struct si5351_driver_data *drvdata =
234 container_of(hw, struct si5351_driver_data, xtal);
235 si5351_set_bits(drvdata, SI5351_FANOUT_ENABLE,
236 SI5351_XTAL_ENABLE, 0);
237}
238
239static const struct clk_ops si5351_xtal_ops = {
240 .prepare = si5351_xtal_prepare,
241 .unprepare = si5351_xtal_unprepare,
242};
243
244/*
245 * Si5351 clkin clock input (Si5351C only)
246 */
247static int si5351_clkin_prepare(struct clk_hw *hw)
248{
249 struct si5351_driver_data *drvdata =
250 container_of(hw, struct si5351_driver_data, clkin);
251 si5351_set_bits(drvdata, SI5351_FANOUT_ENABLE,
252 SI5351_CLKIN_ENABLE, SI5351_CLKIN_ENABLE);
253 return 0;
254}
255
256static void si5351_clkin_unprepare(struct clk_hw *hw)
257{
258 struct si5351_driver_data *drvdata =
259 container_of(hw, struct si5351_driver_data, clkin);
260 si5351_set_bits(drvdata, SI5351_FANOUT_ENABLE,
261 SI5351_CLKIN_ENABLE, 0);
262}
263
264/*
265 * CMOS clock source constraints:
266 * The input frequency range of the PLL is 10Mhz to 40MHz.
267 * If CLKIN is >40MHz, the input divider must be used.
268 */
269static unsigned long si5351_clkin_recalc_rate(struct clk_hw *hw,
270 unsigned long parent_rate)
271{
272 struct si5351_driver_data *drvdata =
273 container_of(hw, struct si5351_driver_data, clkin);
274 unsigned long rate;
275 unsigned char idiv;
276
277 rate = parent_rate;
278 if (parent_rate > 160000000) {
279 idiv = SI5351_CLKIN_DIV_8;
280 rate /= 8;
281 } else if (parent_rate > 80000000) {
282 idiv = SI5351_CLKIN_DIV_4;
283 rate /= 4;
284 } else if (parent_rate > 40000000) {
285 idiv = SI5351_CLKIN_DIV_2;
286 rate /= 2;
287 } else {
288 idiv = SI5351_CLKIN_DIV_1;
289 }
290
291 si5351_set_bits(drvdata, SI5351_PLL_INPUT_SOURCE,
292 SI5351_CLKIN_DIV_MASK, idiv);
293
294 dev_dbg(&drvdata->client->dev, "%s - clkin div = %d, rate = %lu\n",
295 __func__, (1 << (idiv >> 6)), rate);
296
297 return rate;
298}
299
300static const struct clk_ops si5351_clkin_ops = {
301 .prepare = si5351_clkin_prepare,
302 .unprepare = si5351_clkin_unprepare,
303 .recalc_rate = si5351_clkin_recalc_rate,
304};
305
306/*
307 * Si5351 vxco clock input (Si5351B only)
308 */
309
310static int si5351_vxco_prepare(struct clk_hw *hw)
311{
312 struct si5351_hw_data *hwdata =
313 container_of(hw, struct si5351_hw_data, hw);
314
315 dev_warn(&hwdata->drvdata->client->dev, "VXCO currently unsupported\n");
316
317 return 0;
318}
319
320static void si5351_vxco_unprepare(struct clk_hw *hw)
321{
322}
323
324static unsigned long si5351_vxco_recalc_rate(struct clk_hw *hw,
325 unsigned long parent_rate)
326{
327 return 0;
328}
329
330static int si5351_vxco_set_rate(struct clk_hw *hw, unsigned long rate,
331 unsigned long parent)
332{
333 return 0;
334}
335
336static const struct clk_ops si5351_vxco_ops = {
337 .prepare = si5351_vxco_prepare,
338 .unprepare = si5351_vxco_unprepare,
339 .recalc_rate = si5351_vxco_recalc_rate,
340 .set_rate = si5351_vxco_set_rate,
341};
342
343/*
344 * Si5351 pll a/b
345 *
346 * Feedback Multisynth Divider Equations [2]
347 *
348 * fVCO = fIN * (a + b/c)
349 *
350 * with 15 + 0/1048575 <= (a + b/c) <= 90 + 0/1048575 and
351 * fIN = fXTAL or fIN = fCLKIN/CLKIN_DIV
352 *
353 * Feedback Multisynth Register Equations
354 *
355 * (1) MSNx_P1[17:0] = 128 * a + floor(128 * b/c) - 512
356 * (2) MSNx_P2[19:0] = 128 * b - c * floor(128 * b/c) = (128*b) mod c
357 * (3) MSNx_P3[19:0] = c
358 *
359 * Transposing (2) yields: (4) floor(128 * b/c) = (128 * b / MSNx_P2)/c
360 *
361 * Using (4) on (1) yields:
362 * MSNx_P1 = 128 * a + (128 * b/MSNx_P2)/c - 512
363 * MSNx_P1 + 512 + MSNx_P2/c = 128 * a + 128 * b/c
364 *
365 * a + b/c = (MSNx_P1 + MSNx_P2/MSNx_P3 + 512)/128
366 * = (MSNx_P1*MSNx_P3 + MSNx_P2 + 512*MSNx_P3)/(128*MSNx_P3)
367 *
368 */
369static int _si5351_pll_reparent(struct si5351_driver_data *drvdata,
370 int num, enum si5351_pll_src parent)
371{
372 u8 mask = (num == 0) ? SI5351_PLLA_SOURCE : SI5351_PLLB_SOURCE;
373
374 if (parent == SI5351_PLL_SRC_DEFAULT)
375 return 0;
376
377 if (num > 2)
378 return -EINVAL;
379
380 if (drvdata->variant != SI5351_VARIANT_C &&
381 parent != SI5351_PLL_SRC_XTAL)
382 return -EINVAL;
383
384 si5351_set_bits(drvdata, SI5351_PLL_INPUT_SOURCE, mask,
385 (parent == SI5351_PLL_SRC_XTAL) ? 0 : mask);
386 return 0;
387}
388
389static unsigned char si5351_pll_get_parent(struct clk_hw *hw)
390{
391 struct si5351_hw_data *hwdata =
392 container_of(hw, struct si5351_hw_data, hw);
393 u8 mask = (hwdata->num == 0) ? SI5351_PLLA_SOURCE : SI5351_PLLB_SOURCE;
394 u8 val;
395
396 val = si5351_reg_read(hwdata->drvdata, SI5351_PLL_INPUT_SOURCE);
397
398 return (val & mask) ? 1 : 0;
399}
400
401static int si5351_pll_set_parent(struct clk_hw *hw, u8 index)
402{
403 struct si5351_hw_data *hwdata =
404 container_of(hw, struct si5351_hw_data, hw);
405
406 if (hwdata->drvdata->variant != SI5351_VARIANT_C &&
407 index > 0)
408 return -EPERM;
409
410 if (index > 1)
411 return -EINVAL;
412
413 return _si5351_pll_reparent(hwdata->drvdata, hwdata->num,
414 (index == 0) ? SI5351_PLL_SRC_XTAL :
415 SI5351_PLL_SRC_CLKIN);
416}
417
418static unsigned long si5351_pll_recalc_rate(struct clk_hw *hw,
419 unsigned long parent_rate)
420{
421 struct si5351_hw_data *hwdata =
422 container_of(hw, struct si5351_hw_data, hw);
423 u8 reg = (hwdata->num == 0) ? SI5351_PLLA_PARAMETERS :
424 SI5351_PLLB_PARAMETERS;
425 unsigned long long rate;
426
427 if (!hwdata->params.valid)
428 si5351_read_parameters(hwdata->drvdata, reg, &hwdata->params);
429
430 if (hwdata->params.p3 == 0)
431 return parent_rate;
432
433 /* fVCO = fIN * (P1*P3 + 512*P3 + P2)/(128*P3) */
434 rate = hwdata->params.p1 * hwdata->params.p3;
435 rate += 512 * hwdata->params.p3;
436 rate += hwdata->params.p2;
437 rate *= parent_rate;
438 do_div(rate, 128 * hwdata->params.p3);
439
440 dev_dbg(&hwdata->drvdata->client->dev,
441 "%s - %s: p1 = %lu, p2 = %lu, p3 = %lu, parent_rate = %lu, rate = %lu\n",
442 __func__, __clk_get_name(hwdata->hw.clk),
443 hwdata->params.p1, hwdata->params.p2, hwdata->params.p3,
444 parent_rate, (unsigned long)rate);
445
446 return (unsigned long)rate;
447}
448
449static long si5351_pll_round_rate(struct clk_hw *hw, unsigned long rate,
450 unsigned long *parent_rate)
451{
452 struct si5351_hw_data *hwdata =
453 container_of(hw, struct si5351_hw_data, hw);
454 unsigned long rfrac, denom, a, b, c;
455 unsigned long long lltmp;
456
457 if (rate < SI5351_PLL_VCO_MIN)
458 rate = SI5351_PLL_VCO_MIN;
459 if (rate > SI5351_PLL_VCO_MAX)
460 rate = SI5351_PLL_VCO_MAX;
461
462 /* determine integer part of feedback equation */
463 a = rate / *parent_rate;
464
465 if (a < SI5351_PLL_A_MIN)
466 rate = *parent_rate * SI5351_PLL_A_MIN;
467 if (a > SI5351_PLL_A_MAX)
468 rate = *parent_rate * SI5351_PLL_A_MAX;
469
470 /* find best approximation for b/c = fVCO mod fIN */
471 denom = 1000 * 1000;
472 lltmp = rate % (*parent_rate);
473 lltmp *= denom;
474 do_div(lltmp, *parent_rate);
475 rfrac = (unsigned long)lltmp;
476
477 b = 0;
478 c = 1;
479 if (rfrac)
480 rational_best_approximation(rfrac, denom,
481 SI5351_PLL_B_MAX, SI5351_PLL_C_MAX, &b, &c);
482
483 /* calculate parameters */
484 hwdata->params.p3 = c;
485 hwdata->params.p2 = (128 * b) % c;
486 hwdata->params.p1 = 128 * a;
487 hwdata->params.p1 += (128 * b / c);
488 hwdata->params.p1 -= 512;
489
490 /* recalculate rate by fIN * (a + b/c) */
491 lltmp = *parent_rate;
492 lltmp *= b;
493 do_div(lltmp, c);
494
495 rate = (unsigned long)lltmp;
496 rate += *parent_rate * a;
497
498 dev_dbg(&hwdata->drvdata->client->dev,
499 "%s - %s: a = %lu, b = %lu, c = %lu, parent_rate = %lu, rate = %lu\n",
500 __func__, __clk_get_name(hwdata->hw.clk), a, b, c,
501 *parent_rate, rate);
502
503 return rate;
504}
505
506static int si5351_pll_set_rate(struct clk_hw *hw, unsigned long rate,
507 unsigned long parent_rate)
508{
509 struct si5351_hw_data *hwdata =
510 container_of(hw, struct si5351_hw_data, hw);
511 u8 reg = (hwdata->num == 0) ? SI5351_PLLA_PARAMETERS :
512 SI5351_PLLB_PARAMETERS;
513
514 /* write multisynth parameters */
515 si5351_write_parameters(hwdata->drvdata, reg, &hwdata->params);
516
517 /* plla/pllb ctrl is in clk6/clk7 ctrl registers */
518 si5351_set_bits(hwdata->drvdata, SI5351_CLK6_CTRL + hwdata->num,
519 SI5351_CLK_INTEGER_MODE,
520 (hwdata->params.p2 == 0) ? SI5351_CLK_INTEGER_MODE : 0);
521
522 dev_dbg(&hwdata->drvdata->client->dev,
523 "%s - %s: p1 = %lu, p2 = %lu, p3 = %lu, parent_rate = %lu, rate = %lu\n",
524 __func__, __clk_get_name(hwdata->hw.clk),
525 hwdata->params.p1, hwdata->params.p2, hwdata->params.p3,
526 parent_rate, rate);
527
528 return 0;
529}
530
531static const struct clk_ops si5351_pll_ops = {
532 .set_parent = si5351_pll_set_parent,
533 .get_parent = si5351_pll_get_parent,
534 .recalc_rate = si5351_pll_recalc_rate,
535 .round_rate = si5351_pll_round_rate,
536 .set_rate = si5351_pll_set_rate,
537};
538
539/*
540 * Si5351 multisync divider
541 *
542 * for fOUT <= 150 MHz:
543 *
544 * fOUT = (fIN * (a + b/c)) / CLKOUTDIV
545 *
546 * with 6 + 0/1048575 <= (a + b/c) <= 1800 + 0/1048575 and
547 * fIN = fVCO0, fVCO1
548 *
549 * Output Clock Multisynth Register Equations
550 *
551 * MSx_P1[17:0] = 128 * a + floor(128 * b/c) - 512
552 * MSx_P2[19:0] = 128 * b - c * floor(128 * b/c) = (128*b) mod c
553 * MSx_P3[19:0] = c
554 *
Sergej Sawazki2073b5e2015-05-11 10:44:50 +0200555 * MS[6,7] are integer (P1) divide only, P1 = divide value,
556 * P2 and P3 are not applicable
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +0200557 *
558 * for 150MHz < fOUT <= 160MHz:
559 *
560 * MSx_P1 = 0, MSx_P2 = 0, MSx_P3 = 1, MSx_INT = 1, MSx_DIVBY4 = 11b
561 */
562static int _si5351_msynth_reparent(struct si5351_driver_data *drvdata,
563 int num, enum si5351_multisynth_src parent)
564{
565 if (parent == SI5351_MULTISYNTH_SRC_DEFAULT)
566 return 0;
567
568 if (num > 8)
569 return -EINVAL;
570
571 si5351_set_bits(drvdata, SI5351_CLK0_CTRL + num, SI5351_CLK_PLL_SELECT,
572 (parent == SI5351_MULTISYNTH_SRC_VCO0) ? 0 :
573 SI5351_CLK_PLL_SELECT);
574 return 0;
575}
576
577static unsigned char si5351_msynth_get_parent(struct clk_hw *hw)
578{
579 struct si5351_hw_data *hwdata =
580 container_of(hw, struct si5351_hw_data, hw);
581 u8 val;
582
583 val = si5351_reg_read(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num);
584
585 return (val & SI5351_CLK_PLL_SELECT) ? 1 : 0;
586}
587
588static int si5351_msynth_set_parent(struct clk_hw *hw, u8 index)
589{
590 struct si5351_hw_data *hwdata =
591 container_of(hw, struct si5351_hw_data, hw);
592
593 return _si5351_msynth_reparent(hwdata->drvdata, hwdata->num,
594 (index == 0) ? SI5351_MULTISYNTH_SRC_VCO0 :
595 SI5351_MULTISYNTH_SRC_VCO1);
596}
597
598static unsigned long si5351_msynth_recalc_rate(struct clk_hw *hw,
599 unsigned long parent_rate)
600{
601 struct si5351_hw_data *hwdata =
602 container_of(hw, struct si5351_hw_data, hw);
603 u8 reg = si5351_msynth_params_address(hwdata->num);
604 unsigned long long rate;
605 unsigned long m;
606
607 if (!hwdata->params.valid)
608 si5351_read_parameters(hwdata->drvdata, reg, &hwdata->params);
609
610 if (hwdata->params.p3 == 0)
611 return parent_rate;
612
613 /*
614 * multisync0-5: fOUT = (128 * P3 * fIN) / (P1*P3 + P2 + 512*P3)
615 * multisync6-7: fOUT = fIN / P1
616 */
617 rate = parent_rate;
618 if (hwdata->num > 5) {
619 m = hwdata->params.p1;
620 } else if ((si5351_reg_read(hwdata->drvdata, reg + 2) &
621 SI5351_OUTPUT_CLK_DIVBY4) == SI5351_OUTPUT_CLK_DIVBY4) {
622 m = 4;
623 } else {
624 rate *= 128 * hwdata->params.p3;
625 m = hwdata->params.p1 * hwdata->params.p3;
626 m += hwdata->params.p2;
627 m += 512 * hwdata->params.p3;
628 }
629
630 if (m == 0)
631 return 0;
632 do_div(rate, m);
633
634 dev_dbg(&hwdata->drvdata->client->dev,
635 "%s - %s: p1 = %lu, p2 = %lu, p3 = %lu, m = %lu, parent_rate = %lu, rate = %lu\n",
636 __func__, __clk_get_name(hwdata->hw.clk),
637 hwdata->params.p1, hwdata->params.p2, hwdata->params.p3,
638 m, parent_rate, (unsigned long)rate);
639
640 return (unsigned long)rate;
641}
642
643static long si5351_msynth_round_rate(struct clk_hw *hw, unsigned long rate,
644 unsigned long *parent_rate)
645{
646 struct si5351_hw_data *hwdata =
647 container_of(hw, struct si5351_hw_data, hw);
648 unsigned long long lltmp;
649 unsigned long a, b, c;
650 int divby4;
651
652 /* multisync6-7 can only handle freqencies < 150MHz */
653 if (hwdata->num >= 6 && rate > SI5351_MULTISYNTH67_MAX_FREQ)
654 rate = SI5351_MULTISYNTH67_MAX_FREQ;
655
656 /* multisync frequency is 1MHz .. 160MHz */
657 if (rate > SI5351_MULTISYNTH_MAX_FREQ)
658 rate = SI5351_MULTISYNTH_MAX_FREQ;
659 if (rate < SI5351_MULTISYNTH_MIN_FREQ)
660 rate = SI5351_MULTISYNTH_MIN_FREQ;
661
662 divby4 = 0;
663 if (rate > SI5351_MULTISYNTH_DIVBY4_FREQ)
664 divby4 = 1;
665
666 /* multisync can set pll */
667 if (__clk_get_flags(hwdata->hw.clk) & CLK_SET_RATE_PARENT) {
668 /*
669 * find largest integer divider for max
670 * vco frequency and given target rate
671 */
672 if (divby4 == 0) {
673 lltmp = SI5351_PLL_VCO_MAX;
674 do_div(lltmp, rate);
675 a = (unsigned long)lltmp;
676 } else
677 a = 4;
678
679 b = 0;
680 c = 1;
681
682 *parent_rate = a * rate;
Sergej Sawazki2073b5e2015-05-11 10:44:50 +0200683 } else if (hwdata->num >= 6) {
684 /* determine the closest integer divider */
685 a = DIV_ROUND_CLOSEST(*parent_rate, rate);
686 if (a < SI5351_MULTISYNTH_A_MIN)
687 a = SI5351_MULTISYNTH_A_MIN;
688 if (a > SI5351_MULTISYNTH67_A_MAX)
689 a = SI5351_MULTISYNTH67_A_MAX;
690
691 b = 0;
692 c = 1;
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +0200693 } else {
694 unsigned long rfrac, denom;
695
696 /* disable divby4 */
697 if (divby4) {
698 rate = SI5351_MULTISYNTH_DIVBY4_FREQ;
699 divby4 = 0;
700 }
701
702 /* determine integer part of divider equation */
703 a = *parent_rate / rate;
704 if (a < SI5351_MULTISYNTH_A_MIN)
705 a = SI5351_MULTISYNTH_A_MIN;
Sergej Sawazki2073b5e2015-05-11 10:44:50 +0200706 if (a > SI5351_MULTISYNTH_A_MAX)
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +0200707 a = SI5351_MULTISYNTH_A_MAX;
708
709 /* find best approximation for b/c = fVCO mod fOUT */
710 denom = 1000 * 1000;
711 lltmp = (*parent_rate) % rate;
712 lltmp *= denom;
713 do_div(lltmp, rate);
714 rfrac = (unsigned long)lltmp;
715
716 b = 0;
717 c = 1;
718 if (rfrac)
719 rational_best_approximation(rfrac, denom,
720 SI5351_MULTISYNTH_B_MAX, SI5351_MULTISYNTH_C_MAX,
721 &b, &c);
722 }
723
724 /* recalculate rate by fOUT = fIN / (a + b/c) */
725 lltmp = *parent_rate;
726 lltmp *= c;
727 do_div(lltmp, a * c + b);
728 rate = (unsigned long)lltmp;
729
730 /* calculate parameters */
731 if (divby4) {
732 hwdata->params.p3 = 1;
733 hwdata->params.p2 = 0;
734 hwdata->params.p1 = 0;
Sergej Sawazki2073b5e2015-05-11 10:44:50 +0200735 } else if (hwdata->num >= 6) {
736 hwdata->params.p3 = 0;
737 hwdata->params.p2 = 0;
738 hwdata->params.p1 = a;
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +0200739 } else {
740 hwdata->params.p3 = c;
741 hwdata->params.p2 = (128 * b) % c;
742 hwdata->params.p1 = 128 * a;
743 hwdata->params.p1 += (128 * b / c);
744 hwdata->params.p1 -= 512;
745 }
746
747 dev_dbg(&hwdata->drvdata->client->dev,
748 "%s - %s: a = %lu, b = %lu, c = %lu, divby4 = %d, parent_rate = %lu, rate = %lu\n",
749 __func__, __clk_get_name(hwdata->hw.clk), a, b, c, divby4,
750 *parent_rate, rate);
751
752 return rate;
753}
754
755static int si5351_msynth_set_rate(struct clk_hw *hw, unsigned long rate,
756 unsigned long parent_rate)
757{
758 struct si5351_hw_data *hwdata =
759 container_of(hw, struct si5351_hw_data, hw);
760 u8 reg = si5351_msynth_params_address(hwdata->num);
761 int divby4 = 0;
762
763 /* write multisynth parameters */
764 si5351_write_parameters(hwdata->drvdata, reg, &hwdata->params);
765
766 if (rate > SI5351_MULTISYNTH_DIVBY4_FREQ)
767 divby4 = 1;
768
769 /* enable/disable integer mode and divby4 on multisynth0-5 */
770 if (hwdata->num < 6) {
771 si5351_set_bits(hwdata->drvdata, reg + 2,
772 SI5351_OUTPUT_CLK_DIVBY4,
773 (divby4) ? SI5351_OUTPUT_CLK_DIVBY4 : 0);
774 si5351_set_bits(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num,
775 SI5351_CLK_INTEGER_MODE,
776 (hwdata->params.p2 == 0) ? SI5351_CLK_INTEGER_MODE : 0);
777 }
778
779 dev_dbg(&hwdata->drvdata->client->dev,
780 "%s - %s: p1 = %lu, p2 = %lu, p3 = %lu, divby4 = %d, parent_rate = %lu, rate = %lu\n",
781 __func__, __clk_get_name(hwdata->hw.clk),
782 hwdata->params.p1, hwdata->params.p2, hwdata->params.p3,
783 divby4, parent_rate, rate);
784
785 return 0;
786}
787
788static const struct clk_ops si5351_msynth_ops = {
789 .set_parent = si5351_msynth_set_parent,
790 .get_parent = si5351_msynth_get_parent,
791 .recalc_rate = si5351_msynth_recalc_rate,
792 .round_rate = si5351_msynth_round_rate,
793 .set_rate = si5351_msynth_set_rate,
794};
795
796/*
797 * Si5351 clkout divider
798 */
799static int _si5351_clkout_reparent(struct si5351_driver_data *drvdata,
800 int num, enum si5351_clkout_src parent)
801{
802 u8 val;
803
804 if (num > 8)
805 return -EINVAL;
806
807 switch (parent) {
808 case SI5351_CLKOUT_SRC_MSYNTH_N:
809 val = SI5351_CLK_INPUT_MULTISYNTH_N;
810 break;
811 case SI5351_CLKOUT_SRC_MSYNTH_0_4:
812 /* clk0/clk4 can only connect to its own multisync */
813 if (num == 0 || num == 4)
814 val = SI5351_CLK_INPUT_MULTISYNTH_N;
815 else
816 val = SI5351_CLK_INPUT_MULTISYNTH_0_4;
817 break;
818 case SI5351_CLKOUT_SRC_XTAL:
819 val = SI5351_CLK_INPUT_XTAL;
820 break;
821 case SI5351_CLKOUT_SRC_CLKIN:
822 if (drvdata->variant != SI5351_VARIANT_C)
823 return -EINVAL;
824
825 val = SI5351_CLK_INPUT_CLKIN;
826 break;
827 default:
828 return 0;
829 }
830
831 si5351_set_bits(drvdata, SI5351_CLK0_CTRL + num,
832 SI5351_CLK_INPUT_MASK, val);
833 return 0;
834}
835
836static int _si5351_clkout_set_drive_strength(
837 struct si5351_driver_data *drvdata, int num,
838 enum si5351_drive_strength drive)
839{
840 u8 mask;
841
842 if (num > 8)
843 return -EINVAL;
844
845 switch (drive) {
846 case SI5351_DRIVE_2MA:
847 mask = SI5351_CLK_DRIVE_STRENGTH_2MA;
848 break;
849 case SI5351_DRIVE_4MA:
850 mask = SI5351_CLK_DRIVE_STRENGTH_4MA;
851 break;
852 case SI5351_DRIVE_6MA:
853 mask = SI5351_CLK_DRIVE_STRENGTH_6MA;
854 break;
855 case SI5351_DRIVE_8MA:
856 mask = SI5351_CLK_DRIVE_STRENGTH_8MA;
857 break;
858 default:
859 return 0;
860 }
861
862 si5351_set_bits(drvdata, SI5351_CLK0_CTRL + num,
863 SI5351_CLK_DRIVE_STRENGTH_MASK, mask);
864 return 0;
865}
866
Sebastian Hesselbarth1a0483d2013-05-03 07:33:27 +0200867static int _si5351_clkout_set_disable_state(
868 struct si5351_driver_data *drvdata, int num,
869 enum si5351_disable_state state)
870{
871 u8 reg = (num < 4) ? SI5351_CLK3_0_DISABLE_STATE :
872 SI5351_CLK7_4_DISABLE_STATE;
873 u8 shift = (num < 4) ? (2 * num) : (2 * (num-4));
874 u8 mask = SI5351_CLK_DISABLE_STATE_MASK << shift;
875 u8 val;
876
877 if (num > 8)
878 return -EINVAL;
879
880 switch (state) {
881 case SI5351_DISABLE_LOW:
882 val = SI5351_CLK_DISABLE_STATE_LOW;
883 break;
884 case SI5351_DISABLE_HIGH:
885 val = SI5351_CLK_DISABLE_STATE_HIGH;
886 break;
887 case SI5351_DISABLE_FLOATING:
888 val = SI5351_CLK_DISABLE_STATE_FLOAT;
889 break;
890 case SI5351_DISABLE_NEVER:
891 val = SI5351_CLK_DISABLE_STATE_NEVER;
892 break;
893 default:
894 return 0;
895 }
896
897 si5351_set_bits(drvdata, reg, mask, val << shift);
898
899 return 0;
900}
901
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +0200902static int si5351_clkout_prepare(struct clk_hw *hw)
903{
904 struct si5351_hw_data *hwdata =
905 container_of(hw, struct si5351_hw_data, hw);
906
907 si5351_set_bits(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num,
908 SI5351_CLK_POWERDOWN, 0);
909 si5351_set_bits(hwdata->drvdata, SI5351_OUTPUT_ENABLE_CTRL,
910 (1 << hwdata->num), 0);
911 return 0;
912}
913
914static void si5351_clkout_unprepare(struct clk_hw *hw)
915{
916 struct si5351_hw_data *hwdata =
917 container_of(hw, struct si5351_hw_data, hw);
918
919 si5351_set_bits(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num,
920 SI5351_CLK_POWERDOWN, SI5351_CLK_POWERDOWN);
921 si5351_set_bits(hwdata->drvdata, SI5351_OUTPUT_ENABLE_CTRL,
922 (1 << hwdata->num), (1 << hwdata->num));
923}
924
925static u8 si5351_clkout_get_parent(struct clk_hw *hw)
926{
927 struct si5351_hw_data *hwdata =
928 container_of(hw, struct si5351_hw_data, hw);
929 int index = 0;
930 unsigned char val;
931
932 val = si5351_reg_read(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num);
933 switch (val & SI5351_CLK_INPUT_MASK) {
934 case SI5351_CLK_INPUT_MULTISYNTH_N:
935 index = 0;
936 break;
937 case SI5351_CLK_INPUT_MULTISYNTH_0_4:
938 index = 1;
939 break;
940 case SI5351_CLK_INPUT_XTAL:
941 index = 2;
942 break;
943 case SI5351_CLK_INPUT_CLKIN:
944 index = 3;
945 break;
946 }
947
948 return index;
949}
950
951static int si5351_clkout_set_parent(struct clk_hw *hw, u8 index)
952{
953 struct si5351_hw_data *hwdata =
954 container_of(hw, struct si5351_hw_data, hw);
955 enum si5351_clkout_src parent = SI5351_CLKOUT_SRC_DEFAULT;
956
957 switch (index) {
958 case 0:
959 parent = SI5351_CLKOUT_SRC_MSYNTH_N;
960 break;
961 case 1:
962 parent = SI5351_CLKOUT_SRC_MSYNTH_0_4;
963 break;
964 case 2:
965 parent = SI5351_CLKOUT_SRC_XTAL;
966 break;
967 case 3:
968 parent = SI5351_CLKOUT_SRC_CLKIN;
969 break;
970 }
971
972 return _si5351_clkout_reparent(hwdata->drvdata, hwdata->num, parent);
973}
974
975static unsigned long si5351_clkout_recalc_rate(struct clk_hw *hw,
976 unsigned long parent_rate)
977{
978 struct si5351_hw_data *hwdata =
979 container_of(hw, struct si5351_hw_data, hw);
980 unsigned char reg;
981 unsigned char rdiv;
982
Marek Belisko67e1e222013-05-03 07:53:22 +0200983 if (hwdata->num <= 5)
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +0200984 reg = si5351_msynth_params_address(hwdata->num) + 2;
985 else
986 reg = SI5351_CLK6_7_OUTPUT_DIVIDER;
987
988 rdiv = si5351_reg_read(hwdata->drvdata, reg);
989 if (hwdata->num == 6) {
990 rdiv &= SI5351_OUTPUT_CLK6_DIV_MASK;
991 } else {
992 rdiv &= SI5351_OUTPUT_CLK_DIV_MASK;
993 rdiv >>= SI5351_OUTPUT_CLK_DIV_SHIFT;
994 }
995
996 return parent_rate >> rdiv;
997}
998
999static long si5351_clkout_round_rate(struct clk_hw *hw, unsigned long rate,
1000 unsigned long *parent_rate)
1001{
1002 struct si5351_hw_data *hwdata =
1003 container_of(hw, struct si5351_hw_data, hw);
1004 unsigned char rdiv;
1005
1006 /* clkout6/7 can only handle output freqencies < 150MHz */
1007 if (hwdata->num >= 6 && rate > SI5351_CLKOUT67_MAX_FREQ)
1008 rate = SI5351_CLKOUT67_MAX_FREQ;
1009
1010 /* clkout freqency is 8kHz - 160MHz */
1011 if (rate > SI5351_CLKOUT_MAX_FREQ)
1012 rate = SI5351_CLKOUT_MAX_FREQ;
1013 if (rate < SI5351_CLKOUT_MIN_FREQ)
1014 rate = SI5351_CLKOUT_MIN_FREQ;
1015
1016 /* request frequency if multisync master */
1017 if (__clk_get_flags(hwdata->hw.clk) & CLK_SET_RATE_PARENT) {
1018 /* use r divider for frequencies below 1MHz */
1019 rdiv = SI5351_OUTPUT_CLK_DIV_1;
1020 while (rate < SI5351_MULTISYNTH_MIN_FREQ &&
1021 rdiv < SI5351_OUTPUT_CLK_DIV_128) {
1022 rdiv += 1;
1023 rate *= 2;
1024 }
1025 *parent_rate = rate;
1026 } else {
1027 unsigned long new_rate, new_err, err;
1028
1029 /* round to closed rdiv */
1030 rdiv = SI5351_OUTPUT_CLK_DIV_1;
1031 new_rate = *parent_rate;
1032 err = abs(new_rate - rate);
1033 do {
1034 new_rate >>= 1;
1035 new_err = abs(new_rate - rate);
1036 if (new_err > err || rdiv == SI5351_OUTPUT_CLK_DIV_128)
1037 break;
1038 rdiv++;
1039 err = new_err;
1040 } while (1);
1041 }
1042 rate = *parent_rate >> rdiv;
1043
1044 dev_dbg(&hwdata->drvdata->client->dev,
1045 "%s - %s: rdiv = %u, parent_rate = %lu, rate = %lu\n",
1046 __func__, __clk_get_name(hwdata->hw.clk), (1 << rdiv),
1047 *parent_rate, rate);
1048
1049 return rate;
1050}
1051
1052static int si5351_clkout_set_rate(struct clk_hw *hw, unsigned long rate,
1053 unsigned long parent_rate)
1054{
1055 struct si5351_hw_data *hwdata =
1056 container_of(hw, struct si5351_hw_data, hw);
1057 unsigned long new_rate, new_err, err;
1058 unsigned char rdiv;
1059
1060 /* round to closed rdiv */
1061 rdiv = SI5351_OUTPUT_CLK_DIV_1;
1062 new_rate = parent_rate;
1063 err = abs(new_rate - rate);
1064 do {
1065 new_rate >>= 1;
1066 new_err = abs(new_rate - rate);
1067 if (new_err > err || rdiv == SI5351_OUTPUT_CLK_DIV_128)
1068 break;
1069 rdiv++;
1070 err = new_err;
1071 } while (1);
1072
1073 /* write output divider */
1074 switch (hwdata->num) {
1075 case 6:
1076 si5351_set_bits(hwdata->drvdata, SI5351_CLK6_7_OUTPUT_DIVIDER,
1077 SI5351_OUTPUT_CLK6_DIV_MASK, rdiv);
1078 break;
1079 case 7:
1080 si5351_set_bits(hwdata->drvdata, SI5351_CLK6_7_OUTPUT_DIVIDER,
1081 SI5351_OUTPUT_CLK_DIV_MASK,
1082 rdiv << SI5351_OUTPUT_CLK_DIV_SHIFT);
1083 break;
1084 default:
1085 si5351_set_bits(hwdata->drvdata,
1086 si5351_msynth_params_address(hwdata->num) + 2,
1087 SI5351_OUTPUT_CLK_DIV_MASK,
1088 rdiv << SI5351_OUTPUT_CLK_DIV_SHIFT);
1089 }
1090
1091 /* powerup clkout */
1092 si5351_set_bits(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num,
1093 SI5351_CLK_POWERDOWN, 0);
1094
1095 dev_dbg(&hwdata->drvdata->client->dev,
1096 "%s - %s: rdiv = %u, parent_rate = %lu, rate = %lu\n",
1097 __func__, __clk_get_name(hwdata->hw.clk), (1 << rdiv),
1098 parent_rate, rate);
1099
1100 return 0;
1101}
1102
1103static const struct clk_ops si5351_clkout_ops = {
1104 .prepare = si5351_clkout_prepare,
1105 .unprepare = si5351_clkout_unprepare,
1106 .set_parent = si5351_clkout_set_parent,
1107 .get_parent = si5351_clkout_get_parent,
1108 .recalc_rate = si5351_clkout_recalc_rate,
1109 .round_rate = si5351_clkout_round_rate,
1110 .set_rate = si5351_clkout_set_rate,
1111};
1112
1113/*
1114 * Si5351 i2c probe and DT
1115 */
1116#ifdef CONFIG_OF
1117static const struct of_device_id si5351_dt_ids[] = {
1118 { .compatible = "silabs,si5351a", .data = (void *)SI5351_VARIANT_A, },
1119 { .compatible = "silabs,si5351a-msop",
1120 .data = (void *)SI5351_VARIANT_A3, },
1121 { .compatible = "silabs,si5351b", .data = (void *)SI5351_VARIANT_B, },
1122 { .compatible = "silabs,si5351c", .data = (void *)SI5351_VARIANT_C, },
1123 { }
1124};
1125MODULE_DEVICE_TABLE(of, si5351_dt_ids);
1126
Sebastian Hesselbarth9d43dc72014-01-25 21:48:31 +01001127static int si5351_dt_parse(struct i2c_client *client,
1128 enum si5351_variant variant)
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +02001129{
1130 struct device_node *child, *np = client->dev.of_node;
1131 struct si5351_platform_data *pdata;
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +02001132 struct property *prop;
1133 const __be32 *p;
1134 int num = 0;
1135 u32 val;
1136
1137 if (np == NULL)
1138 return 0;
1139
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +02001140 pdata = devm_kzalloc(&client->dev, sizeof(*pdata), GFP_KERNEL);
1141 if (!pdata)
1142 return -ENOMEM;
1143
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +02001144 /*
1145 * property silabs,pll-source : <num src>, [<..>]
1146 * allow to selectively set pll source
1147 */
1148 of_property_for_each_u32(np, "silabs,pll-source", prop, p, num) {
1149 if (num >= 2) {
1150 dev_err(&client->dev,
1151 "invalid pll %d on pll-source prop\n", num);
1152 return -EINVAL;
1153 }
1154
1155 p = of_prop_next_u32(prop, p, &val);
1156 if (!p) {
1157 dev_err(&client->dev,
1158 "missing pll-source for pll %d\n", num);
1159 return -EINVAL;
1160 }
1161
1162 switch (val) {
1163 case 0:
1164 pdata->pll_src[num] = SI5351_PLL_SRC_XTAL;
1165 break;
1166 case 1:
Sebastian Hesselbarth9d43dc72014-01-25 21:48:31 +01001167 if (variant != SI5351_VARIANT_C) {
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +02001168 dev_err(&client->dev,
1169 "invalid parent %d for pll %d\n",
1170 val, num);
1171 return -EINVAL;
1172 }
1173 pdata->pll_src[num] = SI5351_PLL_SRC_CLKIN;
1174 break;
1175 default:
1176 dev_err(&client->dev,
1177 "invalid parent %d for pll %d\n", val, num);
1178 return -EINVAL;
1179 }
1180 }
1181
1182 /* per clkout properties */
1183 for_each_child_of_node(np, child) {
1184 if (of_property_read_u32(child, "reg", &num)) {
1185 dev_err(&client->dev, "missing reg property of %s\n",
1186 child->name);
1187 return -EINVAL;
1188 }
1189
1190 if (num >= 8 ||
Sebastian Hesselbarth9d43dc72014-01-25 21:48:31 +01001191 (variant == SI5351_VARIANT_A3 && num >= 3)) {
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +02001192 dev_err(&client->dev, "invalid clkout %d\n", num);
1193 return -EINVAL;
1194 }
1195
1196 if (!of_property_read_u32(child, "silabs,multisynth-source",
1197 &val)) {
1198 switch (val) {
1199 case 0:
1200 pdata->clkout[num].multisynth_src =
1201 SI5351_MULTISYNTH_SRC_VCO0;
1202 break;
1203 case 1:
1204 pdata->clkout[num].multisynth_src =
1205 SI5351_MULTISYNTH_SRC_VCO1;
1206 break;
1207 default:
1208 dev_err(&client->dev,
1209 "invalid parent %d for multisynth %d\n",
1210 val, num);
1211 return -EINVAL;
1212 }
1213 }
1214
1215 if (!of_property_read_u32(child, "silabs,clock-source", &val)) {
1216 switch (val) {
1217 case 0:
1218 pdata->clkout[num].clkout_src =
1219 SI5351_CLKOUT_SRC_MSYNTH_N;
1220 break;
1221 case 1:
1222 pdata->clkout[num].clkout_src =
1223 SI5351_CLKOUT_SRC_MSYNTH_0_4;
1224 break;
1225 case 2:
1226 pdata->clkout[num].clkout_src =
1227 SI5351_CLKOUT_SRC_XTAL;
1228 break;
1229 case 3:
Sebastian Hesselbarth9d43dc72014-01-25 21:48:31 +01001230 if (variant != SI5351_VARIANT_C) {
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +02001231 dev_err(&client->dev,
1232 "invalid parent %d for clkout %d\n",
1233 val, num);
1234 return -EINVAL;
1235 }
1236 pdata->clkout[num].clkout_src =
1237 SI5351_CLKOUT_SRC_CLKIN;
1238 break;
1239 default:
1240 dev_err(&client->dev,
1241 "invalid parent %d for clkout %d\n",
1242 val, num);
1243 return -EINVAL;
1244 }
1245 }
1246
1247 if (!of_property_read_u32(child, "silabs,drive-strength",
1248 &val)) {
1249 switch (val) {
1250 case SI5351_DRIVE_2MA:
1251 case SI5351_DRIVE_4MA:
1252 case SI5351_DRIVE_6MA:
1253 case SI5351_DRIVE_8MA:
1254 pdata->clkout[num].drive = val;
1255 break;
1256 default:
1257 dev_err(&client->dev,
1258 "invalid drive strength %d for clkout %d\n",
1259 val, num);
1260 return -EINVAL;
1261 }
1262 }
1263
Sebastian Hesselbarth1a0483d2013-05-03 07:33:27 +02001264 if (!of_property_read_u32(child, "silabs,disable-state",
1265 &val)) {
1266 switch (val) {
1267 case 0:
1268 pdata->clkout[num].disable_state =
1269 SI5351_DISABLE_LOW;
1270 break;
1271 case 1:
1272 pdata->clkout[num].disable_state =
1273 SI5351_DISABLE_HIGH;
1274 break;
1275 case 2:
1276 pdata->clkout[num].disable_state =
1277 SI5351_DISABLE_FLOATING;
1278 break;
1279 case 3:
1280 pdata->clkout[num].disable_state =
1281 SI5351_DISABLE_NEVER;
1282 break;
1283 default:
1284 dev_err(&client->dev,
1285 "invalid disable state %d for clkout %d\n",
1286 val, num);
1287 return -EINVAL;
1288 }
1289 }
1290
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +02001291 if (!of_property_read_u32(child, "clock-frequency", &val))
1292 pdata->clkout[num].rate = val;
1293
1294 pdata->clkout[num].pll_master =
1295 of_property_read_bool(child, "silabs,pll-master");
1296 }
1297 client->dev.platform_data = pdata;
1298
1299 return 0;
1300}
1301#else
Linus Torvaldsd30492a2014-01-28 18:44:53 -08001302static int si5351_dt_parse(struct i2c_client *client, enum si5351_variant variant)
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +02001303{
1304 return 0;
1305}
1306#endif /* CONFIG_OF */
1307
1308static int si5351_i2c_probe(struct i2c_client *client,
1309 const struct i2c_device_id *id)
1310{
Sebastian Hesselbarth9d43dc72014-01-25 21:48:31 +01001311 enum si5351_variant variant = (enum si5351_variant)id->driver_data;
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +02001312 struct si5351_platform_data *pdata;
1313 struct si5351_driver_data *drvdata;
1314 struct clk_init_data init;
1315 struct clk *clk;
1316 const char *parent_names[4];
1317 u8 num_parents, num_clocks;
1318 int ret, n;
1319
Sebastian Hesselbarth9d43dc72014-01-25 21:48:31 +01001320 ret = si5351_dt_parse(client, variant);
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +02001321 if (ret)
1322 return ret;
1323
1324 pdata = client->dev.platform_data;
1325 if (!pdata)
1326 return -EINVAL;
1327
1328 drvdata = devm_kzalloc(&client->dev, sizeof(*drvdata), GFP_KERNEL);
1329 if (drvdata == NULL) {
1330 dev_err(&client->dev, "unable to allocate driver data\n");
1331 return -ENOMEM;
1332 }
1333
1334 i2c_set_clientdata(client, drvdata);
1335 drvdata->client = client;
Sebastian Hesselbarth9d43dc72014-01-25 21:48:31 +01001336 drvdata->variant = variant;
Sebastian Hesselbarth0cd3be62015-05-04 23:04:16 +02001337 drvdata->pxtal = devm_clk_get(&client->dev, "xtal");
1338 drvdata->pclkin = devm_clk_get(&client->dev, "clkin");
1339
1340 if (PTR_ERR(drvdata->pxtal) == -EPROBE_DEFER ||
1341 PTR_ERR(drvdata->pclkin) == -EPROBE_DEFER)
1342 return -EPROBE_DEFER;
1343
1344 /*
1345 * Check for valid parent clock: VARIANT_A and VARIANT_B need XTAL,
1346 * VARIANT_C can have CLKIN instead.
1347 */
1348 if (IS_ERR(drvdata->pxtal) &&
1349 (drvdata->variant != SI5351_VARIANT_C || IS_ERR(drvdata->pclkin))) {
1350 dev_err(&client->dev, "missing parent clock\n");
1351 return -EINVAL;
1352 }
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +02001353
1354 drvdata->regmap = devm_regmap_init_i2c(client, &si5351_regmap_config);
1355 if (IS_ERR(drvdata->regmap)) {
1356 dev_err(&client->dev, "failed to allocate register map\n");
1357 return PTR_ERR(drvdata->regmap);
1358 }
1359
1360 /* Disable interrupts */
1361 si5351_reg_write(drvdata, SI5351_INTERRUPT_MASK, 0xf0);
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +02001362 /* Ensure pll select is on XTAL for Si5351A/B */
1363 if (drvdata->variant != SI5351_VARIANT_C)
1364 si5351_set_bits(drvdata, SI5351_PLL_INPUT_SOURCE,
1365 SI5351_PLLA_SOURCE | SI5351_PLLB_SOURCE, 0);
1366
1367 /* setup clock configuration */
1368 for (n = 0; n < 2; n++) {
1369 ret = _si5351_pll_reparent(drvdata, n, pdata->pll_src[n]);
1370 if (ret) {
1371 dev_err(&client->dev,
1372 "failed to reparent pll %d to %d\n",
1373 n, pdata->pll_src[n]);
1374 return ret;
1375 }
1376 }
1377
1378 for (n = 0; n < 8; n++) {
1379 ret = _si5351_msynth_reparent(drvdata, n,
1380 pdata->clkout[n].multisynth_src);
1381 if (ret) {
1382 dev_err(&client->dev,
1383 "failed to reparent multisynth %d to %d\n",
1384 n, pdata->clkout[n].multisynth_src);
1385 return ret;
1386 }
1387
1388 ret = _si5351_clkout_reparent(drvdata, n,
1389 pdata->clkout[n].clkout_src);
1390 if (ret) {
1391 dev_err(&client->dev,
1392 "failed to reparent clkout %d to %d\n",
1393 n, pdata->clkout[n].clkout_src);
1394 return ret;
1395 }
1396
1397 ret = _si5351_clkout_set_drive_strength(drvdata, n,
1398 pdata->clkout[n].drive);
1399 if (ret) {
1400 dev_err(&client->dev,
1401 "failed set drive strength of clkout%d to %d\n",
1402 n, pdata->clkout[n].drive);
1403 return ret;
1404 }
Sebastian Hesselbarth1a0483d2013-05-03 07:33:27 +02001405
1406 ret = _si5351_clkout_set_disable_state(drvdata, n,
1407 pdata->clkout[n].disable_state);
1408 if (ret) {
1409 dev_err(&client->dev,
1410 "failed set disable state of clkout%d to %d\n",
1411 n, pdata->clkout[n].disable_state);
1412 return ret;
1413 }
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +02001414 }
1415
Sebastian Hesselbarth0cd3be62015-05-04 23:04:16 +02001416 if (!IS_ERR(drvdata->pxtal))
1417 clk_prepare_enable(drvdata->pxtal);
1418 if (!IS_ERR(drvdata->pclkin))
1419 clk_prepare_enable(drvdata->pclkin);
1420
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +02001421 /* register xtal input clock gate */
1422 memset(&init, 0, sizeof(init));
1423 init.name = si5351_input_names[0];
1424 init.ops = &si5351_xtal_ops;
1425 init.flags = 0;
1426 if (!IS_ERR(drvdata->pxtal)) {
1427 drvdata->pxtal_name = __clk_get_name(drvdata->pxtal);
1428 init.parent_names = &drvdata->pxtal_name;
1429 init.num_parents = 1;
1430 }
1431 drvdata->xtal.init = &init;
1432 clk = devm_clk_register(&client->dev, &drvdata->xtal);
1433 if (IS_ERR(clk)) {
1434 dev_err(&client->dev, "unable to register %s\n", init.name);
Sebastian Hesselbarth0cd3be62015-05-04 23:04:16 +02001435 ret = PTR_ERR(clk);
1436 goto err_clk;
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +02001437 }
1438
1439 /* register clkin input clock gate */
1440 if (drvdata->variant == SI5351_VARIANT_C) {
1441 memset(&init, 0, sizeof(init));
1442 init.name = si5351_input_names[1];
1443 init.ops = &si5351_clkin_ops;
1444 if (!IS_ERR(drvdata->pclkin)) {
1445 drvdata->pclkin_name = __clk_get_name(drvdata->pclkin);
1446 init.parent_names = &drvdata->pclkin_name;
1447 init.num_parents = 1;
1448 }
1449 drvdata->clkin.init = &init;
1450 clk = devm_clk_register(&client->dev, &drvdata->clkin);
1451 if (IS_ERR(clk)) {
1452 dev_err(&client->dev, "unable to register %s\n",
1453 init.name);
Sebastian Hesselbarth0cd3be62015-05-04 23:04:16 +02001454 ret = PTR_ERR(clk);
1455 goto err_clk;
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +02001456 }
1457 }
1458
1459 /* Si5351C allows to mux either xtal or clkin to PLL input */
1460 num_parents = (drvdata->variant == SI5351_VARIANT_C) ? 2 : 1;
1461 parent_names[0] = si5351_input_names[0];
1462 parent_names[1] = si5351_input_names[1];
1463
1464 /* register PLLA */
1465 drvdata->pll[0].num = 0;
1466 drvdata->pll[0].drvdata = drvdata;
1467 drvdata->pll[0].hw.init = &init;
1468 memset(&init, 0, sizeof(init));
1469 init.name = si5351_pll_names[0];
1470 init.ops = &si5351_pll_ops;
1471 init.flags = 0;
1472 init.parent_names = parent_names;
1473 init.num_parents = num_parents;
1474 clk = devm_clk_register(&client->dev, &drvdata->pll[0].hw);
1475 if (IS_ERR(clk)) {
1476 dev_err(&client->dev, "unable to register %s\n", init.name);
Sebastian Hesselbarth0cd3be62015-05-04 23:04:16 +02001477 ret = PTR_ERR(clk);
1478 goto err_clk;
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +02001479 }
1480
1481 /* register PLLB or VXCO (Si5351B) */
1482 drvdata->pll[1].num = 1;
1483 drvdata->pll[1].drvdata = drvdata;
1484 drvdata->pll[1].hw.init = &init;
1485 memset(&init, 0, sizeof(init));
1486 if (drvdata->variant == SI5351_VARIANT_B) {
1487 init.name = si5351_pll_names[2];
1488 init.ops = &si5351_vxco_ops;
1489 init.flags = CLK_IS_ROOT;
1490 init.parent_names = NULL;
1491 init.num_parents = 0;
1492 } else {
1493 init.name = si5351_pll_names[1];
1494 init.ops = &si5351_pll_ops;
1495 init.flags = 0;
1496 init.parent_names = parent_names;
1497 init.num_parents = num_parents;
1498 }
1499 clk = devm_clk_register(&client->dev, &drvdata->pll[1].hw);
1500 if (IS_ERR(clk)) {
1501 dev_err(&client->dev, "unable to register %s\n", init.name);
Sebastian Hesselbarth0cd3be62015-05-04 23:04:16 +02001502 ret = PTR_ERR(clk);
1503 goto err_clk;
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +02001504 }
1505
1506 /* register clk multisync and clk out divider */
1507 num_clocks = (drvdata->variant == SI5351_VARIANT_A3) ? 3 : 8;
1508 parent_names[0] = si5351_pll_names[0];
1509 if (drvdata->variant == SI5351_VARIANT_B)
1510 parent_names[1] = si5351_pll_names[2];
1511 else
1512 parent_names[1] = si5351_pll_names[1];
1513
1514 drvdata->msynth = devm_kzalloc(&client->dev, num_clocks *
1515 sizeof(*drvdata->msynth), GFP_KERNEL);
1516 drvdata->clkout = devm_kzalloc(&client->dev, num_clocks *
1517 sizeof(*drvdata->clkout), GFP_KERNEL);
1518
1519 drvdata->onecell.clk_num = num_clocks;
1520 drvdata->onecell.clks = devm_kzalloc(&client->dev,
1521 num_clocks * sizeof(*drvdata->onecell.clks), GFP_KERNEL);
1522
1523 if (WARN_ON(!drvdata->msynth || !drvdata->clkout ||
Sebastian Hesselbarth0cd3be62015-05-04 23:04:16 +02001524 !drvdata->onecell.clks)) {
1525 ret = -ENOMEM;
1526 goto err_clk;
1527 }
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +02001528
1529 for (n = 0; n < num_clocks; n++) {
1530 drvdata->msynth[n].num = n;
1531 drvdata->msynth[n].drvdata = drvdata;
1532 drvdata->msynth[n].hw.init = &init;
1533 memset(&init, 0, sizeof(init));
1534 init.name = si5351_msynth_names[n];
1535 init.ops = &si5351_msynth_ops;
1536 init.flags = 0;
1537 if (pdata->clkout[n].pll_master)
1538 init.flags |= CLK_SET_RATE_PARENT;
1539 init.parent_names = parent_names;
1540 init.num_parents = 2;
1541 clk = devm_clk_register(&client->dev, &drvdata->msynth[n].hw);
1542 if (IS_ERR(clk)) {
1543 dev_err(&client->dev, "unable to register %s\n",
1544 init.name);
Sebastian Hesselbarth0cd3be62015-05-04 23:04:16 +02001545 ret = PTR_ERR(clk);
1546 goto err_clk;
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +02001547 }
1548 }
1549
1550 num_parents = (drvdata->variant == SI5351_VARIANT_C) ? 4 : 3;
1551 parent_names[2] = si5351_input_names[0];
1552 parent_names[3] = si5351_input_names[1];
1553 for (n = 0; n < num_clocks; n++) {
1554 parent_names[0] = si5351_msynth_names[n];
1555 parent_names[1] = (n < 4) ? si5351_msynth_names[0] :
1556 si5351_msynth_names[4];
1557
1558 drvdata->clkout[n].num = n;
1559 drvdata->clkout[n].drvdata = drvdata;
1560 drvdata->clkout[n].hw.init = &init;
1561 memset(&init, 0, sizeof(init));
1562 init.name = si5351_clkout_names[n];
1563 init.ops = &si5351_clkout_ops;
1564 init.flags = 0;
1565 if (pdata->clkout[n].clkout_src == SI5351_CLKOUT_SRC_MSYNTH_N)
1566 init.flags |= CLK_SET_RATE_PARENT;
1567 init.parent_names = parent_names;
1568 init.num_parents = num_parents;
1569 clk = devm_clk_register(&client->dev, &drvdata->clkout[n].hw);
1570 if (IS_ERR(clk)) {
1571 dev_err(&client->dev, "unable to register %s\n",
1572 init.name);
Sebastian Hesselbarth0cd3be62015-05-04 23:04:16 +02001573 ret = PTR_ERR(clk);
1574 goto err_clk;
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +02001575 }
1576 drvdata->onecell.clks[n] = clk;
Marek Belisko6532cb72013-05-03 07:53:23 +02001577
1578 /* set initial clkout rate */
1579 if (pdata->clkout[n].rate != 0) {
1580 int ret;
1581 ret = clk_set_rate(clk, pdata->clkout[n].rate);
1582 if (ret != 0) {
1583 dev_err(&client->dev, "Cannot set rate : %d\n",
1584 ret);
1585 }
1586 }
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +02001587 }
1588
1589 ret = of_clk_add_provider(client->dev.of_node, of_clk_src_onecell_get,
1590 &drvdata->onecell);
1591 if (ret) {
1592 dev_err(&client->dev, "unable to add clk provider\n");
Sebastian Hesselbarth0cd3be62015-05-04 23:04:16 +02001593 goto err_clk;
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +02001594 }
1595
1596 return 0;
Sebastian Hesselbarth0cd3be62015-05-04 23:04:16 +02001597
1598err_clk:
1599 if (!IS_ERR(drvdata->pxtal))
1600 clk_disable_unprepare(drvdata->pxtal);
1601 if (!IS_ERR(drvdata->pclkin))
1602 clk_disable_unprepare(drvdata->pclkin);
1603 return ret;
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +02001604}
1605
1606static const struct i2c_device_id si5351_i2c_ids[] = {
Sebastian Hesselbarth9d43dc72014-01-25 21:48:31 +01001607 { "si5351a", SI5351_VARIANT_A },
1608 { "si5351a-msop", SI5351_VARIANT_A3 },
1609 { "si5351b", SI5351_VARIANT_B },
1610 { "si5351c", SI5351_VARIANT_C },
Sebastian Hesselbarth9abd5f02013-04-11 21:42:29 +02001611 { }
1612};
1613MODULE_DEVICE_TABLE(i2c, si5351_i2c_ids);
1614
1615static struct i2c_driver si5351_driver = {
1616 .driver = {
1617 .name = "si5351",
1618 .of_match_table = of_match_ptr(si5351_dt_ids),
1619 },
1620 .probe = si5351_i2c_probe,
1621 .id_table = si5351_i2c_ids,
1622};
1623module_i2c_driver(si5351_driver);
1624
1625MODULE_AUTHOR("Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com");
1626MODULE_DESCRIPTION("Silicon Labs Si5351A/B/C clock generator driver");
1627MODULE_LICENSE("GPL");