blob: 16d3e7854ced31b17bc388df31447fff474c8e04 [file] [log] [blame]
Eugeni Dodonov45244b82012-05-09 15:37:20 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
28#include "i915_drv.h"
29#include "intel_drv.h"
30
31/* HDMI/DVI modes ignore everything but the last 2 items. So we share
32 * them for both DP and FDI transports, allowing those ports to
33 * automatically adapt to HDMI connections as well
34 */
35static const u32 hsw_ddi_translations_dp[] = {
36 0x00FFFFFF, 0x0006000E, /* DP parameters */
37 0x00D75FFF, 0x0005000A,
38 0x00C30FFF, 0x00040006,
39 0x80AAAFFF, 0x000B0000,
40 0x00FFFFFF, 0x0005000A,
41 0x00D75FFF, 0x000C0004,
42 0x80C30FFF, 0x000B0000,
43 0x00FFFFFF, 0x00040006,
44 0x80D75FFF, 0x000B0000,
45 0x00FFFFFF, 0x00040006 /* HDMI parameters */
46};
47
48static const u32 hsw_ddi_translations_fdi[] = {
49 0x00FFFFFF, 0x0007000E, /* FDI parameters */
50 0x00D75FFF, 0x000F000A,
51 0x00C30FFF, 0x00060006,
52 0x00AAAFFF, 0x001E0000,
53 0x00FFFFFF, 0x000F000A,
54 0x00D75FFF, 0x00160004,
55 0x00C30FFF, 0x001E0000,
56 0x00FFFFFF, 0x00060006,
57 0x00D75FFF, 0x001E0000,
58 0x00FFFFFF, 0x00040006 /* HDMI parameters */
59};
60
Paulo Zanonifc914632012-10-05 12:05:54 -030061static enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder)
62{
Paulo Zanoni0bdee302012-10-15 15:51:38 -030063 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanonifc914632012-10-05 12:05:54 -030064 int type = intel_encoder->type;
65
Paulo Zanoni174edf12012-10-26 19:05:50 -020066 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP ||
Paulo Zanoni00c09d72012-10-26 19:05:52 -020067 type == INTEL_OUTPUT_HDMI || type == INTEL_OUTPUT_UNKNOWN) {
Paulo Zanoni174edf12012-10-26 19:05:50 -020068 struct intel_digital_port *intel_dig_port =
69 enc_to_dig_port(encoder);
70 return intel_dig_port->port;
Paulo Zanoni0bdee302012-10-15 15:51:38 -030071
Paulo Zanonifc914632012-10-05 12:05:54 -030072 } else if (type == INTEL_OUTPUT_ANALOG) {
73 return PORT_E;
Paulo Zanoni0bdee302012-10-15 15:51:38 -030074
Paulo Zanonifc914632012-10-05 12:05:54 -030075 } else {
76 DRM_ERROR("Invalid DDI encoder type %d\n", type);
77 BUG();
78 }
79}
80
Eugeni Dodonov45244b82012-05-09 15:37:20 -030081/* On Haswell, DDI port buffers must be programmed with correct values
82 * in advance. The buffer values are different for FDI and DP modes,
83 * but the HDMI/DVI fields are shared among those. So we program the DDI
84 * in either FDI or DP modes only, as HDMI connections will work with both
85 * of those
86 */
Paulo Zanonic1f63f92012-11-23 15:30:37 -020087static void intel_prepare_ddi_buffers(struct drm_device *dev, enum port port,
88 bool use_fdi_mode)
Eugeni Dodonov45244b82012-05-09 15:37:20 -030089{
90 struct drm_i915_private *dev_priv = dev->dev_private;
91 u32 reg;
92 int i;
93 const u32 *ddi_translations = ((use_fdi_mode) ?
94 hsw_ddi_translations_fdi :
95 hsw_ddi_translations_dp);
96
97 DRM_DEBUG_DRIVER("Initializing DDI buffers for port %c in %s mode\n",
98 port_name(port),
99 use_fdi_mode ? "FDI" : "DP");
100
101 WARN((use_fdi_mode && (port != PORT_E)),
102 "Programming port %c in FDI mode, this probably will not work.\n",
103 port_name(port));
104
105 for (i=0, reg=DDI_BUF_TRANS(port); i < ARRAY_SIZE(hsw_ddi_translations_fdi); i++) {
106 I915_WRITE(reg, ddi_translations[i]);
107 reg += 4;
108 }
109}
110
111/* Program DDI buffers translations for DP. By default, program ports A-D in DP
112 * mode and port E for FDI.
113 */
114void intel_prepare_ddi(struct drm_device *dev)
115{
116 int port;
117
118 if (IS_HASWELL(dev)) {
119 for (port = PORT_A; port < PORT_E; port++)
120 intel_prepare_ddi_buffers(dev, port, false);
121
122 /* DDI E is the suggested one to work in FDI mode, so program is as such by
123 * default. It will have to be re-programmed in case a digital DP output
124 * will be detected on it
125 */
126 intel_prepare_ddi_buffers(dev, PORT_E, true);
127 }
128}
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300129
130static const long hsw_ddi_buf_ctl_values[] = {
131 DDI_BUF_EMP_400MV_0DB_HSW,
132 DDI_BUF_EMP_400MV_3_5DB_HSW,
133 DDI_BUF_EMP_400MV_6DB_HSW,
134 DDI_BUF_EMP_400MV_9_5DB_HSW,
135 DDI_BUF_EMP_600MV_0DB_HSW,
136 DDI_BUF_EMP_600MV_3_5DB_HSW,
137 DDI_BUF_EMP_600MV_6DB_HSW,
138 DDI_BUF_EMP_800MV_0DB_HSW,
139 DDI_BUF_EMP_800MV_3_5DB_HSW
140};
141
142
143/* Starting with Haswell, different DDI ports can work in FDI mode for
144 * connection to the PCH-located connectors. For this, it is necessary to train
145 * both the DDI port and PCH receiver for the desired DDI buffer settings.
146 *
147 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
148 * please note that when FDI mode is active on DDI E, it shares 2 lines with
149 * DDI A (which is used for eDP)
150 */
151
152void hsw_fdi_link_train(struct drm_crtc *crtc)
153{
154 struct drm_device *dev = crtc->dev;
155 struct drm_i915_private *dev_priv = dev->dev_private;
156 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni04945642012-11-01 21:00:59 -0200157 u32 temp, i, rx_ctl_val;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300158
Paulo Zanoni04945642012-11-01 21:00:59 -0200159 /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
160 * mode set "sequence for CRT port" document:
161 * - TP1 to TP2 time with the default value
162 * - FDI delay to 90h
163 */
164 I915_WRITE(_FDI_RXA_MISC, FDI_RX_PWRDN_LANE1_VAL(2) |
165 FDI_RX_PWRDN_LANE0_VAL(2) |
166 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
167
168 /* Enable the PCH Receiver FDI PLL */
169 rx_ctl_val = FDI_RX_PLL_ENABLE | FDI_RX_ENHANCE_FRAME_ENABLE |
170 ((intel_crtc->fdi_lanes - 1) << 19);
171 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
172 POSTING_READ(_FDI_RXA_CTL);
173 udelay(220);
174
175 /* Switch from Rawclk to PCDclk */
176 rx_ctl_val |= FDI_PCDCLK;
177 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
178
179 /* Configure Port Clock Select */
180 I915_WRITE(PORT_CLK_SEL(PORT_E), intel_crtc->ddi_pll_sel);
181
182 /* Start the training iterating through available voltages and emphasis,
183 * testing each value twice. */
184 for (i = 0; i < ARRAY_SIZE(hsw_ddi_buf_ctl_values) * 2; i++) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300185 /* Configure DP_TP_CTL with auto-training */
186 I915_WRITE(DP_TP_CTL(PORT_E),
187 DP_TP_CTL_FDI_AUTOTRAIN |
188 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
189 DP_TP_CTL_LINK_TRAIN_PAT1 |
190 DP_TP_CTL_ENABLE);
191
192 /* Configure and enable DDI_BUF_CTL for DDI E with next voltage */
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300193 I915_WRITE(DDI_BUF_CTL(PORT_E),
Paulo Zanoni04945642012-11-01 21:00:59 -0200194 DDI_BUF_CTL_ENABLE |
195 ((intel_crtc->fdi_lanes - 1) << 1) |
196 hsw_ddi_buf_ctl_values[i / 2]);
197 POSTING_READ(DDI_BUF_CTL(PORT_E));
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300198
199 udelay(600);
200
Paulo Zanoni04945642012-11-01 21:00:59 -0200201 /* Program PCH FDI Receiver TU */
202 I915_WRITE(_FDI_RXA_TUSIZE1, TU_SIZE(64));
Eugeni Dodonov4acf5182012-07-04 20:15:16 -0300203
Paulo Zanoni04945642012-11-01 21:00:59 -0200204 /* Enable PCH FDI Receiver with auto-training */
205 rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
206 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
207 POSTING_READ(_FDI_RXA_CTL);
208
209 /* Wait for FDI receiver lane calibration */
210 udelay(30);
211
212 /* Unset FDI_RX_MISC pwrdn lanes */
213 temp = I915_READ(_FDI_RXA_MISC);
214 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
215 I915_WRITE(_FDI_RXA_MISC, temp);
216 POSTING_READ(_FDI_RXA_MISC);
217
218 /* Wait for FDI auto training time */
219 udelay(5);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300220
221 temp = I915_READ(DP_TP_STATUS(PORT_E));
222 if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
Paulo Zanoni04945642012-11-01 21:00:59 -0200223 DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300224
225 /* Enable normal pixel sending for FDI */
226 I915_WRITE(DP_TP_CTL(PORT_E),
Paulo Zanoni04945642012-11-01 21:00:59 -0200227 DP_TP_CTL_FDI_AUTOTRAIN |
228 DP_TP_CTL_LINK_TRAIN_NORMAL |
229 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
230 DP_TP_CTL_ENABLE);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300231
Paulo Zanoni04945642012-11-01 21:00:59 -0200232 return;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300233 }
Paulo Zanoni04945642012-11-01 21:00:59 -0200234
235 /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
236 I915_WRITE(DP_TP_CTL(PORT_E),
237 I915_READ(DP_TP_CTL(PORT_E)) & ~DP_TP_CTL_ENABLE);
238
239 rx_ctl_val &= ~FDI_RX_ENABLE;
240 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
241
242 /* Reset FDI_RX_MISC pwrdn lanes */
243 temp = I915_READ(_FDI_RXA_MISC);
244 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
245 temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
246 I915_WRITE(_FDI_RXA_MISC, temp);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300247 }
248
Paulo Zanoni04945642012-11-01 21:00:59 -0200249 DRM_ERROR("FDI link training failed!\n");
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300250}
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -0300251
Eugeni Dodonov12a13a32012-05-09 15:37:29 -0300252/* WRPLL clock dividers */
253struct wrpll_tmds_clock {
254 u32 clock;
255 u16 p; /* Post divider */
256 u16 n2; /* Feedback divider */
257 u16 r2; /* Reference divider */
258};
259
Paulo Zanoni126e9be2012-08-10 10:03:03 -0300260/* Table of matching values for WRPLL clocks programming for each frequency.
261 * The code assumes this table is sorted. */
Eugeni Dodonov12a13a32012-05-09 15:37:29 -0300262static const struct wrpll_tmds_clock wrpll_tmds_clock_table[] = {
263 {19750, 38, 25, 18},
264 {20000, 48, 32, 18},
265 {21000, 36, 21, 15},
266 {21912, 42, 29, 17},
267 {22000, 36, 22, 15},
268 {23000, 36, 23, 15},
269 {23500, 40, 40, 23},
270 {23750, 26, 16, 14},
Eugeni Dodonov12a13a32012-05-09 15:37:29 -0300271 {24000, 36, 24, 15},
272 {25000, 36, 25, 15},
273 {25175, 26, 40, 33},
274 {25200, 30, 21, 15},
275 {26000, 36, 26, 15},
276 {27000, 30, 21, 14},
277 {27027, 18, 100, 111},
278 {27500, 30, 29, 19},
279 {28000, 34, 30, 17},
280 {28320, 26, 30, 22},
281 {28322, 32, 42, 25},
282 {28750, 24, 23, 18},
283 {29000, 30, 29, 18},
284 {29750, 32, 30, 17},
285 {30000, 30, 25, 15},
286 {30750, 30, 41, 24},
287 {31000, 30, 31, 18},
288 {31500, 30, 28, 16},
289 {32000, 30, 32, 18},
290 {32500, 28, 32, 19},
291 {33000, 24, 22, 15},
292 {34000, 28, 30, 17},
293 {35000, 26, 32, 19},
294 {35500, 24, 30, 19},
295 {36000, 26, 26, 15},
296 {36750, 26, 46, 26},
297 {37000, 24, 23, 14},
298 {37762, 22, 40, 26},
299 {37800, 20, 21, 15},
300 {38000, 24, 27, 16},
301 {38250, 24, 34, 20},
302 {39000, 24, 26, 15},
303 {40000, 24, 32, 18},
304 {40500, 20, 21, 14},
305 {40541, 22, 147, 89},
306 {40750, 18, 19, 14},
307 {41000, 16, 17, 14},
308 {41500, 22, 44, 26},
309 {41540, 22, 44, 26},
310 {42000, 18, 21, 15},
311 {42500, 22, 45, 26},
312 {43000, 20, 43, 27},
313 {43163, 20, 24, 15},
314 {44000, 18, 22, 15},
315 {44900, 20, 108, 65},
316 {45000, 20, 25, 15},
317 {45250, 20, 52, 31},
318 {46000, 18, 23, 15},
319 {46750, 20, 45, 26},
320 {47000, 20, 40, 23},
321 {48000, 18, 24, 15},
322 {49000, 18, 49, 30},
323 {49500, 16, 22, 15},
324 {50000, 18, 25, 15},
325 {50500, 18, 32, 19},
326 {51000, 18, 34, 20},
327 {52000, 18, 26, 15},
328 {52406, 14, 34, 25},
329 {53000, 16, 22, 14},
330 {54000, 16, 24, 15},
331 {54054, 16, 173, 108},
332 {54500, 14, 24, 17},
333 {55000, 12, 22, 18},
334 {56000, 14, 45, 31},
335 {56250, 16, 25, 15},
336 {56750, 14, 25, 17},
337 {57000, 16, 27, 16},
338 {58000, 16, 43, 25},
339 {58250, 16, 38, 22},
340 {58750, 16, 40, 23},
341 {59000, 14, 26, 17},
342 {59341, 14, 40, 26},
343 {59400, 16, 44, 25},
344 {60000, 16, 32, 18},
345 {60500, 12, 39, 29},
346 {61000, 14, 49, 31},
347 {62000, 14, 37, 23},
348 {62250, 14, 42, 26},
349 {63000, 12, 21, 15},
350 {63500, 14, 28, 17},
351 {64000, 12, 27, 19},
352 {65000, 14, 32, 19},
353 {65250, 12, 29, 20},
354 {65500, 12, 32, 22},
355 {66000, 12, 22, 15},
356 {66667, 14, 38, 22},
357 {66750, 10, 21, 17},
358 {67000, 14, 33, 19},
359 {67750, 14, 58, 33},
360 {68000, 14, 30, 17},
361 {68179, 14, 46, 26},
362 {68250, 14, 46, 26},
363 {69000, 12, 23, 15},
364 {70000, 12, 28, 18},
365 {71000, 12, 30, 19},
366 {72000, 12, 24, 15},
367 {73000, 10, 23, 17},
368 {74000, 12, 23, 14},
369 {74176, 8, 100, 91},
370 {74250, 10, 22, 16},
371 {74481, 12, 43, 26},
372 {74500, 10, 29, 21},
373 {75000, 12, 25, 15},
374 {75250, 10, 39, 28},
375 {76000, 12, 27, 16},
376 {77000, 12, 53, 31},
377 {78000, 12, 26, 15},
378 {78750, 12, 28, 16},
379 {79000, 10, 38, 26},
380 {79500, 10, 28, 19},
381 {80000, 12, 32, 18},
382 {81000, 10, 21, 14},
383 {81081, 6, 100, 111},
384 {81624, 8, 29, 24},
385 {82000, 8, 17, 14},
386 {83000, 10, 40, 26},
387 {83950, 10, 28, 18},
388 {84000, 10, 28, 18},
389 {84750, 6, 16, 17},
390 {85000, 6, 17, 18},
391 {85250, 10, 30, 19},
392 {85750, 10, 27, 17},
393 {86000, 10, 43, 27},
394 {87000, 10, 29, 18},
395 {88000, 10, 44, 27},
396 {88500, 10, 41, 25},
397 {89000, 10, 28, 17},
398 {89012, 6, 90, 91},
399 {89100, 10, 33, 20},
400 {90000, 10, 25, 15},
401 {91000, 10, 32, 19},
402 {92000, 10, 46, 27},
403 {93000, 10, 31, 18},
404 {94000, 10, 40, 23},
405 {94500, 10, 28, 16},
406 {95000, 10, 44, 25},
407 {95654, 10, 39, 22},
408 {95750, 10, 39, 22},
409 {96000, 10, 32, 18},
410 {97000, 8, 23, 16},
411 {97750, 8, 42, 29},
412 {98000, 8, 45, 31},
413 {99000, 8, 22, 15},
414 {99750, 8, 34, 23},
415 {100000, 6, 20, 18},
416 {100500, 6, 19, 17},
417 {101000, 6, 37, 33},
418 {101250, 8, 21, 14},
419 {102000, 6, 17, 15},
420 {102250, 6, 25, 22},
421 {103000, 8, 29, 19},
422 {104000, 8, 37, 24},
423 {105000, 8, 28, 18},
424 {106000, 8, 22, 14},
425 {107000, 8, 46, 29},
426 {107214, 8, 27, 17},
427 {108000, 8, 24, 15},
428 {108108, 8, 173, 108},
429 {109000, 6, 23, 19},
Eugeni Dodonov12a13a32012-05-09 15:37:29 -0300430 {110000, 6, 22, 18},
431 {110013, 6, 22, 18},
432 {110250, 8, 49, 30},
433 {110500, 8, 36, 22},
434 {111000, 8, 23, 14},
435 {111264, 8, 150, 91},
436 {111375, 8, 33, 20},
437 {112000, 8, 63, 38},
438 {112500, 8, 25, 15},
439 {113100, 8, 57, 34},
440 {113309, 8, 42, 25},
441 {114000, 8, 27, 16},
442 {115000, 6, 23, 18},
443 {116000, 8, 43, 25},
444 {117000, 8, 26, 15},
445 {117500, 8, 40, 23},
446 {118000, 6, 38, 29},
447 {119000, 8, 30, 17},
448 {119500, 8, 46, 26},
449 {119651, 8, 39, 22},
450 {120000, 8, 32, 18},
451 {121000, 6, 39, 29},
452 {121250, 6, 31, 23},
453 {121750, 6, 23, 17},
454 {122000, 6, 42, 31},
455 {122614, 6, 30, 22},
456 {123000, 6, 41, 30},
457 {123379, 6, 37, 27},
458 {124000, 6, 51, 37},
459 {125000, 6, 25, 18},
460 {125250, 4, 13, 14},
461 {125750, 4, 27, 29},
462 {126000, 6, 21, 15},
463 {127000, 6, 24, 17},
464 {127250, 6, 41, 29},
465 {128000, 6, 27, 19},
466 {129000, 6, 43, 30},
467 {129859, 4, 25, 26},
468 {130000, 6, 26, 18},
469 {130250, 6, 42, 29},
470 {131000, 6, 32, 22},
471 {131500, 6, 38, 26},
472 {131850, 6, 41, 28},
473 {132000, 6, 22, 15},
474 {132750, 6, 28, 19},
475 {133000, 6, 34, 23},
476 {133330, 6, 37, 25},
477 {134000, 6, 61, 41},
478 {135000, 6, 21, 14},
479 {135250, 6, 167, 111},
480 {136000, 6, 62, 41},
481 {137000, 6, 35, 23},
482 {138000, 6, 23, 15},
483 {138500, 6, 40, 26},
484 {138750, 6, 37, 24},
485 {139000, 6, 34, 22},
486 {139050, 6, 34, 22},
487 {139054, 6, 34, 22},
488 {140000, 6, 28, 18},
489 {141000, 6, 36, 23},
490 {141500, 6, 22, 14},
491 {142000, 6, 30, 19},
492 {143000, 6, 27, 17},
493 {143472, 4, 17, 16},
494 {144000, 6, 24, 15},
495 {145000, 6, 29, 18},
496 {146000, 6, 47, 29},
497 {146250, 6, 26, 16},
498 {147000, 6, 49, 30},
499 {147891, 6, 23, 14},
500 {148000, 6, 23, 14},
501 {148250, 6, 28, 17},
502 {148352, 4, 100, 91},
503 {148500, 6, 33, 20},
504 {149000, 6, 48, 29},
505 {150000, 6, 25, 15},
506 {151000, 4, 19, 17},
507 {152000, 6, 27, 16},
508 {152280, 6, 44, 26},
509 {153000, 6, 34, 20},
510 {154000, 6, 53, 31},
511 {155000, 6, 31, 18},
512 {155250, 6, 50, 29},
513 {155750, 6, 45, 26},
514 {156000, 6, 26, 15},
515 {157000, 6, 61, 35},
516 {157500, 6, 28, 16},
517 {158000, 6, 65, 37},
518 {158250, 6, 44, 25},
519 {159000, 6, 53, 30},
520 {159500, 6, 39, 22},
521 {160000, 6, 32, 18},
522 {161000, 4, 31, 26},
523 {162000, 4, 18, 15},
524 {162162, 4, 131, 109},
525 {162500, 4, 53, 44},
526 {163000, 4, 29, 24},
527 {164000, 4, 17, 14},
528 {165000, 4, 22, 18},
529 {166000, 4, 32, 26},
530 {167000, 4, 26, 21},
531 {168000, 4, 46, 37},
532 {169000, 4, 104, 83},
533 {169128, 4, 64, 51},
534 {169500, 4, 39, 31},
535 {170000, 4, 34, 27},
536 {171000, 4, 19, 15},
537 {172000, 4, 51, 40},
538 {172750, 4, 32, 25},
539 {172800, 4, 32, 25},
540 {173000, 4, 41, 32},
541 {174000, 4, 49, 38},
542 {174787, 4, 22, 17},
543 {175000, 4, 35, 27},
544 {176000, 4, 30, 23},
545 {177000, 4, 38, 29},
546 {178000, 4, 29, 22},
547 {178500, 4, 37, 28},
548 {179000, 4, 53, 40},
549 {179500, 4, 73, 55},
550 {180000, 4, 20, 15},
551 {181000, 4, 55, 41},
552 {182000, 4, 31, 23},
553 {183000, 4, 42, 31},
554 {184000, 4, 30, 22},
555 {184750, 4, 26, 19},
556 {185000, 4, 37, 27},
557 {186000, 4, 51, 37},
558 {187000, 4, 36, 26},
559 {188000, 4, 32, 23},
560 {189000, 4, 21, 15},
561 {190000, 4, 38, 27},
562 {190960, 4, 41, 29},
563 {191000, 4, 41, 29},
564 {192000, 4, 27, 19},
565 {192250, 4, 37, 26},
566 {193000, 4, 20, 14},
567 {193250, 4, 53, 37},
568 {194000, 4, 23, 16},
569 {194208, 4, 23, 16},
570 {195000, 4, 26, 18},
571 {196000, 4, 45, 31},
572 {197000, 4, 35, 24},
573 {197750, 4, 41, 28},
574 {198000, 4, 22, 15},
575 {198500, 4, 25, 17},
576 {199000, 4, 28, 19},
577 {200000, 4, 37, 25},
578 {201000, 4, 61, 41},
579 {202000, 4, 112, 75},
580 {202500, 4, 21, 14},
581 {203000, 4, 146, 97},
582 {204000, 4, 62, 41},
583 {204750, 4, 44, 29},
584 {205000, 4, 38, 25},
585 {206000, 4, 29, 19},
586 {207000, 4, 23, 15},
587 {207500, 4, 40, 26},
588 {208000, 4, 37, 24},
589 {208900, 4, 48, 31},
590 {209000, 4, 48, 31},
591 {209250, 4, 31, 20},
592 {210000, 4, 28, 18},
593 {211000, 4, 25, 16},
594 {212000, 4, 22, 14},
595 {213000, 4, 30, 19},
596 {213750, 4, 38, 24},
597 {214000, 4, 46, 29},
598 {214750, 4, 35, 22},
599 {215000, 4, 43, 27},
600 {216000, 4, 24, 15},
601 {217000, 4, 37, 23},
602 {218000, 4, 42, 26},
603 {218250, 4, 42, 26},
604 {218750, 4, 34, 21},
605 {219000, 4, 47, 29},
Eugeni Dodonov12a13a32012-05-09 15:37:29 -0300606 {220000, 4, 44, 27},
607 {220640, 4, 49, 30},
608 {220750, 4, 36, 22},
609 {221000, 4, 36, 22},
610 {222000, 4, 23, 14},
611 {222525, 4, 28, 17},
612 {222750, 4, 33, 20},
613 {227000, 4, 37, 22},
614 {230250, 4, 29, 17},
615 {233500, 4, 38, 22},
616 {235000, 4, 40, 23},
617 {238000, 4, 30, 17},
618 {241500, 2, 17, 19},
619 {245250, 2, 20, 22},
620 {247750, 2, 22, 24},
621 {253250, 2, 15, 16},
622 {256250, 2, 18, 19},
623 {262500, 2, 31, 32},
624 {267250, 2, 66, 67},
625 {268500, 2, 94, 95},
626 {270000, 2, 14, 14},
627 {272500, 2, 77, 76},
628 {273750, 2, 57, 56},
629 {280750, 2, 24, 23},
630 {281250, 2, 23, 22},
631 {286000, 2, 17, 16},
632 {291750, 2, 26, 24},
633 {296703, 2, 56, 51},
634 {297000, 2, 22, 20},
635 {298000, 2, 21, 19},
636};
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300637
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200638static void intel_ddi_mode_set(struct drm_encoder *encoder,
639 struct drm_display_mode *mode,
640 struct drm_display_mode *adjusted_mode)
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300641{
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300642 struct drm_crtc *crtc = encoder->crtc;
643 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300644 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
645 int port = intel_ddi_get_encoder_port(intel_encoder);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300646 int pipe = intel_crtc->pipe;
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300647 int type = intel_encoder->type;
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300648
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300649 DRM_DEBUG_KMS("Preparing DDI mode for Haswell on port %c, pipe %c\n",
650 port_name(port), pipe_name(pipe));
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300651
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300652 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
653 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Wang Xingchao4f078542012-08-09 16:52:16 +0800654
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300655 intel_dp->DP = DDI_BUF_CTL_ENABLE | DDI_BUF_EMP_400MV_0DB_HSW;
656 switch (intel_dp->lane_count) {
657 case 1:
658 intel_dp->DP |= DDI_PORT_WIDTH_X1;
659 break;
660 case 2:
661 intel_dp->DP |= DDI_PORT_WIDTH_X2;
662 break;
663 case 4:
664 intel_dp->DP |= DDI_PORT_WIDTH_X4;
665 break;
666 default:
667 intel_dp->DP |= DDI_PORT_WIDTH_X4;
668 WARN(1, "Unexpected DP lane count %d\n",
669 intel_dp->lane_count);
670 break;
671 }
672
Takashi Iwai8fed6192012-11-19 18:06:51 +0100673 if (intel_dp->has_audio) {
674 DRM_DEBUG_DRIVER("DP audio on pipe %c on DDI\n",
675 pipe_name(intel_crtc->pipe));
676
677 /* write eld */
678 DRM_DEBUG_DRIVER("DP audio: write eld information\n");
679 intel_write_eld(encoder, adjusted_mode);
680 }
681
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300682 intel_dp_init_link_config(intel_dp);
683
684 } else if (type == INTEL_OUTPUT_HDMI) {
685 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
686
687 if (intel_hdmi->has_audio) {
688 /* Proper support for digital audio needs a new logic
689 * and a new set of registers, so we leave it for future
690 * patch bombing.
691 */
692 DRM_DEBUG_DRIVER("HDMI audio on pipe %c on DDI\n",
693 pipe_name(intel_crtc->pipe));
694
695 /* write eld */
696 DRM_DEBUG_DRIVER("HDMI audio: write eld information\n");
697 intel_write_eld(encoder, adjusted_mode);
698 }
699
700 intel_hdmi->set_infoframes(encoder, adjusted_mode);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300701 }
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300702}
703
704static struct intel_encoder *
705intel_ddi_get_crtc_encoder(struct drm_crtc *crtc)
706{
707 struct drm_device *dev = crtc->dev;
708 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
709 struct intel_encoder *intel_encoder, *ret = NULL;
710 int num_encoders = 0;
711
712 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
713 ret = intel_encoder;
714 num_encoders++;
715 }
716
717 if (num_encoders != 1)
718 WARN(1, "%d encoders on crtc for pipe %d\n", num_encoders,
719 intel_crtc->pipe);
720
721 BUG_ON(ret == NULL);
722 return ret;
723}
724
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300725void intel_ddi_put_crtc_pll(struct drm_crtc *crtc)
726{
727 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
728 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
729 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
730 uint32_t val;
731
732 switch (intel_crtc->ddi_pll_sel) {
733 case PORT_CLK_SEL_SPLL:
734 plls->spll_refcount--;
735 if (plls->spll_refcount == 0) {
736 DRM_DEBUG_KMS("Disabling SPLL\n");
737 val = I915_READ(SPLL_CTL);
738 WARN_ON(!(val & SPLL_PLL_ENABLE));
739 I915_WRITE(SPLL_CTL, val & ~SPLL_PLL_ENABLE);
740 POSTING_READ(SPLL_CTL);
741 }
742 break;
743 case PORT_CLK_SEL_WRPLL1:
744 plls->wrpll1_refcount--;
745 if (plls->wrpll1_refcount == 0) {
746 DRM_DEBUG_KMS("Disabling WRPLL 1\n");
747 val = I915_READ(WRPLL_CTL1);
748 WARN_ON(!(val & WRPLL_PLL_ENABLE));
749 I915_WRITE(WRPLL_CTL1, val & ~WRPLL_PLL_ENABLE);
750 POSTING_READ(WRPLL_CTL1);
751 }
752 break;
753 case PORT_CLK_SEL_WRPLL2:
754 plls->wrpll2_refcount--;
755 if (plls->wrpll2_refcount == 0) {
756 DRM_DEBUG_KMS("Disabling WRPLL 2\n");
757 val = I915_READ(WRPLL_CTL2);
758 WARN_ON(!(val & WRPLL_PLL_ENABLE));
759 I915_WRITE(WRPLL_CTL2, val & ~WRPLL_PLL_ENABLE);
760 POSTING_READ(WRPLL_CTL2);
761 }
762 break;
763 }
764
765 WARN(plls->spll_refcount < 0, "Invalid SPLL refcount\n");
766 WARN(plls->wrpll1_refcount < 0, "Invalid WRPLL1 refcount\n");
767 WARN(plls->wrpll2_refcount < 0, "Invalid WRPLL2 refcount\n");
768
769 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_NONE;
770}
771
772static void intel_ddi_calculate_wrpll(int clock, int *p, int *n2, int *r2)
773{
774 u32 i;
775
776 for (i = 0; i < ARRAY_SIZE(wrpll_tmds_clock_table); i++)
777 if (clock <= wrpll_tmds_clock_table[i].clock)
778 break;
779
780 if (i == ARRAY_SIZE(wrpll_tmds_clock_table))
781 i--;
782
783 *p = wrpll_tmds_clock_table[i].p;
784 *n2 = wrpll_tmds_clock_table[i].n2;
785 *r2 = wrpll_tmds_clock_table[i].r2;
786
787 if (wrpll_tmds_clock_table[i].clock != clock)
788 DRM_INFO("WRPLL: using settings for %dKHz on %dKHz mode\n",
789 wrpll_tmds_clock_table[i].clock, clock);
790
791 DRM_DEBUG_KMS("WRPLL: %dKHz refresh rate with p=%d, n2=%d r2=%d\n",
792 clock, *p, *n2, *r2);
793}
794
795bool intel_ddi_pll_mode_set(struct drm_crtc *crtc, int clock)
796{
797 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
798 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Paulo Zanoni068759b2012-10-15 15:51:31 -0300799 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300800 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
801 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
802 int type = intel_encoder->type;
803 enum pipe pipe = intel_crtc->pipe;
804 uint32_t reg, val;
805
806 /* TODO: reuse PLLs when possible (compare values) */
807
808 intel_ddi_put_crtc_pll(crtc);
809
Paulo Zanoni068759b2012-10-15 15:51:31 -0300810 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
811 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
812
813 switch (intel_dp->link_bw) {
814 case DP_LINK_BW_1_62:
815 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
816 break;
817 case DP_LINK_BW_2_7:
818 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
819 break;
820 case DP_LINK_BW_5_4:
821 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
822 break;
823 default:
824 DRM_ERROR("Link bandwidth %d unsupported\n",
825 intel_dp->link_bw);
826 return false;
827 }
828
829 /* We don't need to turn any PLL on because we'll use LCPLL. */
830 return true;
831
832 } else if (type == INTEL_OUTPUT_HDMI) {
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300833 int p, n2, r2;
834
835 if (plls->wrpll1_refcount == 0) {
836 DRM_DEBUG_KMS("Using WRPLL 1 on pipe %c\n",
837 pipe_name(pipe));
838 plls->wrpll1_refcount++;
839 reg = WRPLL_CTL1;
840 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_WRPLL1;
841 } else if (plls->wrpll2_refcount == 0) {
842 DRM_DEBUG_KMS("Using WRPLL 2 on pipe %c\n",
843 pipe_name(pipe));
844 plls->wrpll2_refcount++;
845 reg = WRPLL_CTL2;
846 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_WRPLL2;
847 } else {
848 DRM_ERROR("No WRPLLs available!\n");
849 return false;
850 }
851
852 WARN(I915_READ(reg) & WRPLL_PLL_ENABLE,
853 "WRPLL already enabled\n");
854
855 intel_ddi_calculate_wrpll(clock, &p, &n2, &r2);
856
857 val = WRPLL_PLL_ENABLE | WRPLL_PLL_SELECT_LCPLL_2700 |
858 WRPLL_DIVIDER_REFERENCE(r2) | WRPLL_DIVIDER_FEEDBACK(n2) |
859 WRPLL_DIVIDER_POST(p);
860
861 } else if (type == INTEL_OUTPUT_ANALOG) {
862 if (plls->spll_refcount == 0) {
863 DRM_DEBUG_KMS("Using SPLL on pipe %c\n",
864 pipe_name(pipe));
865 plls->spll_refcount++;
866 reg = SPLL_CTL;
867 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_SPLL;
868 }
869
870 WARN(I915_READ(reg) & SPLL_PLL_ENABLE,
871 "SPLL already enabled\n");
872
Damien Lespiau39bc66c2012-10-11 15:24:04 +0100873 val = SPLL_PLL_ENABLE | SPLL_PLL_FREQ_1350MHz | SPLL_PLL_SSC;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300874
875 } else {
876 WARN(1, "Invalid DDI encoder type %d\n", type);
877 return false;
878 }
879
880 I915_WRITE(reg, val);
881 udelay(20);
882
883 return true;
884}
885
Paulo Zanonidae84792012-10-15 15:51:30 -0300886void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
887{
888 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
890 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Paulo Zanonic9809792012-10-23 18:30:00 -0200891 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonidae84792012-10-15 15:51:30 -0300892 int type = intel_encoder->type;
893 uint32_t temp;
894
895 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
896
Paulo Zanonic9809792012-10-23 18:30:00 -0200897 temp = TRANS_MSA_SYNC_CLK;
Paulo Zanonidae84792012-10-15 15:51:30 -0300898 switch (intel_crtc->bpp) {
899 case 18:
Paulo Zanonic9809792012-10-23 18:30:00 -0200900 temp |= TRANS_MSA_6_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300901 break;
902 case 24:
Paulo Zanonic9809792012-10-23 18:30:00 -0200903 temp |= TRANS_MSA_8_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300904 break;
905 case 30:
Paulo Zanonic9809792012-10-23 18:30:00 -0200906 temp |= TRANS_MSA_10_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300907 break;
908 case 36:
Paulo Zanonic9809792012-10-23 18:30:00 -0200909 temp |= TRANS_MSA_12_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300910 break;
911 default:
Paulo Zanonic9809792012-10-23 18:30:00 -0200912 temp |= TRANS_MSA_8_BPC;
913 WARN(1, "%d bpp unsupported by DDI function\n",
Paulo Zanonidae84792012-10-15 15:51:30 -0300914 intel_crtc->bpp);
915 }
Paulo Zanonic9809792012-10-23 18:30:00 -0200916 I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
Paulo Zanonidae84792012-10-15 15:51:30 -0300917 }
918}
919
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300920void intel_ddi_enable_pipe_func(struct drm_crtc *crtc)
921{
922 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
923 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300924 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300925 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
926 enum pipe pipe = intel_crtc->pipe;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200927 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200928 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300929 int type = intel_encoder->type;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300930 uint32_t temp;
931
Paulo Zanoniad80a812012-10-24 16:06:19 -0200932 /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
933 temp = TRANS_DDI_FUNC_ENABLE;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200934 temp |= TRANS_DDI_SELECT_PORT(port);
Paulo Zanonidfcef252012-08-08 14:15:29 -0300935
936 switch (intel_crtc->bpp) {
937 case 18:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200938 temp |= TRANS_DDI_BPC_6;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300939 break;
940 case 24:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200941 temp |= TRANS_DDI_BPC_8;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300942 break;
943 case 30:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200944 temp |= TRANS_DDI_BPC_10;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300945 break;
946 case 36:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200947 temp |= TRANS_DDI_BPC_12;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300948 break;
949 default:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200950 WARN(1, "%d bpp unsupported by transcoder DDI function\n",
Paulo Zanonidfcef252012-08-08 14:15:29 -0300951 intel_crtc->bpp);
952 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300953
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300954 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -0200955 temp |= TRANS_DDI_PVSYNC;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300956 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -0200957 temp |= TRANS_DDI_PHSYNC;
Paulo Zanonif63eb7c2012-08-08 14:15:28 -0300958
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -0200959 if (cpu_transcoder == TRANSCODER_EDP) {
960 switch (pipe) {
961 case PIPE_A:
962 temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
963 break;
964 case PIPE_B:
965 temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
966 break;
967 case PIPE_C:
968 temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
969 break;
970 default:
971 BUG();
972 break;
973 }
974 }
975
Paulo Zanoni7739c332012-10-15 15:51:29 -0300976 if (type == INTEL_OUTPUT_HDMI) {
977 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300978
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300979 if (intel_hdmi->has_hdmi_sink)
Paulo Zanoniad80a812012-10-24 16:06:19 -0200980 temp |= TRANS_DDI_MODE_SELECT_HDMI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300981 else
Paulo Zanoniad80a812012-10-24 16:06:19 -0200982 temp |= TRANS_DDI_MODE_SELECT_DVI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300983
Paulo Zanoni7739c332012-10-15 15:51:29 -0300984 } else if (type == INTEL_OUTPUT_ANALOG) {
Paulo Zanoniad80a812012-10-24 16:06:19 -0200985 temp |= TRANS_DDI_MODE_SELECT_FDI;
Paulo Zanoni349d7e52012-11-01 18:45:04 -0200986 temp |= (intel_crtc->fdi_lanes - 1) << 1;
Paulo Zanoni7739c332012-10-15 15:51:29 -0300987
988 } else if (type == INTEL_OUTPUT_DISPLAYPORT ||
989 type == INTEL_OUTPUT_EDP) {
990 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
991
Paulo Zanoniad80a812012-10-24 16:06:19 -0200992 temp |= TRANS_DDI_MODE_SELECT_DP_SST;
Paulo Zanoni7739c332012-10-15 15:51:29 -0300993
994 switch (intel_dp->lane_count) {
995 case 1:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200996 temp |= TRANS_DDI_PORT_WIDTH_X1;
Paulo Zanoni7739c332012-10-15 15:51:29 -0300997 break;
998 case 2:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200999 temp |= TRANS_DDI_PORT_WIDTH_X2;
Paulo Zanoni7739c332012-10-15 15:51:29 -03001000 break;
1001 case 4:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001002 temp |= TRANS_DDI_PORT_WIDTH_X4;
Paulo Zanoni7739c332012-10-15 15:51:29 -03001003 break;
1004 default:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001005 temp |= TRANS_DDI_PORT_WIDTH_X4;
Paulo Zanoni7739c332012-10-15 15:51:29 -03001006 WARN(1, "Unsupported lane count %d\n",
1007 intel_dp->lane_count);
1008 }
1009
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001010 } else {
1011 WARN(1, "Invalid encoder type %d for pipe %d\n",
1012 intel_encoder->type, pipe);
1013 }
1014
Paulo Zanoniad80a812012-10-24 16:06:19 -02001015 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001016}
1017
Paulo Zanoniad80a812012-10-24 16:06:19 -02001018void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1019 enum transcoder cpu_transcoder)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001020{
Paulo Zanoniad80a812012-10-24 16:06:19 -02001021 uint32_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001022 uint32_t val = I915_READ(reg);
1023
Paulo Zanoniad80a812012-10-24 16:06:19 -02001024 val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK);
1025 val |= TRANS_DDI_PORT_NONE;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001026 I915_WRITE(reg, val);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001027}
1028
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001029bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
1030{
1031 struct drm_device *dev = intel_connector->base.dev;
1032 struct drm_i915_private *dev_priv = dev->dev_private;
1033 struct intel_encoder *intel_encoder = intel_connector->encoder;
1034 int type = intel_connector->base.connector_type;
1035 enum port port = intel_ddi_get_encoder_port(intel_encoder);
1036 enum pipe pipe = 0;
1037 enum transcoder cpu_transcoder;
1038 uint32_t tmp;
1039
1040 if (!intel_encoder->get_hw_state(intel_encoder, &pipe))
1041 return false;
1042
1043 if (port == PORT_A)
1044 cpu_transcoder = TRANSCODER_EDP;
1045 else
1046 cpu_transcoder = pipe;
1047
1048 tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1049
1050 switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
1051 case TRANS_DDI_MODE_SELECT_HDMI:
1052 case TRANS_DDI_MODE_SELECT_DVI:
1053 return (type == DRM_MODE_CONNECTOR_HDMIA);
1054
1055 case TRANS_DDI_MODE_SELECT_DP_SST:
1056 if (type == DRM_MODE_CONNECTOR_eDP)
1057 return true;
1058 case TRANS_DDI_MODE_SELECT_DP_MST:
1059 return (type == DRM_MODE_CONNECTOR_DisplayPort);
1060
1061 case TRANS_DDI_MODE_SELECT_FDI:
1062 return (type == DRM_MODE_CONNECTOR_VGA);
1063
1064 default:
1065 return false;
1066 }
1067}
1068
Daniel Vetter85234cd2012-07-02 13:27:29 +02001069bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
1070 enum pipe *pipe)
1071{
1072 struct drm_device *dev = encoder->base.dev;
1073 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001074 enum port port = intel_ddi_get_encoder_port(encoder);
Daniel Vetter85234cd2012-07-02 13:27:29 +02001075 u32 tmp;
1076 int i;
1077
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001078 tmp = I915_READ(DDI_BUF_CTL(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001079
1080 if (!(tmp & DDI_BUF_CTL_ENABLE))
1081 return false;
1082
Paulo Zanoniad80a812012-10-24 16:06:19 -02001083 if (port == PORT_A) {
1084 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001085
Paulo Zanoniad80a812012-10-24 16:06:19 -02001086 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
1087 case TRANS_DDI_EDP_INPUT_A_ON:
1088 case TRANS_DDI_EDP_INPUT_A_ONOFF:
1089 *pipe = PIPE_A;
1090 break;
1091 case TRANS_DDI_EDP_INPUT_B_ONOFF:
1092 *pipe = PIPE_B;
1093 break;
1094 case TRANS_DDI_EDP_INPUT_C_ONOFF:
1095 *pipe = PIPE_C;
1096 break;
1097 }
1098
1099 return true;
1100 } else {
1101 for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
1102 tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
1103
1104 if ((tmp & TRANS_DDI_PORT_MASK)
1105 == TRANS_DDI_SELECT_PORT(port)) {
1106 *pipe = i;
1107 return true;
1108 }
Daniel Vetter85234cd2012-07-02 13:27:29 +02001109 }
1110 }
1111
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001112 DRM_DEBUG_KMS("No pipe for ddi port %i found\n", port);
Daniel Vetter85234cd2012-07-02 13:27:29 +02001113
1114 return true;
1115}
1116
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001117static uint32_t intel_ddi_get_crtc_pll(struct drm_i915_private *dev_priv,
1118 enum pipe pipe)
1119{
1120 uint32_t temp, ret;
1121 enum port port;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001122 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1123 pipe);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001124 int i;
1125
Paulo Zanoniad80a812012-10-24 16:06:19 -02001126 if (cpu_transcoder == TRANSCODER_EDP) {
1127 port = PORT_A;
1128 } else {
1129 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1130 temp &= TRANS_DDI_PORT_MASK;
1131
1132 for (i = PORT_B; i <= PORT_E; i++)
1133 if (temp == TRANS_DDI_SELECT_PORT(i))
1134 port = i;
1135 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001136
1137 ret = I915_READ(PORT_CLK_SEL(port));
1138
1139 DRM_DEBUG_KMS("Pipe %c connected to port %c using clock 0x%08x\n",
1140 pipe_name(pipe), port_name(port), ret);
1141
1142 return ret;
1143}
1144
1145void intel_ddi_setup_hw_pll_state(struct drm_device *dev)
1146{
1147 struct drm_i915_private *dev_priv = dev->dev_private;
1148 enum pipe pipe;
1149 struct intel_crtc *intel_crtc;
1150
1151 for_each_pipe(pipe) {
1152 intel_crtc =
1153 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
1154
1155 if (!intel_crtc->active)
1156 continue;
1157
1158 intel_crtc->ddi_pll_sel = intel_ddi_get_crtc_pll(dev_priv,
1159 pipe);
1160
1161 switch (intel_crtc->ddi_pll_sel) {
1162 case PORT_CLK_SEL_SPLL:
1163 dev_priv->ddi_plls.spll_refcount++;
1164 break;
1165 case PORT_CLK_SEL_WRPLL1:
1166 dev_priv->ddi_plls.wrpll1_refcount++;
1167 break;
1168 case PORT_CLK_SEL_WRPLL2:
1169 dev_priv->ddi_plls.wrpll2_refcount++;
1170 break;
1171 }
1172 }
1173}
1174
Paulo Zanonifc914632012-10-05 12:05:54 -03001175void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc)
1176{
1177 struct drm_crtc *crtc = &intel_crtc->base;
1178 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1179 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1180 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001181 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001182
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001183 if (cpu_transcoder != TRANSCODER_EDP)
1184 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1185 TRANS_CLK_SEL_PORT(port));
Paulo Zanonifc914632012-10-05 12:05:54 -03001186}
1187
1188void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc)
1189{
1190 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001191 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001192
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001193 if (cpu_transcoder != TRANSCODER_EDP)
1194 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1195 TRANS_CLK_SEL_DISABLED);
Paulo Zanonifc914632012-10-05 12:05:54 -03001196}
1197
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001198static void intel_ddi_pre_enable(struct intel_encoder *intel_encoder)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001199{
Paulo Zanonic19b0662012-10-15 15:51:41 -03001200 struct drm_encoder *encoder = &intel_encoder->base;
1201 struct drm_crtc *crtc = encoder->crtc;
1202 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1204 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001205 int type = intel_encoder->type;
1206
1207 if (type == INTEL_OUTPUT_EDP) {
1208 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1209 ironlake_edp_panel_vdd_on(intel_dp);
1210 ironlake_edp_panel_on(intel_dp);
1211 ironlake_edp_panel_vdd_off(intel_dp, true);
1212 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001213
1214 WARN_ON(intel_crtc->ddi_pll_sel == PORT_CLK_SEL_NONE);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001215 I915_WRITE(PORT_CLK_SEL(port), intel_crtc->ddi_pll_sel);
Paulo Zanonic19b0662012-10-15 15:51:41 -03001216
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001217 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
Paulo Zanonic19b0662012-10-15 15:51:41 -03001218 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1219
1220 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1221 intel_dp_start_link_train(intel_dp);
1222 intel_dp_complete_link_train(intel_dp);
1223 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001224}
1225
Paulo Zanoni2886e932012-10-05 12:06:00 -03001226static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
1227 enum port port)
1228{
1229 uint32_t reg = DDI_BUF_CTL(port);
1230 int i;
1231
1232 for (i = 0; i < 8; i++) {
1233 udelay(1);
1234 if (I915_READ(reg) & DDI_BUF_IS_IDLE)
1235 return;
1236 }
1237 DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
1238}
1239
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001240static void intel_ddi_post_disable(struct intel_encoder *intel_encoder)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001241{
1242 struct drm_encoder *encoder = &intel_encoder->base;
1243 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
1244 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001245 int type = intel_encoder->type;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001246 uint32_t val;
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001247 bool wait = false;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001248
1249 val = I915_READ(DDI_BUF_CTL(port));
1250 if (val & DDI_BUF_CTL_ENABLE) {
1251 val &= ~DDI_BUF_CTL_ENABLE;
1252 I915_WRITE(DDI_BUF_CTL(port), val);
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001253 wait = true;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001254 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001255
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001256 val = I915_READ(DP_TP_CTL(port));
1257 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1258 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
1259 I915_WRITE(DP_TP_CTL(port), val);
1260
1261 if (wait)
1262 intel_wait_ddi_buf_idle(dev_priv, port);
1263
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001264 if (type == INTEL_OUTPUT_EDP) {
1265 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1266 ironlake_edp_panel_vdd_on(intel_dp);
1267 ironlake_edp_panel_off(intel_dp);
1268 }
1269
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001270 I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
1271}
1272
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001273static void intel_enable_ddi(struct intel_encoder *intel_encoder)
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001274{
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001275 struct drm_encoder *encoder = &intel_encoder->base;
1276 struct drm_device *dev = encoder->dev;
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001277 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001278 enum port port = intel_ddi_get_encoder_port(intel_encoder);
1279 int type = intel_encoder->type;
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001280
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001281 if (type == INTEL_OUTPUT_HDMI) {
1282 /* In HDMI/DVI mode, the port width, and swing/emphasis values
1283 * are ignored so nothing special needs to be done besides
1284 * enabling the port.
1285 */
1286 I915_WRITE(DDI_BUF_CTL(port), DDI_BUF_CTL_ENABLE);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001287 } else if (type == INTEL_OUTPUT_EDP) {
1288 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1289
1290 ironlake_edp_backlight_on(intel_dp);
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001291 }
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001292}
1293
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001294static void intel_disable_ddi(struct intel_encoder *intel_encoder)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001295{
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001296 struct drm_encoder *encoder = &intel_encoder->base;
1297 int type = intel_encoder->type;
1298
1299 if (type == INTEL_OUTPUT_EDP) {
1300 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1301
1302 ironlake_edp_backlight_off(intel_dp);
1303 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001304}
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001305
Paulo Zanonib8fc2f62012-10-23 18:30:05 -02001306int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001307{
1308 if (I915_READ(HSW_FUSE_STRAP) & HSW_CDCLK_LIMIT)
1309 return 450;
1310 else if ((I915_READ(LCPLL_CTL) & LCPLL_CLK_FREQ_MASK) ==
1311 LCPLL_CLK_FREQ_450)
1312 return 450;
Paulo Zanonid567b072012-11-20 13:27:43 -02001313 else if (IS_ULT(dev_priv->dev))
1314 return 338;
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001315 else
1316 return 540;
1317}
1318
1319void intel_ddi_pll_init(struct drm_device *dev)
1320{
1321 struct drm_i915_private *dev_priv = dev->dev_private;
1322 uint32_t val = I915_READ(LCPLL_CTL);
1323
1324 /* The LCPLL register should be turned on by the BIOS. For now let's
1325 * just check its state and print errors in case something is wrong.
1326 * Don't even try to turn it on.
1327 */
1328
1329 DRM_DEBUG_KMS("CDCLK running at %dMHz\n",
1330 intel_ddi_get_cdclk_freq(dev_priv));
1331
1332 if (val & LCPLL_CD_SOURCE_FCLK)
1333 DRM_ERROR("CDCLK source is not LCPLL\n");
1334
1335 if (val & LCPLL_PLL_DISABLE)
1336 DRM_ERROR("LCPLL is disabled\n");
1337}
Paulo Zanonic19b0662012-10-15 15:51:41 -03001338
1339void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder)
1340{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001341 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
1342 struct intel_dp *intel_dp = &intel_dig_port->dp;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001343 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001344 enum port port = intel_dig_port->port;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001345 bool wait;
1346 uint32_t val;
1347
1348 if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
1349 val = I915_READ(DDI_BUF_CTL(port));
1350 if (val & DDI_BUF_CTL_ENABLE) {
1351 val &= ~DDI_BUF_CTL_ENABLE;
1352 I915_WRITE(DDI_BUF_CTL(port), val);
1353 wait = true;
1354 }
1355
1356 val = I915_READ(DP_TP_CTL(port));
1357 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1358 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
1359 I915_WRITE(DP_TP_CTL(port), val);
1360 POSTING_READ(DP_TP_CTL(port));
1361
1362 if (wait)
1363 intel_wait_ddi_buf_idle(dev_priv, port);
1364 }
1365
1366 val = DP_TP_CTL_ENABLE | DP_TP_CTL_MODE_SST |
1367 DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
1368 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
1369 val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
1370 I915_WRITE(DP_TP_CTL(port), val);
1371 POSTING_READ(DP_TP_CTL(port));
1372
1373 intel_dp->DP |= DDI_BUF_CTL_ENABLE;
1374 I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
1375 POSTING_READ(DDI_BUF_CTL(port));
1376
1377 udelay(600);
1378}
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001379
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02001380void intel_ddi_fdi_disable(struct drm_crtc *crtc)
1381{
1382 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1383 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1384 uint32_t val;
1385
1386 intel_ddi_post_disable(intel_encoder);
1387
1388 val = I915_READ(_FDI_RXA_CTL);
1389 val &= ~FDI_RX_ENABLE;
1390 I915_WRITE(_FDI_RXA_CTL, val);
1391
1392 val = I915_READ(_FDI_RXA_MISC);
1393 val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1394 val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1395 I915_WRITE(_FDI_RXA_MISC, val);
1396
1397 val = I915_READ(_FDI_RXA_CTL);
1398 val &= ~FDI_PCDCLK;
1399 I915_WRITE(_FDI_RXA_CTL, val);
1400
1401 val = I915_READ(_FDI_RXA_CTL);
1402 val &= ~FDI_RX_PLL_ENABLE;
1403 I915_WRITE(_FDI_RXA_CTL, val);
1404}
1405
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001406static void intel_ddi_hot_plug(struct intel_encoder *intel_encoder)
1407{
1408 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
1409 int type = intel_encoder->type;
1410
1411 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP)
1412 intel_dp_check_link_status(intel_dp);
1413}
1414
1415static void intel_ddi_destroy(struct drm_encoder *encoder)
1416{
1417 /* HDMI has nothing special to destroy, so we can go with this. */
1418 intel_dp_encoder_destroy(encoder);
1419}
1420
1421static bool intel_ddi_mode_fixup(struct drm_encoder *encoder,
1422 const struct drm_display_mode *mode,
1423 struct drm_display_mode *adjusted_mode)
1424{
1425 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
1426 int type = intel_encoder->type;
1427
1428 WARN(type == INTEL_OUTPUT_UNKNOWN, "mode_fixup() on unknown output!\n");
1429
1430 if (type == INTEL_OUTPUT_HDMI)
1431 return intel_hdmi_mode_fixup(encoder, mode, adjusted_mode);
1432 else
1433 return intel_dp_mode_fixup(encoder, mode, adjusted_mode);
1434}
1435
1436static const struct drm_encoder_funcs intel_ddi_funcs = {
1437 .destroy = intel_ddi_destroy,
1438};
1439
1440static const struct drm_encoder_helper_funcs intel_ddi_helper_funcs = {
1441 .mode_fixup = intel_ddi_mode_fixup,
1442 .mode_set = intel_ddi_mode_set,
1443 .disable = intel_encoder_noop,
1444};
1445
1446void intel_ddi_init(struct drm_device *dev, enum port port)
1447{
1448 struct intel_digital_port *intel_dig_port;
1449 struct intel_encoder *intel_encoder;
1450 struct drm_encoder *encoder;
1451 struct intel_connector *hdmi_connector = NULL;
1452 struct intel_connector *dp_connector = NULL;
1453
1454 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
1455 if (!intel_dig_port)
1456 return;
1457
1458 dp_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
1459 if (!dp_connector) {
1460 kfree(intel_dig_port);
1461 return;
1462 }
1463
1464 if (port != PORT_A) {
1465 hdmi_connector = kzalloc(sizeof(struct intel_connector),
1466 GFP_KERNEL);
1467 if (!hdmi_connector) {
1468 kfree(dp_connector);
1469 kfree(intel_dig_port);
1470 return;
1471 }
1472 }
1473
1474 intel_encoder = &intel_dig_port->base;
1475 encoder = &intel_encoder->base;
1476
1477 drm_encoder_init(dev, encoder, &intel_ddi_funcs,
1478 DRM_MODE_ENCODER_TMDS);
1479 drm_encoder_helper_add(encoder, &intel_ddi_helper_funcs);
1480
1481 intel_encoder->enable = intel_enable_ddi;
1482 intel_encoder->pre_enable = intel_ddi_pre_enable;
1483 intel_encoder->disable = intel_disable_ddi;
1484 intel_encoder->post_disable = intel_ddi_post_disable;
1485 intel_encoder->get_hw_state = intel_ddi_get_hw_state;
1486
1487 intel_dig_port->port = port;
1488 if (hdmi_connector)
1489 intel_dig_port->hdmi.sdvox_reg = DDI_BUF_CTL(port);
1490 else
1491 intel_dig_port->hdmi.sdvox_reg = 0;
1492 intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
1493
1494 intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
1495 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
1496 intel_encoder->cloneable = false;
1497 intel_encoder->hot_plug = intel_ddi_hot_plug;
1498
1499 if (hdmi_connector)
1500 intel_hdmi_init_connector(intel_dig_port, hdmi_connector);
1501 intel_dp_init_connector(intel_dig_port, dp_connector);
1502}