blob: 8f3e865053d446888bc535234bce4477935b5d1f [file] [log] [blame]
Zhangfei Gaoc6da0ba2012-06-15 11:04:08 +08001/*
2 * Driver For Marvell Two-channel DMA Engine
3 *
4 * Copyright: Marvell International Ltd.
5 *
6 * The code contained herein is licensed under the GNU General Public
7 * License. You may obtain a copy of the GNU General Public License
8 * Version 2 or later at the following locations:
9 *
10 */
11
Thierry Reding73312052013-01-21 11:09:00 +010012#include <linux/err.h>
Zhangfei Gaoc6da0ba2012-06-15 11:04:08 +080013#include <linux/module.h>
14#include <linux/init.h>
15#include <linux/types.h>
16#include <linux/interrupt.h>
17#include <linux/dma-mapping.h>
18#include <linux/slab.h>
19#include <linux/dmaengine.h>
20#include <linux/platform_device.h>
21#include <linux/device.h>
22#include <mach/regs-icu.h>
Arnd Bergmann293b2da2012-08-24 15:16:48 +020023#include <linux/platform_data/dma-mmp_tdma.h>
Zhangfei Gaof1a77572012-09-03 11:03:46 +080024#include <linux/of_device.h>
Zhangfei Gaoc6da0ba2012-06-15 11:04:08 +080025
26#include "dmaengine.h"
27
28/*
29 * Two-Channel DMA registers
30 */
31#define TDBCR 0x00 /* Byte Count */
32#define TDSAR 0x10 /* Src Addr */
33#define TDDAR 0x20 /* Dst Addr */
34#define TDNDPR 0x30 /* Next Desc */
35#define TDCR 0x40 /* Control */
36#define TDCP 0x60 /* Priority*/
37#define TDCDPR 0x70 /* Current Desc */
38#define TDIMR 0x80 /* Int Mask */
39#define TDISR 0xa0 /* Int Status */
40
41/* Two-Channel DMA Control Register */
42#define TDCR_SSZ_8_BITS (0x0 << 22) /* Sample Size */
43#define TDCR_SSZ_12_BITS (0x1 << 22)
44#define TDCR_SSZ_16_BITS (0x2 << 22)
45#define TDCR_SSZ_20_BITS (0x3 << 22)
46#define TDCR_SSZ_24_BITS (0x4 << 22)
47#define TDCR_SSZ_32_BITS (0x5 << 22)
48#define TDCR_SSZ_SHIFT (0x1 << 22)
49#define TDCR_SSZ_MASK (0x7 << 22)
50#define TDCR_SSPMOD (0x1 << 21) /* SSP MOD */
51#define TDCR_ABR (0x1 << 20) /* Channel Abort */
52#define TDCR_CDE (0x1 << 17) /* Close Desc Enable */
53#define TDCR_PACKMOD (0x1 << 16) /* Pack Mode (ADMA Only) */
54#define TDCR_CHANACT (0x1 << 14) /* Channel Active */
55#define TDCR_FETCHND (0x1 << 13) /* Fetch Next Desc */
56#define TDCR_CHANEN (0x1 << 12) /* Channel Enable */
57#define TDCR_INTMODE (0x1 << 10) /* Interrupt Mode */
58#define TDCR_CHAINMOD (0x1 << 9) /* Chain Mode */
59#define TDCR_BURSTSZ_MSK (0x7 << 6) /* Burst Size */
60#define TDCR_BURSTSZ_4B (0x0 << 6)
61#define TDCR_BURSTSZ_8B (0x1 << 6)
62#define TDCR_BURSTSZ_16B (0x3 << 6)
63#define TDCR_BURSTSZ_32B (0x6 << 6)
64#define TDCR_BURSTSZ_64B (0x7 << 6)
Qiao Zhou20a90b02013-10-11 09:07:01 +080065#define TDCR_BURSTSZ_SQU_1B (0x5 << 6)
66#define TDCR_BURSTSZ_SQU_2B (0x6 << 6)
67#define TDCR_BURSTSZ_SQU_4B (0x0 << 6)
68#define TDCR_BURSTSZ_SQU_8B (0x1 << 6)
69#define TDCR_BURSTSZ_SQU_16B (0x3 << 6)
Zhangfei Gaoc6da0ba2012-06-15 11:04:08 +080070#define TDCR_BURSTSZ_SQU_32B (0x7 << 6)
71#define TDCR_BURSTSZ_128B (0x5 << 6)
72#define TDCR_DSTDIR_MSK (0x3 << 4) /* Dst Direction */
73#define TDCR_DSTDIR_ADDR_HOLD (0x2 << 4) /* Dst Addr Hold */
74#define TDCR_DSTDIR_ADDR_INC (0x0 << 4) /* Dst Addr Increment */
75#define TDCR_SRCDIR_MSK (0x3 << 2) /* Src Direction */
76#define TDCR_SRCDIR_ADDR_HOLD (0x2 << 2) /* Src Addr Hold */
77#define TDCR_SRCDIR_ADDR_INC (0x0 << 2) /* Src Addr Increment */
78#define TDCR_DSTDESCCONT (0x1 << 1)
79#define TDCR_SRCDESTCONT (0x1 << 0)
80
81/* Two-Channel DMA Int Mask Register */
82#define TDIMR_COMP (0x1 << 0)
83
84/* Two-Channel DMA Int Status Register */
85#define TDISR_COMP (0x1 << 0)
86
87/*
88 * Two-Channel DMA Descriptor Struct
89 * NOTE: desc's buf must be aligned to 16 bytes.
90 */
91struct mmp_tdma_desc {
92 u32 byte_cnt;
93 u32 src_addr;
94 u32 dst_addr;
95 u32 nxt_desc;
96};
97
98enum mmp_tdma_type {
99 MMP_AUD_TDMA = 0,
100 PXA910_SQU,
101};
102
103#define TDMA_ALIGNMENT 3
104#define TDMA_MAX_XFER_BYTES SZ_64K
105
106struct mmp_tdma_chan {
107 struct device *dev;
108 struct dma_chan chan;
109 struct dma_async_tx_descriptor desc;
110 struct tasklet_struct tasklet;
111
112 struct mmp_tdma_desc *desc_arr;
113 phys_addr_t desc_arr_phys;
114 int desc_num;
115 enum dma_transfer_direction dir;
116 dma_addr_t dev_addr;
117 u32 burst_sz;
118 enum dma_slave_buswidth buswidth;
119 enum dma_status status;
120
121 int idx;
122 enum mmp_tdma_type type;
123 int irq;
124 unsigned long reg_base;
125
126 size_t buf_len;
127 size_t period_len;
128 size_t pos;
129};
130
131#define TDMA_CHANNEL_NUM 2
132struct mmp_tdma_device {
133 struct device *dev;
134 void __iomem *base;
135 struct dma_device device;
136 struct mmp_tdma_chan *tdmac[TDMA_CHANNEL_NUM];
Zhangfei Gaoc6da0ba2012-06-15 11:04:08 +0800137};
138
139#define to_mmp_tdma_chan(dchan) container_of(dchan, struct mmp_tdma_chan, chan)
140
141static void mmp_tdma_chan_set_desc(struct mmp_tdma_chan *tdmac, dma_addr_t phys)
142{
143 writel(phys, tdmac->reg_base + TDNDPR);
144 writel(readl(tdmac->reg_base + TDCR) | TDCR_FETCHND,
145 tdmac->reg_base + TDCR);
146}
147
148static void mmp_tdma_enable_chan(struct mmp_tdma_chan *tdmac)
149{
150 /* enable irq */
151 writel(TDIMR_COMP, tdmac->reg_base + TDIMR);
152 /* enable dma chan */
153 writel(readl(tdmac->reg_base + TDCR) | TDCR_CHANEN,
154 tdmac->reg_base + TDCR);
155 tdmac->status = DMA_IN_PROGRESS;
156}
157
158static void mmp_tdma_disable_chan(struct mmp_tdma_chan *tdmac)
159{
160 writel(readl(tdmac->reg_base + TDCR) & ~TDCR_CHANEN,
161 tdmac->reg_base + TDCR);
Qiao Zhou8e3c5182013-06-15 12:51:48 +0800162
163 /* disable irq */
164 writel(0, tdmac->reg_base + TDIMR);
165
Zhangfei Gaoc6da0ba2012-06-15 11:04:08 +0800166 tdmac->status = DMA_SUCCESS;
167}
168
169static void mmp_tdma_resume_chan(struct mmp_tdma_chan *tdmac)
170{
171 writel(readl(tdmac->reg_base + TDCR) | TDCR_CHANEN,
172 tdmac->reg_base + TDCR);
173 tdmac->status = DMA_IN_PROGRESS;
174}
175
176static void mmp_tdma_pause_chan(struct mmp_tdma_chan *tdmac)
177{
178 writel(readl(tdmac->reg_base + TDCR) & ~TDCR_CHANEN,
179 tdmac->reg_base + TDCR);
180 tdmac->status = DMA_PAUSED;
181}
182
183static int mmp_tdma_config_chan(struct mmp_tdma_chan *tdmac)
184{
185 unsigned int tdcr;
186
187 mmp_tdma_disable_chan(tdmac);
188
189 if (tdmac->dir == DMA_MEM_TO_DEV)
190 tdcr = TDCR_DSTDIR_ADDR_HOLD | TDCR_SRCDIR_ADDR_INC;
191 else if (tdmac->dir == DMA_DEV_TO_MEM)
192 tdcr = TDCR_SRCDIR_ADDR_HOLD | TDCR_DSTDIR_ADDR_INC;
193
194 if (tdmac->type == MMP_AUD_TDMA) {
195 tdcr |= TDCR_PACKMOD;
196
197 switch (tdmac->burst_sz) {
198 case 4:
199 tdcr |= TDCR_BURSTSZ_4B;
200 break;
201 case 8:
202 tdcr |= TDCR_BURSTSZ_8B;
203 break;
204 case 16:
205 tdcr |= TDCR_BURSTSZ_16B;
206 break;
207 case 32:
208 tdcr |= TDCR_BURSTSZ_32B;
209 break;
210 case 64:
211 tdcr |= TDCR_BURSTSZ_64B;
212 break;
213 case 128:
214 tdcr |= TDCR_BURSTSZ_128B;
215 break;
216 default:
217 dev_err(tdmac->dev, "mmp_tdma: unknown burst size.\n");
218 return -EINVAL;
219 }
220
221 switch (tdmac->buswidth) {
222 case DMA_SLAVE_BUSWIDTH_1_BYTE:
223 tdcr |= TDCR_SSZ_8_BITS;
224 break;
225 case DMA_SLAVE_BUSWIDTH_2_BYTES:
226 tdcr |= TDCR_SSZ_16_BITS;
227 break;
228 case DMA_SLAVE_BUSWIDTH_4_BYTES:
229 tdcr |= TDCR_SSZ_32_BITS;
230 break;
231 default:
232 dev_err(tdmac->dev, "mmp_tdma: unknown bus size.\n");
233 return -EINVAL;
234 }
235 } else if (tdmac->type == PXA910_SQU) {
Zhangfei Gaoc6da0ba2012-06-15 11:04:08 +0800236 tdcr |= TDCR_SSPMOD;
Qiao Zhou20a90b02013-10-11 09:07:01 +0800237
238 switch (tdmac->burst_sz) {
239 case 1:
240 tdcr |= TDCR_BURSTSZ_SQU_1B;
241 break;
242 case 2:
243 tdcr |= TDCR_BURSTSZ_SQU_2B;
244 break;
245 case 4:
246 tdcr |= TDCR_BURSTSZ_SQU_4B;
247 break;
248 case 8:
249 tdcr |= TDCR_BURSTSZ_SQU_8B;
250 break;
251 case 16:
252 tdcr |= TDCR_BURSTSZ_SQU_16B;
253 break;
254 case 32:
255 tdcr |= TDCR_BURSTSZ_SQU_32B;
256 break;
257 default:
258 dev_err(tdmac->dev, "mmp_tdma: unknown burst size.\n");
259 return -EINVAL;
260 }
Zhangfei Gaoc6da0ba2012-06-15 11:04:08 +0800261 }
262
263 writel(tdcr, tdmac->reg_base + TDCR);
264 return 0;
265}
266
267static int mmp_tdma_clear_chan_irq(struct mmp_tdma_chan *tdmac)
268{
269 u32 reg = readl(tdmac->reg_base + TDISR);
270
271 if (reg & TDISR_COMP) {
272 /* clear irq */
273 reg &= ~TDISR_COMP;
274 writel(reg, tdmac->reg_base + TDISR);
275
276 return 0;
277 }
278 return -EAGAIN;
279}
280
281static irqreturn_t mmp_tdma_chan_handler(int irq, void *dev_id)
282{
283 struct mmp_tdma_chan *tdmac = dev_id;
284
285 if (mmp_tdma_clear_chan_irq(tdmac) == 0) {
286 tdmac->pos = (tdmac->pos + tdmac->period_len) % tdmac->buf_len;
287 tasklet_schedule(&tdmac->tasklet);
288 return IRQ_HANDLED;
289 } else
290 return IRQ_NONE;
291}
292
293static irqreturn_t mmp_tdma_int_handler(int irq, void *dev_id)
294{
295 struct mmp_tdma_device *tdev = dev_id;
296 int i, ret;
297 int irq_num = 0;
298
299 for (i = 0; i < TDMA_CHANNEL_NUM; i++) {
300 struct mmp_tdma_chan *tdmac = tdev->tdmac[i];
301
302 ret = mmp_tdma_chan_handler(irq, tdmac);
303 if (ret == IRQ_HANDLED)
304 irq_num++;
305 }
306
307 if (irq_num)
308 return IRQ_HANDLED;
309 else
310 return IRQ_NONE;
311}
312
313static void dma_do_tasklet(unsigned long data)
314{
315 struct mmp_tdma_chan *tdmac = (struct mmp_tdma_chan *)data;
316
317 if (tdmac->desc.callback)
318 tdmac->desc.callback(tdmac->desc.callback_param);
319
320}
321
322static void mmp_tdma_free_descriptor(struct mmp_tdma_chan *tdmac)
323{
324 struct gen_pool *gpool;
325 int size = tdmac->desc_num * sizeof(struct mmp_tdma_desc);
326
327 gpool = sram_get_gpool("asram");
328 if (tdmac->desc_arr)
329 gen_pool_free(gpool, (unsigned long)tdmac->desc_arr,
330 size);
331 tdmac->desc_arr = NULL;
332
333 return;
334}
335
336static dma_cookie_t mmp_tdma_tx_submit(struct dma_async_tx_descriptor *tx)
337{
338 struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(tx->chan);
339
340 mmp_tdma_chan_set_desc(tdmac, tdmac->desc_arr_phys);
341
342 return 0;
343}
344
345static int mmp_tdma_alloc_chan_resources(struct dma_chan *chan)
346{
347 struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
348 int ret;
349
350 dma_async_tx_descriptor_init(&tdmac->desc, chan);
351 tdmac->desc.tx_submit = mmp_tdma_tx_submit;
352
353 if (tdmac->irq) {
354 ret = devm_request_irq(tdmac->dev, tdmac->irq,
Michael Opdenacker174b5372013-10-13 07:10:51 +0200355 mmp_tdma_chan_handler, 0, "tdma", tdmac);
Zhangfei Gaoc6da0ba2012-06-15 11:04:08 +0800356 if (ret)
357 return ret;
358 }
359 return 1;
360}
361
362static void mmp_tdma_free_chan_resources(struct dma_chan *chan)
363{
364 struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
365
366 if (tdmac->irq)
367 devm_free_irq(tdmac->dev, tdmac->irq, tdmac);
368 mmp_tdma_free_descriptor(tdmac);
369 return;
370}
371
372struct mmp_tdma_desc *mmp_tdma_alloc_descriptor(struct mmp_tdma_chan *tdmac)
373{
374 struct gen_pool *gpool;
375 int size = tdmac->desc_num * sizeof(struct mmp_tdma_desc);
376
377 gpool = sram_get_gpool("asram");
378 if (!gpool)
379 return NULL;
380
381 tdmac->desc_arr = (void *)gen_pool_alloc(gpool, size);
382 if (!tdmac->desc_arr)
383 return NULL;
384
385 tdmac->desc_arr_phys = gen_pool_virt_to_phys(gpool,
386 (unsigned long)tdmac->desc_arr);
387
388 return tdmac->desc_arr;
389}
390
391static struct dma_async_tx_descriptor *mmp_tdma_prep_dma_cyclic(
392 struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
393 size_t period_len, enum dma_transfer_direction direction,
Peter Ujfalusiec8b5e42012-09-14 15:05:47 +0300394 unsigned long flags, void *context)
Zhangfei Gaoc6da0ba2012-06-15 11:04:08 +0800395{
396 struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
397 struct mmp_tdma_desc *desc;
398 int num_periods = buf_len / period_len;
399 int i = 0, buf = 0;
400
401 if (tdmac->status != DMA_SUCCESS)
402 return NULL;
403
404 if (period_len > TDMA_MAX_XFER_BYTES) {
405 dev_err(tdmac->dev,
406 "maximum period size exceeded: %d > %d\n",
407 period_len, TDMA_MAX_XFER_BYTES);
408 goto err_out;
409 }
410
411 tdmac->status = DMA_IN_PROGRESS;
412 tdmac->desc_num = num_periods;
413 desc = mmp_tdma_alloc_descriptor(tdmac);
414 if (!desc)
415 goto err_out;
416
417 while (buf < buf_len) {
418 desc = &tdmac->desc_arr[i];
419
420 if (i + 1 == num_periods)
421 desc->nxt_desc = tdmac->desc_arr_phys;
422 else
423 desc->nxt_desc = tdmac->desc_arr_phys +
424 sizeof(*desc) * (i + 1);
425
426 if (direction == DMA_MEM_TO_DEV) {
427 desc->src_addr = dma_addr;
428 desc->dst_addr = tdmac->dev_addr;
429 } else {
430 desc->src_addr = tdmac->dev_addr;
431 desc->dst_addr = dma_addr;
432 }
433 desc->byte_cnt = period_len;
434 dma_addr += period_len;
435 buf += period_len;
436 i++;
437 }
438
439 tdmac->buf_len = buf_len;
440 tdmac->period_len = period_len;
441 tdmac->pos = 0;
442
443 return &tdmac->desc;
444
445err_out:
446 tdmac->status = DMA_ERROR;
447 return NULL;
448}
449
450static int mmp_tdma_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
451 unsigned long arg)
452{
453 struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
454 struct dma_slave_config *dmaengine_cfg = (void *)arg;
455 int ret = 0;
456
457 switch (cmd) {
458 case DMA_TERMINATE_ALL:
459 mmp_tdma_disable_chan(tdmac);
460 break;
461 case DMA_PAUSE:
462 mmp_tdma_pause_chan(tdmac);
463 break;
464 case DMA_RESUME:
465 mmp_tdma_resume_chan(tdmac);
466 break;
467 case DMA_SLAVE_CONFIG:
468 if (dmaengine_cfg->direction == DMA_DEV_TO_MEM) {
469 tdmac->dev_addr = dmaengine_cfg->src_addr;
470 tdmac->burst_sz = dmaengine_cfg->src_maxburst;
471 tdmac->buswidth = dmaengine_cfg->src_addr_width;
472 } else {
473 tdmac->dev_addr = dmaengine_cfg->dst_addr;
474 tdmac->burst_sz = dmaengine_cfg->dst_maxburst;
475 tdmac->buswidth = dmaengine_cfg->dst_addr_width;
476 }
477 tdmac->dir = dmaengine_cfg->direction;
478 return mmp_tdma_config_chan(tdmac);
479 default:
480 ret = -ENOSYS;
481 }
482
483 return ret;
484}
485
486static enum dma_status mmp_tdma_tx_status(struct dma_chan *chan,
487 dma_cookie_t cookie, struct dma_tx_state *txstate)
488{
489 struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
490
Andy Shevchenkoc14d2bc2013-05-27 15:14:41 +0300491 dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie,
492 tdmac->buf_len - tdmac->pos);
Zhangfei Gaoc6da0ba2012-06-15 11:04:08 +0800493
494 return tdmac->status;
495}
496
497static void mmp_tdma_issue_pending(struct dma_chan *chan)
498{
499 struct mmp_tdma_chan *tdmac = to_mmp_tdma_chan(chan);
500
501 mmp_tdma_enable_chan(tdmac);
502}
503
Greg Kroah-Hartman4bf27b82012-12-21 15:09:59 -0800504static int mmp_tdma_remove(struct platform_device *pdev)
Zhangfei Gaoc6da0ba2012-06-15 11:04:08 +0800505{
506 struct mmp_tdma_device *tdev = platform_get_drvdata(pdev);
507
508 dma_async_device_unregister(&tdev->device);
509 return 0;
510}
511
Bill Pemberton463a1f82012-11-19 13:22:55 -0500512static int mmp_tdma_chan_init(struct mmp_tdma_device *tdev,
Zhangfei Gaoc6da0ba2012-06-15 11:04:08 +0800513 int idx, int irq, int type)
514{
515 struct mmp_tdma_chan *tdmac;
516
517 if (idx >= TDMA_CHANNEL_NUM) {
518 dev_err(tdev->dev, "too many channels for device!\n");
519 return -EINVAL;
520 }
521
522 /* alloc channel */
523 tdmac = devm_kzalloc(tdev->dev, sizeof(*tdmac), GFP_KERNEL);
524 if (!tdmac) {
525 dev_err(tdev->dev, "no free memory for DMA channels!\n");
526 return -ENOMEM;
527 }
528 if (irq)
Zhangfei Gaof1a77572012-09-03 11:03:46 +0800529 tdmac->irq = irq;
Zhangfei Gaoc6da0ba2012-06-15 11:04:08 +0800530 tdmac->dev = tdev->dev;
531 tdmac->chan.device = &tdev->device;
532 tdmac->idx = idx;
533 tdmac->type = type;
534 tdmac->reg_base = (unsigned long)tdev->base + idx * 4;
535 tdmac->status = DMA_SUCCESS;
536 tdev->tdmac[tdmac->idx] = tdmac;
537 tasklet_init(&tdmac->tasklet, dma_do_tasklet, (unsigned long)tdmac);
538
539 /* add the channel to tdma_chan list */
540 list_add_tail(&tdmac->chan.device_node,
541 &tdev->device.channels);
Zhangfei Gaoc6da0ba2012-06-15 11:04:08 +0800542 return 0;
543}
544
Zhangfei Gaof1a77572012-09-03 11:03:46 +0800545static struct of_device_id mmp_tdma_dt_ids[] = {
546 { .compatible = "marvell,adma-1.0", .data = (void *)MMP_AUD_TDMA},
547 { .compatible = "marvell,pxa910-squ", .data = (void *)PXA910_SQU},
548 {}
549};
550MODULE_DEVICE_TABLE(of, mmp_tdma_dt_ids);
551
Bill Pemberton463a1f82012-11-19 13:22:55 -0500552static int mmp_tdma_probe(struct platform_device *pdev)
Zhangfei Gaoc6da0ba2012-06-15 11:04:08 +0800553{
Zhangfei Gaof1a77572012-09-03 11:03:46 +0800554 enum mmp_tdma_type type;
555 const struct of_device_id *of_id;
Zhangfei Gaoc6da0ba2012-06-15 11:04:08 +0800556 struct mmp_tdma_device *tdev;
557 struct resource *iores;
558 int i, ret;
Zhangfei Gaof1a77572012-09-03 11:03:46 +0800559 int irq = 0, irq_num = 0;
Zhangfei Gaoc6da0ba2012-06-15 11:04:08 +0800560 int chan_num = TDMA_CHANNEL_NUM;
561
Zhangfei Gaof1a77572012-09-03 11:03:46 +0800562 of_id = of_match_device(mmp_tdma_dt_ids, &pdev->dev);
563 if (of_id)
564 type = (enum mmp_tdma_type) of_id->data;
565 else
566 type = platform_get_device_id(pdev)->driver_data;
567
Zhangfei Gaoc6da0ba2012-06-15 11:04:08 +0800568 /* always have couple channels */
569 tdev = devm_kzalloc(&pdev->dev, sizeof(*tdev), GFP_KERNEL);
570 if (!tdev)
571 return -ENOMEM;
572
573 tdev->dev = &pdev->dev;
Zhangfei Gaoc6da0ba2012-06-15 11:04:08 +0800574
Zhangfei Gaof1a77572012-09-03 11:03:46 +0800575 for (i = 0; i < chan_num; i++) {
576 if (platform_get_irq(pdev, i) > 0)
577 irq_num++;
578 }
Zhangfei Gaoc6da0ba2012-06-15 11:04:08 +0800579
580 iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Reding73312052013-01-21 11:09:00 +0100581 tdev->base = devm_ioremap_resource(&pdev->dev, iores);
582 if (IS_ERR(tdev->base))
583 return PTR_ERR(tdev->base);
Zhangfei Gaoc6da0ba2012-06-15 11:04:08 +0800584
Zhangfei Gaof1a77572012-09-03 11:03:46 +0800585 INIT_LIST_HEAD(&tdev->device.channels);
586
587 if (irq_num != chan_num) {
588 irq = platform_get_irq(pdev, 0);
589 ret = devm_request_irq(&pdev->dev, irq,
Michael Opdenacker174b5372013-10-13 07:10:51 +0200590 mmp_tdma_int_handler, 0, "tdma", tdev);
Zhangfei Gaoc6da0ba2012-06-15 11:04:08 +0800591 if (ret)
592 return ret;
593 }
594
Zhangfei Gaof1a77572012-09-03 11:03:46 +0800595 /* initialize channel parameters */
596 for (i = 0; i < chan_num; i++) {
597 irq = (irq_num != chan_num) ? 0 : platform_get_irq(pdev, i);
598 ret = mmp_tdma_chan_init(tdev, i, irq, type);
599 if (ret)
600 return ret;
601 }
602
Zhangfei Gaoc6da0ba2012-06-15 11:04:08 +0800603 dma_cap_set(DMA_SLAVE, tdev->device.cap_mask);
604 dma_cap_set(DMA_CYCLIC, tdev->device.cap_mask);
Zhangfei Gaoc6da0ba2012-06-15 11:04:08 +0800605 tdev->device.dev = &pdev->dev;
606 tdev->device.device_alloc_chan_resources =
607 mmp_tdma_alloc_chan_resources;
608 tdev->device.device_free_chan_resources =
609 mmp_tdma_free_chan_resources;
610 tdev->device.device_prep_dma_cyclic = mmp_tdma_prep_dma_cyclic;
611 tdev->device.device_tx_status = mmp_tdma_tx_status;
612 tdev->device.device_issue_pending = mmp_tdma_issue_pending;
613 tdev->device.device_control = mmp_tdma_control;
614 tdev->device.copy_align = TDMA_ALIGNMENT;
615
616 dma_set_mask(&pdev->dev, DMA_BIT_MASK(64));
617 platform_set_drvdata(pdev, tdev);
618
619 ret = dma_async_device_register(&tdev->device);
620 if (ret) {
621 dev_err(tdev->device.dev, "unable to register\n");
622 return ret;
623 }
624
625 dev_info(tdev->device.dev, "initialized\n");
626 return 0;
627}
628
629static const struct platform_device_id mmp_tdma_id_table[] = {
630 { "mmp-adma", MMP_AUD_TDMA },
631 { "pxa910-squ", PXA910_SQU },
632 { },
633};
634
635static struct platform_driver mmp_tdma_driver = {
636 .driver = {
637 .name = "mmp-tdma",
638 .owner = THIS_MODULE,
Zhangfei Gaof1a77572012-09-03 11:03:46 +0800639 .of_match_table = mmp_tdma_dt_ids,
Zhangfei Gaoc6da0ba2012-06-15 11:04:08 +0800640 },
641 .id_table = mmp_tdma_id_table,
642 .probe = mmp_tdma_probe,
Bill Pembertona7d6e3e2012-11-19 13:20:04 -0500643 .remove = mmp_tdma_remove,
Zhangfei Gaoc6da0ba2012-06-15 11:04:08 +0800644};
645
646module_platform_driver(mmp_tdma_driver);
647
648MODULE_LICENSE("GPL");
649MODULE_DESCRIPTION("MMP Two-Channel DMA Driver");
650MODULE_ALIAS("platform:mmp-tdma");
651MODULE_AUTHOR("Leo Yan <leoy@marvell.com>");
652MODULE_AUTHOR("Zhangfei Gao <zhangfei.gao@marvell.com>");