blob: 4e18307470f65f1c6e2862950894cc128035f5d8 [file] [log] [blame]
sricharaned0e3522011-08-24 20:07:45 +05301/*
Sricharan Rc10d5c92014-04-11 13:09:36 -05002 * OMAP L3 Interconnect error handling driver header
sricharaned0e3522011-08-24 20:07:45 +05303 *
Nishanth Menonc5f2aea2014-04-11 13:15:43 -05004 * Copyright (C) 2011-2014 Texas Instruments Incorporated - http://www.ti.com/
sricharaned0e3522011-08-24 20:07:45 +05305 * Santosh Shilimkar <santosh.shilimkar@ti.com>
6 * sricharan <r.sricharan@ti.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
Nishanth Menonc5f2aea2014-04-11 13:15:43 -05009 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
sricharaned0e3522011-08-24 20:07:45 +053011 *
Nishanth Menonc5f2aea2014-04-11 13:15:43 -050012 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
13 * kind, whether express or implied; without even the implied warranty
14 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
sricharaned0e3522011-08-24 20:07:45 +053015 * GNU General Public License for more details.
sricharaned0e3522011-08-24 20:07:45 +053016 */
Sricharan Rc10d5c92014-04-11 13:09:36 -050017#ifndef __OMAP_L3_NOC_H
18#define __OMAP_L3_NOC_H
Santosh Shilimkar2722e562011-03-07 20:53:10 +053019
Sricharan R06594522013-11-26 07:38:23 -060020#define MAX_L3_MODULES 3
Nishanth Menon97708c02014-04-14 09:57:50 -050021#define MAX_CLKDM_TARGETS 31
Sricharan R06594522013-11-26 07:38:23 -060022
Santosh Shilimkar2722e562011-03-07 20:53:10 +053023#define CLEAR_STDERR_LOG (1 << 31)
24#define CUSTOM_ERROR 0x2
25#define STANDARD_ERROR 0x0
26#define INBAND_ERROR 0x0
Santosh Shilimkar2722e562011-03-07 20:53:10 +053027#define L3_APPLICATION_ERROR 0x0
28#define L3_DEBUG_ERROR 0x1
29
Todd Poynor342fd142011-08-24 19:11:39 +053030/* L3 TARG register offsets */
sricharaned0e3522011-08-24 20:07:45 +053031#define L3_TARG_STDERRLOG_MAIN 0x48
Nishanth Menonc98aa7a2014-04-11 12:24:56 -050032#define L3_TARG_STDERRLOG_MSTADDR 0x50
sricharaned0e3522011-08-24 20:07:45 +053033#define L3_TARG_STDERRLOG_SLVOFSLSB 0x5c
Nishanth Menonc98aa7a2014-04-11 12:24:56 -050034#define L3_TARG_STDERRLOG_CINFO_MSTADDR 0x68
sricharaned0e3522011-08-24 20:07:45 +053035#define L3_FLAGMUX_REGERR0 0xc
Rajendra Nayak3340d732014-04-10 11:31:33 -050036#define L3_FLAGMUX_MASK0 0x8
37
38#define L3_TARGET_NOT_SUPPORTED NULL
39
Nishanth Menonf0a6e652014-04-11 10:11:59 -050040/**
41 * struct l3_masters_data - L3 Master information
42 * @id: ID of the L3 Master
43 * @name: master name
44 */
45struct l3_masters_data {
46 u32 id;
47 char *name;
48};
49
Nishanth Menon3ae9af72014-04-11 11:38:10 -050050/**
51 * struct l3_target_data - L3 Target information
52 * @offset: Offset from base for L3 Target
53 * @name: Target name
54 *
55 * Target information is organized indexed by bit field definitions.
56 */
57struct l3_target_data {
58 u32 offset;
59 char *name;
60};
61
Nishanth Menon97708c02014-04-14 09:57:50 -050062/**
63 * struct l3_flagmux_data - Flag Mux information
64 * @offset: offset from base for flagmux register
65 * @l3_targ: array indexed by flagmux index (bit offset) pointing to the
66 * target data. unsupported ones are marked with
67 * L3_TARGET_NOT_SUPPORTED
68 * @num_targ_data: number of entries in target data
Afzal Mohammed2100b592014-04-25 17:38:11 -050069 * @mask_app_bits: ignore these from raw application irq status
70 * @mask_dbg_bits: ignore these from raw debug irq status
Nishanth Menon97708c02014-04-14 09:57:50 -050071 */
72struct l3_flagmux_data {
73 u32 offset;
74 struct l3_target_data *l3_targ;
75 u8 num_targ_data;
Afzal Mohammed2100b592014-04-25 17:38:11 -050076 u32 mask_app_bits;
77 u32 mask_dbg_bits;
Nishanth Menon97708c02014-04-14 09:57:50 -050078};
79
Sricharan R06594522013-11-26 07:38:23 -060080
81/**
82 * struct omap_l3 - Description of data relevant for L3 bus.
83 * @dev: device representing the bus (populated runtime)
84 * @l3_base: base addresses of modules (populated runtime)
Nishanth Menon97708c02014-04-14 09:57:50 -050085 * @l3_flag_mux: array containing flag mux data per module
Sricharan R06594522013-11-26 07:38:23 -060086 * offset from corresponding module base indexed per
87 * module.
88 * @num_modules: number of clock domains / modules.
89 * @l3_masters: array pointing to master data containing name and register
90 * offset for the master.
91 * @num_master: number of masters
Nishanth Menond4d88192014-04-16 11:01:02 -050092 * @mst_addr_mask: Mask representing MSTADDR information of NTTP packet
Sricharan R06594522013-11-26 07:38:23 -060093 * @debug_irq: irq number of the debug interrupt (populated runtime)
94 * @app_irq: irq number of the application interrupt (populated runtime)
95 */
96struct omap_l3 {
97 struct device *dev;
98
99 void __iomem *l3_base[MAX_L3_MODULES];
Nishanth Menon97708c02014-04-14 09:57:50 -0500100 struct l3_flagmux_data **l3_flagmux;
Sricharan R06594522013-11-26 07:38:23 -0600101 int num_modules;
102
103 struct l3_masters_data *l3_masters;
104 int num_masters;
Nishanth Menond4d88192014-04-16 11:01:02 -0500105 u32 mst_addr_mask;
Sricharan R06594522013-11-26 07:38:23 -0600106
Sricharan R06594522013-11-26 07:38:23 -0600107 int debug_irq;
108 int app_irq;
109};
110
Nishanth Menon97708c02014-04-14 09:57:50 -0500111static struct l3_target_data omap_l3_target_data_clk1[] = {
Nishanth Menon3ae9af72014-04-11 11:38:10 -0500112 {0x100, "DMM1",},
113 {0x200, "DMM2",},
114 {0x300, "ABE",},
115 {0x400, "L4CFG",},
116 {0x600, "CLK2PWRDISC",},
117 {0x0, "HOSTCLK1",},
118 {0x900, "L4WAKEUP",},
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530119};
120
Nishanth Menon97708c02014-04-14 09:57:50 -0500121static struct l3_flagmux_data omap_l3_flagmux_clk1 = {
122 .offset = 0x500,
123 .l3_targ = omap_l3_target_data_clk1,
124 .num_targ_data = ARRAY_SIZE(omap_l3_target_data_clk1),
125};
126
127
128static struct l3_target_data omap_l3_target_data_clk2[] = {
Nishanth Menon3ae9af72014-04-11 11:38:10 -0500129 {0x500, "CORTEXM3",},
130 {0x300, "DSS",},
131 {0x100, "GPMC",},
132 {0x400, "ISS",},
133 {0x700, "IVAHD",},
134 {0xD00, "AES1",},
135 {0x900, "L4PER0",},
136 {0x200, "OCMRAM",},
137 {0x100, "GPMCsERROR",},
138 {0x600, "SGX",},
139 {0x800, "SL2",},
140 {0x1600, "C2C",},
141 {0x1100, "PWRDISCCLK1",},
142 {0xF00, "SHA1",},
143 {0xE00, "AES2",},
144 {0xC00, "L4PER3",},
145 {0xA00, "L4PER1",},
146 {0xB00, "L4PER2",},
147 {0x0, "HOSTCLK2",},
148 {0x1800, "CAL",},
149 {0x1700, "LLI",},
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530150};
151
Nishanth Menon97708c02014-04-14 09:57:50 -0500152static struct l3_flagmux_data omap_l3_flagmux_clk2 = {
153 .offset = 0x1000,
154 .l3_targ = omap_l3_target_data_clk2,
155 .num_targ_data = ARRAY_SIZE(omap_l3_target_data_clk2),
156};
157
158
159static struct l3_target_data omap_l3_target_data_clk3[] = {
Nishanth Menon3ae9af72014-04-11 11:38:10 -0500160 {0x0100, "EMUSS",},
161 {0x0300, "DEBUG SOURCE",},
162 {0x0, "HOST CLK3",},
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530163};
164
Nishanth Menon97708c02014-04-14 09:57:50 -0500165static struct l3_flagmux_data omap_l3_flagmux_clk3 = {
166 .offset = 0x0200,
167 .l3_targ = omap_l3_target_data_clk3,
168 .num_targ_data = ARRAY_SIZE(omap_l3_target_data_clk3),
169};
170
Sricharan R06594522013-11-26 07:38:23 -0600171static struct l3_masters_data omap_l3_masters[] = {
sricharan551a9fa2011-09-07 17:25:16 +0530172 { 0x0 , "MPU"},
173 { 0x10, "CS_ADP"},
174 { 0x14, "xxx"},
175 { 0x20, "DSP"},
176 { 0x30, "IVAHD"},
177 { 0x40, "ISS"},
178 { 0x44, "DucatiM3"},
179 { 0x48, "FaceDetect"},
180 { 0x50, "SDMA_Rd"},
181 { 0x54, "SDMA_Wr"},
182 { 0x58, "xxx"},
183 { 0x5C, "xxx"},
184 { 0x60, "SGX"},
185 { 0x70, "DSS"},
186 { 0x80, "C2C"},
187 { 0x88, "xxx"},
188 { 0x8C, "xxx"},
189 { 0x90, "HSI"},
190 { 0xA0, "MMC1"},
191 { 0xA4, "MMC2"},
192 { 0xA8, "MMC6"},
193 { 0xB0, "UNIPRO1"},
194 { 0xC0, "USBHOSTHS"},
195 { 0xC4, "USBOTGHS"},
196 { 0xC8, "USBHOSTFS"}
197};
198
Nishanth Menon97708c02014-04-14 09:57:50 -0500199static struct l3_flagmux_data *omap_l3_flagmux[] = {
200 &omap_l3_flagmux_clk1,
201 &omap_l3_flagmux_clk2,
202 &omap_l3_flagmux_clk3,
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530203};
204
Sricharan R06594522013-11-26 07:38:23 -0600205static const struct omap_l3 omap_l3_data = {
206 .l3_flagmux = omap_l3_flagmux,
Nishanth Menon97708c02014-04-14 09:57:50 -0500207 .num_modules = ARRAY_SIZE(omap_l3_flagmux),
Sricharan R06594522013-11-26 07:38:23 -0600208 .l3_masters = omap_l3_masters,
209 .num_masters = ARRAY_SIZE(omap_l3_masters),
Nishanth Menond4d88192014-04-16 11:01:02 -0500210 /* The 6 MSBs of register field used to distinguish initiator */
211 .mst_addr_mask = 0xFC,
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530212};
Sricharan Rc10d5c92014-04-11 13:09:36 -0500213
214#endif /* __OMAP_L3_NOC_H */