blob: 020ff23d762f4c116eb208cc18e735c6cf69c6d4 [file] [log] [blame]
Russell Kingb652b432005-06-15 12:38:14 +01001/*
2 * i2c_adap_pxa.c
3 *
4 * I2C adapter for the PXA I2C bus access.
5 *
6 * Copyright (C) 2002 Intrinsyc Software Inc.
7 * Copyright (C) 2004-2005 Deep Blue Solutions Ltd.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * History:
14 * Apr 2002: Initial version [CS]
Daniel Mack3ad2f3f2010-02-03 08:01:28 +080015 * Jun 2002: Properly separated algo/adap [FB]
Russell Kingb652b432005-06-15 12:38:14 +010016 * Jan 2003: Fixed several bugs concerning interrupt handling [Kai-Uwe Bloem]
17 * Jan 2003: added limited signal handling [Kai-Uwe Bloem]
18 * Sep 2004: Major rework to ensure efficient bus handling [RMK]
19 * Dec 2004: Added support for PXA27x and slave device probing [Liam Girdwood]
20 * Feb 2005: Rework slave mode handling [RMK]
21 */
22#include <linux/kernel.h>
23#include <linux/module.h>
24#include <linux/i2c.h>
25#include <linux/i2c-id.h>
26#include <linux/init.h>
27#include <linux/time.h>
28#include <linux/sched.h>
29#include <linux/delay.h>
30#include <linux/errno.h>
31#include <linux/interrupt.h>
32#include <linux/i2c-pxa.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010033#include <linux/platform_device.h>
Russell Kingc3cef3f2007-08-20 10:19:10 +010034#include <linux/err.h>
35#include <linux/clk.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
H Hartley Sweeten21782182010-05-21 18:41:01 +020037#include <linux/io.h>
Russell Kingb652b432005-06-15 12:38:14 +010038
Russell Kingb652b432005-06-15 12:38:14 +010039#include <asm/irq.h>
Eric Miaof0a83702009-04-13 15:03:11 +080040#include <plat/i2c.h>
Eric Miao283afa02008-09-08 14:15:08 +080041
42/*
Eric Miaof23d4912009-04-13 14:43:25 +080043 * I2C register offsets will be shifted 0 or 1 bit left, depending on
44 * different SoCs
45 */
46#define REG_SHIFT_0 (0 << 0)
47#define REG_SHIFT_1 (1 << 0)
48#define REG_SHIFT(d) ((d) & 0x1)
49
50static const struct platform_device_id i2c_pxa_id_table[] = {
51 { "pxa2xx-i2c", REG_SHIFT_1 },
52 { "pxa3xx-pwri2c", REG_SHIFT_0 },
53 { },
54};
55MODULE_DEVICE_TABLE(platform, i2c_pxa_id_table);
56
57/*
Eric Miao283afa02008-09-08 14:15:08 +080058 * I2C registers and bit definitions
59 */
60#define IBMR (0x00)
61#define IDBR (0x08)
62#define ICR (0x10)
63#define ISR (0x18)
64#define ISAR (0x20)
65
66#define ICR_START (1 << 0) /* start bit */
67#define ICR_STOP (1 << 1) /* stop bit */
68#define ICR_ACKNAK (1 << 2) /* send ACK(0) or NAK(1) */
69#define ICR_TB (1 << 3) /* transfer byte bit */
70#define ICR_MA (1 << 4) /* master abort */
71#define ICR_SCLE (1 << 5) /* master clock enable */
72#define ICR_IUE (1 << 6) /* unit enable */
73#define ICR_GCD (1 << 7) /* general call disable */
74#define ICR_ITEIE (1 << 8) /* enable tx interrupts */
75#define ICR_IRFIE (1 << 9) /* enable rx interrupts */
76#define ICR_BEIE (1 << 10) /* enable bus error ints */
77#define ICR_SSDIE (1 << 11) /* slave STOP detected int enable */
78#define ICR_ALDIE (1 << 12) /* enable arbitration interrupt */
79#define ICR_SADIE (1 << 13) /* slave address detected int enable */
80#define ICR_UR (1 << 14) /* unit reset */
81#define ICR_FM (1 << 15) /* fast mode */
82
83#define ISR_RWM (1 << 0) /* read/write mode */
84#define ISR_ACKNAK (1 << 1) /* ack/nak status */
85#define ISR_UB (1 << 2) /* unit busy */
86#define ISR_IBB (1 << 3) /* bus busy */
87#define ISR_SSD (1 << 4) /* slave stop detected */
88#define ISR_ALD (1 << 5) /* arbitration loss detected */
89#define ISR_ITE (1 << 6) /* tx buffer empty */
90#define ISR_IRF (1 << 7) /* rx buffer full */
91#define ISR_GCAD (1 << 8) /* general call address detected */
92#define ISR_SAD (1 << 9) /* slave address detected */
93#define ISR_BED (1 << 10) /* bus error no ACK/NAK */
Russell Kingb652b432005-06-15 12:38:14 +010094
95struct pxa_i2c {
96 spinlock_t lock;
97 wait_queue_head_t wait;
98 struct i2c_msg *msg;
99 unsigned int msg_num;
100 unsigned int msg_idx;
101 unsigned int msg_ptr;
102 unsigned int slave_addr;
103
104 struct i2c_adapter adap;
Russell Kingc3cef3f2007-08-20 10:19:10 +0100105 struct clk *clk;
Russell Kingb652b432005-06-15 12:38:14 +0100106#ifdef CONFIG_I2C_PXA_SLAVE
107 struct i2c_slave_client *slave;
108#endif
109
110 unsigned int irqlogidx;
111 u32 isrlog[32];
112 u32 icrlog[32];
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100113
114 void __iomem *reg_base;
Mike Rapoport9ba63c42008-08-17 06:23:05 +0100115 unsigned int reg_shift;
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100116
117 unsigned long iobase;
118 unsigned long iosize;
119
120 int irq;
Jonathan Cameronc46c9482008-10-03 15:07:36 +0100121 unsigned int use_pio :1;
122 unsigned int fast_mode :1;
Russell Kingb652b432005-06-15 12:38:14 +0100123};
124
Mike Rapoport9ba63c42008-08-17 06:23:05 +0100125#define _IBMR(i2c) ((i2c)->reg_base + (0x0 << (i2c)->reg_shift))
126#define _IDBR(i2c) ((i2c)->reg_base + (0x4 << (i2c)->reg_shift))
127#define _ICR(i2c) ((i2c)->reg_base + (0x8 << (i2c)->reg_shift))
128#define _ISR(i2c) ((i2c)->reg_base + (0xc << (i2c)->reg_shift))
129#define _ISAR(i2c) ((i2c)->reg_base + (0x10 << (i2c)->reg_shift))
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100130
Russell Kingb652b432005-06-15 12:38:14 +0100131/*
132 * I2C Slave mode address
133 */
134#define I2C_PXA_SLAVE_ADDR 0x1
135
Russell Kingb652b432005-06-15 12:38:14 +0100136#ifdef DEBUG
137
138struct bits {
139 u32 mask;
140 const char *set;
141 const char *unset;
142};
Jiri Slabyed113992007-10-18 23:40:28 -0700143#define PXA_BIT(m, s, u) { .mask = m, .set = s, .unset = u }
Russell Kingb652b432005-06-15 12:38:14 +0100144
145static inline void
146decode_bits(const char *prefix, const struct bits *bits, int num, u32 val)
147{
148 printk("%s %08x: ", prefix, val);
149 while (num--) {
150 const char *str = val & bits->mask ? bits->set : bits->unset;
151 if (str)
152 printk("%s ", str);
153 bits++;
154 }
155}
156
157static const struct bits isr_bits[] = {
Jiri Slabyed113992007-10-18 23:40:28 -0700158 PXA_BIT(ISR_RWM, "RX", "TX"),
159 PXA_BIT(ISR_ACKNAK, "NAK", "ACK"),
160 PXA_BIT(ISR_UB, "Bsy", "Rdy"),
161 PXA_BIT(ISR_IBB, "BusBsy", "BusRdy"),
162 PXA_BIT(ISR_SSD, "SlaveStop", NULL),
163 PXA_BIT(ISR_ALD, "ALD", NULL),
164 PXA_BIT(ISR_ITE, "TxEmpty", NULL),
165 PXA_BIT(ISR_IRF, "RxFull", NULL),
166 PXA_BIT(ISR_GCAD, "GenCall", NULL),
167 PXA_BIT(ISR_SAD, "SlaveAddr", NULL),
168 PXA_BIT(ISR_BED, "BusErr", NULL),
Russell Kingb652b432005-06-15 12:38:14 +0100169};
170
171static void decode_ISR(unsigned int val)
172{
Russell King6fd60fa2005-09-08 21:04:58 +0100173 decode_bits(KERN_DEBUG "ISR", isr_bits, ARRAY_SIZE(isr_bits), val);
Russell Kingb652b432005-06-15 12:38:14 +0100174 printk("\n");
175}
176
177static const struct bits icr_bits[] = {
Jiri Slabyed113992007-10-18 23:40:28 -0700178 PXA_BIT(ICR_START, "START", NULL),
179 PXA_BIT(ICR_STOP, "STOP", NULL),
180 PXA_BIT(ICR_ACKNAK, "ACKNAK", NULL),
181 PXA_BIT(ICR_TB, "TB", NULL),
182 PXA_BIT(ICR_MA, "MA", NULL),
183 PXA_BIT(ICR_SCLE, "SCLE", "scle"),
184 PXA_BIT(ICR_IUE, "IUE", "iue"),
185 PXA_BIT(ICR_GCD, "GCD", NULL),
186 PXA_BIT(ICR_ITEIE, "ITEIE", NULL),
187 PXA_BIT(ICR_IRFIE, "IRFIE", NULL),
188 PXA_BIT(ICR_BEIE, "BEIE", NULL),
189 PXA_BIT(ICR_SSDIE, "SSDIE", NULL),
190 PXA_BIT(ICR_ALDIE, "ALDIE", NULL),
191 PXA_BIT(ICR_SADIE, "SADIE", NULL),
192 PXA_BIT(ICR_UR, "UR", "ur"),
Russell Kingb652b432005-06-15 12:38:14 +0100193};
194
Holger Schurigd6a7b5f2008-02-11 16:51:41 +0100195#ifdef CONFIG_I2C_PXA_SLAVE
Russell Kingb652b432005-06-15 12:38:14 +0100196static void decode_ICR(unsigned int val)
197{
Russell King6fd60fa2005-09-08 21:04:58 +0100198 decode_bits(KERN_DEBUG "ICR", icr_bits, ARRAY_SIZE(icr_bits), val);
Russell Kingb652b432005-06-15 12:38:14 +0100199 printk("\n");
200}
Holger Schurigd6a7b5f2008-02-11 16:51:41 +0100201#endif
Russell Kingb652b432005-06-15 12:38:14 +0100202
203static unsigned int i2c_debug = DEBUG;
204
205static void i2c_pxa_show_state(struct pxa_i2c *i2c, int lno, const char *fname)
206{
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100207 dev_dbg(&i2c->adap.dev, "state:%s:%d: ISR=%08x, ICR=%08x, IBMR=%02x\n", fname, lno,
208 readl(_ISR(i2c)), readl(_ICR(i2c)), readl(_IBMR(i2c)));
Russell Kingb652b432005-06-15 12:38:14 +0100209}
210
Harvey Harrison08882d22008-04-22 22:16:47 +0200211#define show_state(i2c) i2c_pxa_show_state(i2c, __LINE__, __func__)
Russell Kingb652b432005-06-15 12:38:14 +0100212
213static void i2c_pxa_scream_blue_murder(struct pxa_i2c *i2c, const char *why)
214{
215 unsigned int i;
Frank Seidel154d22b2009-03-28 21:34:42 +0100216 printk(KERN_ERR "i2c: error: %s\n", why);
217 printk(KERN_ERR "i2c: msg_num: %d msg_idx: %d msg_ptr: %d\n",
Russell Kingb652b432005-06-15 12:38:14 +0100218 i2c->msg_num, i2c->msg_idx, i2c->msg_ptr);
Frank Seidel154d22b2009-03-28 21:34:42 +0100219 printk(KERN_ERR "i2c: ICR: %08x ISR: %08x\n",
220 readl(_ICR(i2c)), readl(_ISR(i2c)));
221 printk(KERN_DEBUG "i2c: log: ");
Russell Kingb652b432005-06-15 12:38:14 +0100222 for (i = 0; i < i2c->irqlogidx; i++)
223 printk("[%08x:%08x] ", i2c->isrlog[i], i2c->icrlog[i]);
224 printk("\n");
225}
226
Wolfram Sang0d813d92009-11-03 12:53:41 +0100227#else /* ifdef DEBUG */
228
229#define i2c_debug 0
230
231#define show_state(i2c) do { } while (0)
232#define decode_ISR(val) do { } while (0)
233#define decode_ICR(val) do { } while (0)
234#define i2c_pxa_scream_blue_murder(i2c, why) do { } while (0)
235
236#endif /* ifdef DEBUG / else */
237
238static void i2c_pxa_master_complete(struct pxa_i2c *i2c, int ret);
239static irqreturn_t i2c_pxa_handler(int this_irq, void *dev_id);
240
Russell Kingb652b432005-06-15 12:38:14 +0100241static inline int i2c_pxa_is_slavemode(struct pxa_i2c *i2c)
242{
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100243 return !(readl(_ICR(i2c)) & ICR_SCLE);
Russell Kingb652b432005-06-15 12:38:14 +0100244}
245
246static void i2c_pxa_abort(struct pxa_i2c *i2c)
247{
Dmitry Baryshkov387fa6a2008-08-18 14:38:48 +0100248 int i = 250;
Russell Kingb652b432005-06-15 12:38:14 +0100249
250 if (i2c_pxa_is_slavemode(i2c)) {
Russell King6fd60fa2005-09-08 21:04:58 +0100251 dev_dbg(&i2c->adap.dev, "%s: called in slave mode\n", __func__);
Russell Kingb652b432005-06-15 12:38:14 +0100252 return;
253 }
254
Dmitry Baryshkov387fa6a2008-08-18 14:38:48 +0100255 while ((i > 0) && (readl(_IBMR(i2c)) & 0x1) == 0) {
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100256 unsigned long icr = readl(_ICR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100257
258 icr &= ~ICR_START;
259 icr |= ICR_ACKNAK | ICR_STOP | ICR_TB;
260
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100261 writel(icr, _ICR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100262
263 show_state(i2c);
264
Dmitry Baryshkov387fa6a2008-08-18 14:38:48 +0100265 mdelay(1);
266 i --;
Russell Kingb652b432005-06-15 12:38:14 +0100267 }
268
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100269 writel(readl(_ICR(i2c)) & ~(ICR_MA | ICR_START | ICR_STOP),
270 _ICR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100271}
272
273static int i2c_pxa_wait_bus_not_busy(struct pxa_i2c *i2c)
274{
275 int timeout = DEF_TIMEOUT;
276
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100277 while (timeout-- && readl(_ISR(i2c)) & (ISR_IBB | ISR_UB)) {
278 if ((readl(_ISR(i2c)) & ISR_SAD) != 0)
Russell Kingb652b432005-06-15 12:38:14 +0100279 timeout += 4;
280
281 msleep(2);
282 show_state(i2c);
283 }
284
Roel Kluind10db3a2009-04-23 16:27:39 +0200285 if (timeout < 0)
Russell Kingb652b432005-06-15 12:38:14 +0100286 show_state(i2c);
287
Roel Kluind10db3a2009-04-23 16:27:39 +0200288 return timeout < 0 ? I2C_RETRY : 0;
Russell Kingb652b432005-06-15 12:38:14 +0100289}
290
291static int i2c_pxa_wait_master(struct pxa_i2c *i2c)
292{
293 unsigned long timeout = jiffies + HZ*4;
294
295 while (time_before(jiffies, timeout)) {
296 if (i2c_debug > 1)
Russell King6fd60fa2005-09-08 21:04:58 +0100297 dev_dbg(&i2c->adap.dev, "%s: %ld: ISR=%08x, ICR=%08x, IBMR=%02x\n",
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100298 __func__, (long)jiffies, readl(_ISR(i2c)), readl(_ICR(i2c)), readl(_IBMR(i2c)));
Russell Kingb652b432005-06-15 12:38:14 +0100299
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100300 if (readl(_ISR(i2c)) & ISR_SAD) {
Russell Kingb652b432005-06-15 12:38:14 +0100301 if (i2c_debug > 0)
Russell King6fd60fa2005-09-08 21:04:58 +0100302 dev_dbg(&i2c->adap.dev, "%s: Slave detected\n", __func__);
Russell Kingb652b432005-06-15 12:38:14 +0100303 goto out;
304 }
305
306 /* wait for unit and bus being not busy, and we also do a
307 * quick check of the i2c lines themselves to ensure they've
308 * gone high...
309 */
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100310 if ((readl(_ISR(i2c)) & (ISR_UB | ISR_IBB)) == 0 && readl(_IBMR(i2c)) == 3) {
Russell Kingb652b432005-06-15 12:38:14 +0100311 if (i2c_debug > 0)
Russell King6fd60fa2005-09-08 21:04:58 +0100312 dev_dbg(&i2c->adap.dev, "%s: done\n", __func__);
Russell Kingb652b432005-06-15 12:38:14 +0100313 return 1;
314 }
315
316 msleep(1);
317 }
318
319 if (i2c_debug > 0)
Russell King6fd60fa2005-09-08 21:04:58 +0100320 dev_dbg(&i2c->adap.dev, "%s: did not free\n", __func__);
Russell Kingb652b432005-06-15 12:38:14 +0100321 out:
322 return 0;
323}
324
325static int i2c_pxa_set_master(struct pxa_i2c *i2c)
326{
327 if (i2c_debug)
Russell King6fd60fa2005-09-08 21:04:58 +0100328 dev_dbg(&i2c->adap.dev, "setting to bus master\n");
Russell Kingb652b432005-06-15 12:38:14 +0100329
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100330 if ((readl(_ISR(i2c)) & (ISR_UB | ISR_IBB)) != 0) {
Russell King6fd60fa2005-09-08 21:04:58 +0100331 dev_dbg(&i2c->adap.dev, "%s: unit is busy\n", __func__);
Russell Kingb652b432005-06-15 12:38:14 +0100332 if (!i2c_pxa_wait_master(i2c)) {
Russell King6fd60fa2005-09-08 21:04:58 +0100333 dev_dbg(&i2c->adap.dev, "%s: error: unit busy\n", __func__);
Russell Kingb652b432005-06-15 12:38:14 +0100334 return I2C_RETRY;
335 }
336 }
337
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100338 writel(readl(_ICR(i2c)) | ICR_SCLE, _ICR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100339 return 0;
340}
341
342#ifdef CONFIG_I2C_PXA_SLAVE
343static int i2c_pxa_wait_slave(struct pxa_i2c *i2c)
344{
345 unsigned long timeout = jiffies + HZ*1;
346
347 /* wait for stop */
348
349 show_state(i2c);
350
351 while (time_before(jiffies, timeout)) {
352 if (i2c_debug > 1)
Russell King6fd60fa2005-09-08 21:04:58 +0100353 dev_dbg(&i2c->adap.dev, "%s: %ld: ISR=%08x, ICR=%08x, IBMR=%02x\n",
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100354 __func__, (long)jiffies, readl(_ISR(i2c)), readl(_ICR(i2c)), readl(_IBMR(i2c)));
Russell Kingb652b432005-06-15 12:38:14 +0100355
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100356 if ((readl(_ISR(i2c)) & (ISR_UB|ISR_IBB)) == 0 ||
357 (readl(_ISR(i2c)) & ISR_SAD) != 0 ||
358 (readl(_ICR(i2c)) & ICR_SCLE) == 0) {
Russell Kingb652b432005-06-15 12:38:14 +0100359 if (i2c_debug > 1)
Russell King6fd60fa2005-09-08 21:04:58 +0100360 dev_dbg(&i2c->adap.dev, "%s: done\n", __func__);
Russell Kingb652b432005-06-15 12:38:14 +0100361 return 1;
362 }
363
364 msleep(1);
365 }
366
367 if (i2c_debug > 0)
Russell King6fd60fa2005-09-08 21:04:58 +0100368 dev_dbg(&i2c->adap.dev, "%s: did not free\n", __func__);
Russell Kingb652b432005-06-15 12:38:14 +0100369 return 0;
370}
371
372/*
373 * clear the hold on the bus, and take of anything else
374 * that has been configured
375 */
376static void i2c_pxa_set_slave(struct pxa_i2c *i2c, int errcode)
377{
378 show_state(i2c);
379
380 if (errcode < 0) {
381 udelay(100); /* simple delay */
382 } else {
383 /* we need to wait for the stop condition to end */
384
385 /* if we where in stop, then clear... */
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100386 if (readl(_ICR(i2c)) & ICR_STOP) {
Russell Kingb652b432005-06-15 12:38:14 +0100387 udelay(100);
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100388 writel(readl(_ICR(i2c)) & ~ICR_STOP, _ICR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100389 }
390
391 if (!i2c_pxa_wait_slave(i2c)) {
Russell King6fd60fa2005-09-08 21:04:58 +0100392 dev_err(&i2c->adap.dev, "%s: wait timedout\n",
393 __func__);
Russell Kingb652b432005-06-15 12:38:14 +0100394 return;
395 }
396 }
397
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100398 writel(readl(_ICR(i2c)) & ~(ICR_STOP|ICR_ACKNAK|ICR_MA), _ICR(i2c));
399 writel(readl(_ICR(i2c)) & ~ICR_SCLE, _ICR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100400
401 if (i2c_debug) {
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100402 dev_dbg(&i2c->adap.dev, "ICR now %08x, ISR %08x\n", readl(_ICR(i2c)), readl(_ISR(i2c)));
403 decode_ICR(readl(_ICR(i2c)));
Russell Kingb652b432005-06-15 12:38:14 +0100404 }
405}
406#else
407#define i2c_pxa_set_slave(i2c, err) do { } while (0)
408#endif
409
410static void i2c_pxa_reset(struct pxa_i2c *i2c)
411{
412 pr_debug("Resetting I2C Controller Unit\n");
413
414 /* abort any transfer currently under way */
415 i2c_pxa_abort(i2c);
416
417 /* reset according to 9.8 */
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100418 writel(ICR_UR, _ICR(i2c));
419 writel(I2C_ISR_INIT, _ISR(i2c));
420 writel(readl(_ICR(i2c)) & ~ICR_UR, _ICR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100421
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100422 writel(i2c->slave_addr, _ISAR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100423
424 /* set control register values */
Jonathan Cameronc46c9482008-10-03 15:07:36 +0100425 writel(I2C_ICR_INIT | (i2c->fast_mode ? ICR_FM : 0), _ICR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100426
427#ifdef CONFIG_I2C_PXA_SLAVE
Russell King6fd60fa2005-09-08 21:04:58 +0100428 dev_info(&i2c->adap.dev, "Enabling slave mode\n");
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100429 writel(readl(_ICR(i2c)) | ICR_SADIE | ICR_ALDIE | ICR_SSDIE, _ICR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100430#endif
431
432 i2c_pxa_set_slave(i2c, 0);
433
434 /* enable unit */
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100435 writel(readl(_ICR(i2c)) | ICR_IUE, _ICR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100436 udelay(100);
437}
438
439
440#ifdef CONFIG_I2C_PXA_SLAVE
441/*
Russell Kingb652b432005-06-15 12:38:14 +0100442 * PXA I2C Slave mode
443 */
444
445static void i2c_pxa_slave_txempty(struct pxa_i2c *i2c, u32 isr)
446{
447 if (isr & ISR_BED) {
448 /* what should we do here? */
449 } else {
Russell King84b5abe2006-10-28 22:30:17 +0100450 int ret = 0;
451
452 if (i2c->slave != NULL)
453 ret = i2c->slave->read(i2c->slave->data);
Russell Kingb652b432005-06-15 12:38:14 +0100454
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100455 writel(ret, _IDBR(i2c));
456 writel(readl(_ICR(i2c)) | ICR_TB, _ICR(i2c)); /* allow next byte */
Russell Kingb652b432005-06-15 12:38:14 +0100457 }
458}
459
460static void i2c_pxa_slave_rxfull(struct pxa_i2c *i2c, u32 isr)
461{
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100462 unsigned int byte = readl(_IDBR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100463
464 if (i2c->slave != NULL)
465 i2c->slave->write(i2c->slave->data, byte);
466
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100467 writel(readl(_ICR(i2c)) | ICR_TB, _ICR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100468}
469
470static void i2c_pxa_slave_start(struct pxa_i2c *i2c, u32 isr)
471{
472 int timeout;
473
474 if (i2c_debug > 0)
Russell King6fd60fa2005-09-08 21:04:58 +0100475 dev_dbg(&i2c->adap.dev, "SAD, mode is slave-%cx\n",
Russell Kingb652b432005-06-15 12:38:14 +0100476 (isr & ISR_RWM) ? 'r' : 't');
477
478 if (i2c->slave != NULL)
479 i2c->slave->event(i2c->slave->data,
480 (isr & ISR_RWM) ? I2C_SLAVE_EVENT_START_READ : I2C_SLAVE_EVENT_START_WRITE);
481
482 /*
483 * slave could interrupt in the middle of us generating a
484 * start condition... if this happens, we'd better back off
485 * and stop holding the poor thing up
486 */
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100487 writel(readl(_ICR(i2c)) & ~(ICR_START|ICR_STOP), _ICR(i2c));
488 writel(readl(_ICR(i2c)) | ICR_TB, _ICR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100489
490 timeout = 0x10000;
491
492 while (1) {
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100493 if ((readl(_IBMR(i2c)) & 2) == 2)
Russell Kingb652b432005-06-15 12:38:14 +0100494 break;
495
496 timeout--;
497
498 if (timeout <= 0) {
Russell King6fd60fa2005-09-08 21:04:58 +0100499 dev_err(&i2c->adap.dev, "timeout waiting for SCL high\n");
Russell Kingb652b432005-06-15 12:38:14 +0100500 break;
501 }
502 }
503
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100504 writel(readl(_ICR(i2c)) & ~ICR_SCLE, _ICR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100505}
506
507static void i2c_pxa_slave_stop(struct pxa_i2c *i2c)
508{
509 if (i2c_debug > 2)
Russell King6fd60fa2005-09-08 21:04:58 +0100510 dev_dbg(&i2c->adap.dev, "ISR: SSD (Slave Stop)\n");
Russell Kingb652b432005-06-15 12:38:14 +0100511
512 if (i2c->slave != NULL)
513 i2c->slave->event(i2c->slave->data, I2C_SLAVE_EVENT_STOP);
514
515 if (i2c_debug > 2)
Russell King6fd60fa2005-09-08 21:04:58 +0100516 dev_dbg(&i2c->adap.dev, "ISR: SSD (Slave Stop) acked\n");
Russell Kingb652b432005-06-15 12:38:14 +0100517
518 /*
519 * If we have a master-mode message waiting,
520 * kick it off now that the slave has completed.
521 */
522 if (i2c->msg)
523 i2c_pxa_master_complete(i2c, I2C_RETRY);
524}
525#else
526static void i2c_pxa_slave_txempty(struct pxa_i2c *i2c, u32 isr)
527{
528 if (isr & ISR_BED) {
529 /* what should we do here? */
530 } else {
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100531 writel(0, _IDBR(i2c));
532 writel(readl(_ICR(i2c)) | ICR_TB, _ICR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100533 }
534}
535
536static void i2c_pxa_slave_rxfull(struct pxa_i2c *i2c, u32 isr)
537{
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100538 writel(readl(_ICR(i2c)) | ICR_TB | ICR_ACKNAK, _ICR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100539}
540
541static void i2c_pxa_slave_start(struct pxa_i2c *i2c, u32 isr)
542{
543 int timeout;
544
545 /*
546 * slave could interrupt in the middle of us generating a
547 * start condition... if this happens, we'd better back off
548 * and stop holding the poor thing up
549 */
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100550 writel(readl(_ICR(i2c)) & ~(ICR_START|ICR_STOP), _ICR(i2c));
551 writel(readl(_ICR(i2c)) | ICR_TB | ICR_ACKNAK, _ICR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100552
553 timeout = 0x10000;
554
555 while (1) {
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100556 if ((readl(_IBMR(i2c)) & 2) == 2)
Russell Kingb652b432005-06-15 12:38:14 +0100557 break;
558
559 timeout--;
560
561 if (timeout <= 0) {
Russell King6fd60fa2005-09-08 21:04:58 +0100562 dev_err(&i2c->adap.dev, "timeout waiting for SCL high\n");
Russell Kingb652b432005-06-15 12:38:14 +0100563 break;
564 }
565 }
566
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100567 writel(readl(_ICR(i2c)) & ~ICR_SCLE, _ICR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100568}
569
570static void i2c_pxa_slave_stop(struct pxa_i2c *i2c)
571{
572 if (i2c->msg)
573 i2c_pxa_master_complete(i2c, I2C_RETRY);
574}
575#endif
576
577/*
578 * PXA I2C Master mode
579 */
580
581static inline unsigned int i2c_pxa_addr_byte(struct i2c_msg *msg)
582{
583 unsigned int addr = (msg->addr & 0x7f) << 1;
584
585 if (msg->flags & I2C_M_RD)
586 addr |= 1;
587
588 return addr;
589}
590
591static inline void i2c_pxa_start_message(struct pxa_i2c *i2c)
592{
593 u32 icr;
594
595 /*
596 * Step 1: target slave address into IDBR
597 */
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100598 writel(i2c_pxa_addr_byte(i2c->msg), _IDBR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100599
600 /*
601 * Step 2: initiate the write.
602 */
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100603 icr = readl(_ICR(i2c)) & ~(ICR_STOP | ICR_ALDIE);
604 writel(icr | ICR_START | ICR_TB, _ICR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100605}
606
Jean Delvare7d054812007-05-01 23:26:33 +0200607static inline void i2c_pxa_stop_message(struct pxa_i2c *i2c)
608{
609 u32 icr;
610
611 /*
612 * Clear the STOP and ACK flags
613 */
614 icr = readl(_ICR(i2c));
615 icr &= ~(ICR_STOP | ICR_ACKNAK);
Russell King0cfe61e2007-05-10 03:15:32 -0700616 writel(icr, _ICR(i2c));
Jean Delvare7d054812007-05-01 23:26:33 +0200617}
618
Mike Rapoportb7a36702008-01-27 18:14:50 +0100619static int i2c_pxa_pio_set_master(struct pxa_i2c *i2c)
620{
621 /* make timeout the same as for interrupt based functions */
622 long timeout = 2 * DEF_TIMEOUT;
623
624 /*
625 * Wait for the bus to become free.
626 */
627 while (timeout-- && readl(_ISR(i2c)) & (ISR_IBB | ISR_UB)) {
628 udelay(1000);
629 show_state(i2c);
630 }
631
Roel Kluind10db3a2009-04-23 16:27:39 +0200632 if (timeout < 0) {
Mike Rapoportb7a36702008-01-27 18:14:50 +0100633 show_state(i2c);
634 dev_err(&i2c->adap.dev,
635 "i2c_pxa: timeout waiting for bus free\n");
636 return I2C_RETRY;
637 }
638
639 /*
640 * Set master mode.
641 */
642 writel(readl(_ICR(i2c)) | ICR_SCLE, _ICR(i2c));
643
644 return 0;
645}
646
647static int i2c_pxa_do_pio_xfer(struct pxa_i2c *i2c,
648 struct i2c_msg *msg, int num)
649{
650 unsigned long timeout = 500000; /* 5 seconds */
651 int ret = 0;
652
653 ret = i2c_pxa_pio_set_master(i2c);
654 if (ret)
655 goto out;
656
657 i2c->msg = msg;
658 i2c->msg_num = num;
659 i2c->msg_idx = 0;
660 i2c->msg_ptr = 0;
661 i2c->irqlogidx = 0;
662
663 i2c_pxa_start_message(i2c);
664
Roel Kluina746b572009-02-24 19:19:48 +0100665 while (i2c->msg_num > 0 && --timeout) {
Mike Rapoportb7a36702008-01-27 18:14:50 +0100666 i2c_pxa_handler(0, i2c);
667 udelay(10);
668 }
669
670 i2c_pxa_stop_message(i2c);
671
672 /*
673 * We place the return code in i2c->msg_idx.
674 */
675 ret = i2c->msg_idx;
676
677out:
678 if (timeout == 0)
679 i2c_pxa_scream_blue_murder(i2c, "timeout");
680
681 return ret;
682}
683
Russell Kingb652b432005-06-15 12:38:14 +0100684/*
Jean Delvare3fb9a652006-01-18 23:17:01 +0100685 * We are protected by the adapter bus mutex.
Russell Kingb652b432005-06-15 12:38:14 +0100686 */
687static int i2c_pxa_do_xfer(struct pxa_i2c *i2c, struct i2c_msg *msg, int num)
688{
689 long timeout;
690 int ret;
691
692 /*
693 * Wait for the bus to become free.
694 */
695 ret = i2c_pxa_wait_bus_not_busy(i2c);
696 if (ret) {
Russell King6fd60fa2005-09-08 21:04:58 +0100697 dev_err(&i2c->adap.dev, "i2c_pxa: timeout waiting for bus free\n");
Russell Kingb652b432005-06-15 12:38:14 +0100698 goto out;
699 }
700
701 /*
702 * Set master mode.
703 */
704 ret = i2c_pxa_set_master(i2c);
705 if (ret) {
Russell King6fd60fa2005-09-08 21:04:58 +0100706 dev_err(&i2c->adap.dev, "i2c_pxa_set_master: error %d\n", ret);
Russell Kingb652b432005-06-15 12:38:14 +0100707 goto out;
708 }
709
710 spin_lock_irq(&i2c->lock);
711
712 i2c->msg = msg;
713 i2c->msg_num = num;
714 i2c->msg_idx = 0;
715 i2c->msg_ptr = 0;
716 i2c->irqlogidx = 0;
717
718 i2c_pxa_start_message(i2c);
719
720 spin_unlock_irq(&i2c->lock);
721
722 /*
723 * The rest of the processing occurs in the interrupt handler.
724 */
725 timeout = wait_event_timeout(i2c->wait, i2c->msg_num == 0, HZ * 5);
Jean Delvare7d054812007-05-01 23:26:33 +0200726 i2c_pxa_stop_message(i2c);
Russell Kingb652b432005-06-15 12:38:14 +0100727
728 /*
729 * We place the return code in i2c->msg_idx.
730 */
731 ret = i2c->msg_idx;
732
733 if (timeout == 0)
734 i2c_pxa_scream_blue_murder(i2c, "timeout");
735
736 out:
737 return ret;
738}
739
Mike Rapoportb7a36702008-01-27 18:14:50 +0100740static int i2c_pxa_pio_xfer(struct i2c_adapter *adap,
741 struct i2c_msg msgs[], int num)
742{
743 struct pxa_i2c *i2c = adap->algo_data;
744 int ret, i;
745
746 /* If the I2C controller is disabled we need to reset it
747 (probably due to a suspend/resume destroying state). We do
748 this here as we can then avoid worrying about resuming the
749 controller before its users. */
750 if (!(readl(_ICR(i2c)) & ICR_IUE))
751 i2c_pxa_reset(i2c);
752
753 for (i = adap->retries; i >= 0; i--) {
754 ret = i2c_pxa_do_pio_xfer(i2c, msgs, num);
755 if (ret != I2C_RETRY)
756 goto out;
757
758 if (i2c_debug)
759 dev_dbg(&adap->dev, "Retrying transmission\n");
760 udelay(100);
761 }
762 i2c_pxa_scream_blue_murder(i2c, "exhausted retries");
763 ret = -EREMOTEIO;
764 out:
765 i2c_pxa_set_slave(i2c, ret);
766 return ret;
767}
768
Russell Kingb652b432005-06-15 12:38:14 +0100769/*
770 * i2c_pxa_master_complete - complete the message and wake up.
771 */
772static void i2c_pxa_master_complete(struct pxa_i2c *i2c, int ret)
773{
774 i2c->msg_ptr = 0;
775 i2c->msg = NULL;
776 i2c->msg_idx ++;
777 i2c->msg_num = 0;
778 if (ret)
779 i2c->msg_idx = ret;
Mike Rapoportb7a36702008-01-27 18:14:50 +0100780 if (!i2c->use_pio)
781 wake_up(&i2c->wait);
Russell Kingb652b432005-06-15 12:38:14 +0100782}
783
784static void i2c_pxa_irq_txempty(struct pxa_i2c *i2c, u32 isr)
785{
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100786 u32 icr = readl(_ICR(i2c)) & ~(ICR_START|ICR_STOP|ICR_ACKNAK|ICR_TB);
Russell Kingb652b432005-06-15 12:38:14 +0100787
788 again:
789 /*
790 * If ISR_ALD is set, we lost arbitration.
791 */
792 if (isr & ISR_ALD) {
793 /*
794 * Do we need to do anything here? The PXA docs
795 * are vague about what happens.
796 */
797 i2c_pxa_scream_blue_murder(i2c, "ALD set");
798
799 /*
800 * We ignore this error. We seem to see spurious ALDs
801 * for seemingly no reason. If we handle them as I think
802 * they should, we end up causing an I2C error, which
803 * is painful for some systems.
804 */
805 return; /* ignore */
806 }
807
808 if (isr & ISR_BED) {
809 int ret = BUS_ERROR;
810
811 /*
812 * I2C bus error - either the device NAK'd us, or
813 * something more serious happened. If we were NAK'd
814 * on the initial address phase, we can retry.
815 */
816 if (isr & ISR_ACKNAK) {
817 if (i2c->msg_ptr == 0 && i2c->msg_idx == 0)
818 ret = I2C_RETRY;
819 else
820 ret = XFER_NAKED;
821 }
822 i2c_pxa_master_complete(i2c, ret);
823 } else if (isr & ISR_RWM) {
824 /*
825 * Read mode. We have just sent the address byte, and
826 * now we must initiate the transfer.
827 */
828 if (i2c->msg_ptr == i2c->msg->len - 1 &&
829 i2c->msg_idx == i2c->msg_num - 1)
830 icr |= ICR_STOP | ICR_ACKNAK;
831
832 icr |= ICR_ALDIE | ICR_TB;
833 } else if (i2c->msg_ptr < i2c->msg->len) {
834 /*
835 * Write mode. Write the next data byte.
836 */
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100837 writel(i2c->msg->buf[i2c->msg_ptr++], _IDBR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100838
839 icr |= ICR_ALDIE | ICR_TB;
840
841 /*
842 * If this is the last byte of the last message, send
843 * a STOP.
844 */
845 if (i2c->msg_ptr == i2c->msg->len &&
846 i2c->msg_idx == i2c->msg_num - 1)
847 icr |= ICR_STOP;
848 } else if (i2c->msg_idx < i2c->msg_num - 1) {
849 /*
850 * Next segment of the message.
851 */
852 i2c->msg_ptr = 0;
853 i2c->msg_idx ++;
854 i2c->msg++;
855
856 /*
857 * If we aren't doing a repeated start and address,
858 * go back and try to send the next byte. Note that
859 * we do not support switching the R/W direction here.
860 */
861 if (i2c->msg->flags & I2C_M_NOSTART)
862 goto again;
863
864 /*
865 * Write the next address.
866 */
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100867 writel(i2c_pxa_addr_byte(i2c->msg), _IDBR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100868
869 /*
870 * And trigger a repeated start, and send the byte.
871 */
872 icr &= ~ICR_ALDIE;
873 icr |= ICR_START | ICR_TB;
874 } else {
875 if (i2c->msg->len == 0) {
876 /*
877 * Device probes have a message length of zero
878 * and need the bus to be reset before it can
879 * be used again.
880 */
881 i2c_pxa_reset(i2c);
882 }
883 i2c_pxa_master_complete(i2c, 0);
884 }
885
886 i2c->icrlog[i2c->irqlogidx-1] = icr;
887
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100888 writel(icr, _ICR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100889 show_state(i2c);
890}
891
892static void i2c_pxa_irq_rxfull(struct pxa_i2c *i2c, u32 isr)
893{
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100894 u32 icr = readl(_ICR(i2c)) & ~(ICR_START|ICR_STOP|ICR_ACKNAK|ICR_TB);
Russell Kingb652b432005-06-15 12:38:14 +0100895
896 /*
897 * Read the byte.
898 */
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100899 i2c->msg->buf[i2c->msg_ptr++] = readl(_IDBR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100900
901 if (i2c->msg_ptr < i2c->msg->len) {
902 /*
903 * If this is the last byte of the last
904 * message, send a STOP.
905 */
906 if (i2c->msg_ptr == i2c->msg->len - 1)
907 icr |= ICR_STOP | ICR_ACKNAK;
908
909 icr |= ICR_ALDIE | ICR_TB;
910 } else {
911 i2c_pxa_master_complete(i2c, 0);
912 }
913
914 i2c->icrlog[i2c->irqlogidx-1] = icr;
915
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100916 writel(icr, _ICR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100917}
918
David Howells7d12e782006-10-05 14:55:46 +0100919static irqreturn_t i2c_pxa_handler(int this_irq, void *dev_id)
Russell Kingb652b432005-06-15 12:38:14 +0100920{
921 struct pxa_i2c *i2c = dev_id;
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100922 u32 isr = readl(_ISR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100923
924 if (i2c_debug > 2 && 0) {
Russell King6fd60fa2005-09-08 21:04:58 +0100925 dev_dbg(&i2c->adap.dev, "%s: ISR=%08x, ICR=%08x, IBMR=%02x\n",
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100926 __func__, isr, readl(_ICR(i2c)), readl(_IBMR(i2c)));
Russell Kingb652b432005-06-15 12:38:14 +0100927 decode_ISR(isr);
928 }
929
Tobias Klauser7e3d7db2006-01-09 23:19:51 +0100930 if (i2c->irqlogidx < ARRAY_SIZE(i2c->isrlog))
Russell Kingb652b432005-06-15 12:38:14 +0100931 i2c->isrlog[i2c->irqlogidx++] = isr;
932
933 show_state(i2c);
934
935 /*
936 * Always clear all pending IRQs.
937 */
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +0100938 writel(isr & (ISR_SSD|ISR_ALD|ISR_ITE|ISR_IRF|ISR_SAD|ISR_BED), _ISR(i2c));
Russell Kingb652b432005-06-15 12:38:14 +0100939
940 if (isr & ISR_SAD)
941 i2c_pxa_slave_start(i2c, isr);
942 if (isr & ISR_SSD)
943 i2c_pxa_slave_stop(i2c);
944
945 if (i2c_pxa_is_slavemode(i2c)) {
946 if (isr & ISR_ITE)
947 i2c_pxa_slave_txempty(i2c, isr);
948 if (isr & ISR_IRF)
949 i2c_pxa_slave_rxfull(i2c, isr);
950 } else if (i2c->msg) {
951 if (isr & ISR_ITE)
952 i2c_pxa_irq_txempty(i2c, isr);
953 if (isr & ISR_IRF)
954 i2c_pxa_irq_rxfull(i2c, isr);
955 } else {
956 i2c_pxa_scream_blue_murder(i2c, "spurious irq");
957 }
958
959 return IRQ_HANDLED;
960}
961
962
963static int i2c_pxa_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
964{
965 struct pxa_i2c *i2c = adap->algo_data;
966 int ret, i;
967
968 for (i = adap->retries; i >= 0; i--) {
969 ret = i2c_pxa_do_xfer(i2c, msgs, num);
970 if (ret != I2C_RETRY)
971 goto out;
972
973 if (i2c_debug)
Russell King6fd60fa2005-09-08 21:04:58 +0100974 dev_dbg(&adap->dev, "Retrying transmission\n");
Russell Kingb652b432005-06-15 12:38:14 +0100975 udelay(100);
976 }
977 i2c_pxa_scream_blue_murder(i2c, "exhausted retries");
978 ret = -EREMOTEIO;
979 out:
980 i2c_pxa_set_slave(i2c, ret);
981 return ret;
982}
983
Russell Kingda16e322005-09-14 22:54:45 +0100984static u32 i2c_pxa_functionality(struct i2c_adapter *adap)
985{
986 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
987}
988
Jean Delvare8f9082c2006-09-03 22:39:46 +0200989static const struct i2c_algorithm i2c_pxa_algorithm = {
Russell Kingb652b432005-06-15 12:38:14 +0100990 .master_xfer = i2c_pxa_xfer,
Russell Kingda16e322005-09-14 22:54:45 +0100991 .functionality = i2c_pxa_functionality,
Russell Kingb652b432005-06-15 12:38:14 +0100992};
993
Mike Rapoportb7a36702008-01-27 18:14:50 +0100994static const struct i2c_algorithm i2c_pxa_pio_algorithm = {
995 .master_xfer = i2c_pxa_pio_xfer,
996 .functionality = i2c_pxa_functionality,
997};
998
Russell King3ae5eae2005-11-09 22:32:44 +0000999static int i2c_pxa_probe(struct platform_device *dev)
Russell Kingb652b432005-06-15 12:38:14 +01001000{
Enrico Scholz6776f3d2007-05-21 12:29:40 +01001001 struct pxa_i2c *i2c;
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +01001002 struct resource *res;
Russell King3ae5eae2005-11-09 22:32:44 +00001003 struct i2c_pxa_platform_data *plat = dev->dev.platform_data;
Eric Miaof23d4912009-04-13 14:43:25 +08001004 struct platform_device_id *id = platform_get_device_id(dev);
Russell Kingb652b432005-06-15 12:38:14 +01001005 int ret;
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +01001006 int irq;
Russell Kingb652b432005-06-15 12:38:14 +01001007
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +01001008 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
1009 irq = platform_get_irq(dev, 0);
1010 if (res == NULL || irq < 0)
1011 return -ENODEV;
1012
Linus Walleijc6ffdde2009-06-14 00:20:36 +02001013 if (!request_mem_region(res->start, resource_size(res), res->name))
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +01001014 return -ENOMEM;
1015
Enrico Scholz6776f3d2007-05-21 12:29:40 +01001016 i2c = kzalloc(sizeof(struct pxa_i2c), GFP_KERNEL);
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +01001017 if (!i2c) {
1018 ret = -ENOMEM;
1019 goto emalloc;
1020 }
1021
Enrico Scholz6776f3d2007-05-21 12:29:40 +01001022 i2c->adap.owner = THIS_MODULE;
Enrico Scholz6776f3d2007-05-21 12:29:40 +01001023 i2c->adap.retries = 5;
1024
1025 spin_lock_init(&i2c->lock);
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +01001026 init_waitqueue_head(&i2c->wait);
Enrico Scholz6776f3d2007-05-21 12:29:40 +01001027
Wolfram Sanga92b36e2008-02-24 20:03:42 +01001028 /*
1029 * If "dev->id" is negative we consider it as zero.
1030 * The reason to do so is to avoid sysfs names that only make
1031 * sense when there are multiple adapters.
1032 */
1033 i2c->adap.nr = dev->id != -1 ? dev->id : 0;
1034 snprintf(i2c->adap.name, sizeof(i2c->adap.name), "pxa_i2c-i2c.%u",
1035 i2c->adap.nr);
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +01001036
Russell Kinge0d8b132008-11-11 17:52:32 +00001037 i2c->clk = clk_get(&dev->dev, NULL);
Russell Kingc3cef3f2007-08-20 10:19:10 +01001038 if (IS_ERR(i2c->clk)) {
1039 ret = PTR_ERR(i2c->clk);
1040 goto eclk;
1041 }
1042
Linus Walleijc6ffdde2009-06-14 00:20:36 +02001043 i2c->reg_base = ioremap(res->start, resource_size(res));
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +01001044 if (!i2c->reg_base) {
1045 ret = -EIO;
1046 goto eremap;
1047 }
Eric Miaof23d4912009-04-13 14:43:25 +08001048 i2c->reg_shift = REG_SHIFT(id->driver_data);
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +01001049
1050 i2c->iobase = res->start;
Linus Walleijc6ffdde2009-06-14 00:20:36 +02001051 i2c->iosize = resource_size(res);
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +01001052
1053 i2c->irq = irq;
Russell Kingb652b432005-06-15 12:38:14 +01001054
1055 i2c->slave_addr = I2C_PXA_SLAVE_ADDR;
1056
1057#ifdef CONFIG_I2C_PXA_SLAVE
Russell Kingb652b432005-06-15 12:38:14 +01001058 if (plat) {
1059 i2c->slave_addr = plat->slave_addr;
Russell Kingbeea4942006-11-07 21:03:20 +00001060 i2c->slave = plat->slave;
Russell Kingb652b432005-06-15 12:38:14 +01001061 }
1062#endif
1063
Russell Kingc3cef3f2007-08-20 10:19:10 +01001064 clk_enable(i2c->clk);
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +01001065
Mike Rapoportb7a36702008-01-27 18:14:50 +01001066 if (plat) {
1067 i2c->adap.class = plat->class;
1068 i2c->use_pio = plat->use_pio;
Jonathan Cameronc46c9482008-10-03 15:07:36 +01001069 i2c->fast_mode = plat->fast_mode;
Mike Rapoportb7a36702008-01-27 18:14:50 +01001070 }
1071
1072 if (i2c->use_pio) {
1073 i2c->adap.algo = &i2c_pxa_pio_algorithm;
1074 } else {
1075 i2c->adap.algo = &i2c_pxa_algorithm;
1076 ret = request_irq(irq, i2c_pxa_handler, IRQF_DISABLED,
1077 i2c->adap.name, i2c);
1078 if (ret)
1079 goto ereqirq;
1080 }
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +01001081
Russell Kingb652b432005-06-15 12:38:14 +01001082 i2c_pxa_reset(i2c);
1083
1084 i2c->adap.algo_data = i2c;
Russell King3ae5eae2005-11-09 22:32:44 +00001085 i2c->adap.dev.parent = &dev->dev;
Russell Kingb652b432005-06-15 12:38:14 +01001086
Rodolfo Giometti066af982007-07-12 14:12:30 +02001087 ret = i2c_add_numbered_adapter(&i2c->adap);
Russell Kingb652b432005-06-15 12:38:14 +01001088 if (ret < 0) {
1089 printk(KERN_INFO "I2C: Failed to add bus\n");
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +01001090 goto eadapt;
Russell Kingb652b432005-06-15 12:38:14 +01001091 }
1092
Russell King3ae5eae2005-11-09 22:32:44 +00001093 platform_set_drvdata(dev, i2c);
Russell Kingb652b432005-06-15 12:38:14 +01001094
1095#ifdef CONFIG_I2C_PXA_SLAVE
1096 printk(KERN_INFO "I2C: %s: PXA I2C adapter, slave address %d\n",
Jean Delvare22e965c2009-01-07 14:29:16 +01001097 dev_name(&i2c->adap.dev), i2c->slave_addr);
Russell Kingb652b432005-06-15 12:38:14 +01001098#else
1099 printk(KERN_INFO "I2C: %s: PXA I2C adapter\n",
Jean Delvare22e965c2009-01-07 14:29:16 +01001100 dev_name(&i2c->adap.dev));
Russell Kingb652b432005-06-15 12:38:14 +01001101#endif
1102 return 0;
1103
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +01001104eadapt:
Mike Rapoportb7a36702008-01-27 18:14:50 +01001105 if (!i2c->use_pio)
1106 free_irq(irq, i2c);
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +01001107ereqirq:
Russell Kingc3cef3f2007-08-20 10:19:10 +01001108 clk_disable(i2c->clk);
Wolfram Sanga92b36e2008-02-24 20:03:42 +01001109 iounmap(i2c->reg_base);
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +01001110eremap:
Russell Kingc3cef3f2007-08-20 10:19:10 +01001111 clk_put(i2c->clk);
1112eclk:
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +01001113 kfree(i2c);
1114emalloc:
Linus Walleijc6ffdde2009-06-14 00:20:36 +02001115 release_mem_region(res->start, resource_size(res));
Russell Kingb652b432005-06-15 12:38:14 +01001116 return ret;
1117}
1118
Wolfram Sanga92b36e2008-02-24 20:03:42 +01001119static int __exit i2c_pxa_remove(struct platform_device *dev)
Russell Kingb652b432005-06-15 12:38:14 +01001120{
Russell King3ae5eae2005-11-09 22:32:44 +00001121 struct pxa_i2c *i2c = platform_get_drvdata(dev);
Russell Kingb652b432005-06-15 12:38:14 +01001122
Russell King3ae5eae2005-11-09 22:32:44 +00001123 platform_set_drvdata(dev, NULL);
Russell Kingb652b432005-06-15 12:38:14 +01001124
1125 i2c_del_adapter(&i2c->adap);
Mike Rapoportb7a36702008-01-27 18:14:50 +01001126 if (!i2c->use_pio)
1127 free_irq(i2c->irq, i2c);
Russell Kingc3cef3f2007-08-20 10:19:10 +01001128
1129 clk_disable(i2c->clk);
1130 clk_put(i2c->clk);
Russell Kingc3cef3f2007-08-20 10:19:10 +01001131
Wolfram Sanga92b36e2008-02-24 20:03:42 +01001132 iounmap(i2c->reg_base);
Guennadi Liakhovetskia7b4e552007-02-08 09:43:26 +01001133 release_mem_region(i2c->iobase, i2c->iosize);
1134 kfree(i2c);
Russell Kingb652b432005-06-15 12:38:14 +01001135
1136 return 0;
1137}
1138
Russell Kinge7d48fa2008-08-26 10:40:50 +01001139#ifdef CONFIG_PM
Magnus Damm57f4d4f2009-07-08 13:22:39 +02001140static int i2c_pxa_suspend_noirq(struct device *dev)
Russell Kinge7d48fa2008-08-26 10:40:50 +01001141{
Magnus Damm57f4d4f2009-07-08 13:22:39 +02001142 struct platform_device *pdev = to_platform_device(dev);
1143 struct pxa_i2c *i2c = platform_get_drvdata(pdev);
1144
Russell Kinge7d48fa2008-08-26 10:40:50 +01001145 clk_disable(i2c->clk);
Magnus Damm57f4d4f2009-07-08 13:22:39 +02001146
Russell Kinge7d48fa2008-08-26 10:40:50 +01001147 return 0;
1148}
1149
Magnus Damm57f4d4f2009-07-08 13:22:39 +02001150static int i2c_pxa_resume_noirq(struct device *dev)
Russell Kinge7d48fa2008-08-26 10:40:50 +01001151{
Magnus Damm57f4d4f2009-07-08 13:22:39 +02001152 struct platform_device *pdev = to_platform_device(dev);
1153 struct pxa_i2c *i2c = platform_get_drvdata(pdev);
Russell Kinge7d48fa2008-08-26 10:40:50 +01001154
1155 clk_enable(i2c->clk);
1156 i2c_pxa_reset(i2c);
1157
1158 return 0;
1159}
Magnus Damm57f4d4f2009-07-08 13:22:39 +02001160
Alexey Dobriyan47145212009-12-14 18:00:08 -08001161static const struct dev_pm_ops i2c_pxa_dev_pm_ops = {
Magnus Damm57f4d4f2009-07-08 13:22:39 +02001162 .suspend_noirq = i2c_pxa_suspend_noirq,
1163 .resume_noirq = i2c_pxa_resume_noirq,
1164};
1165
1166#define I2C_PXA_DEV_PM_OPS (&i2c_pxa_dev_pm_ops)
Russell Kinge7d48fa2008-08-26 10:40:50 +01001167#else
Magnus Damm57f4d4f2009-07-08 13:22:39 +02001168#define I2C_PXA_DEV_PM_OPS NULL
Russell Kinge7d48fa2008-08-26 10:40:50 +01001169#endif
1170
Russell King3ae5eae2005-11-09 22:32:44 +00001171static struct platform_driver i2c_pxa_driver = {
Russell Kingb652b432005-06-15 12:38:14 +01001172 .probe = i2c_pxa_probe,
Wolfram Sanga92b36e2008-02-24 20:03:42 +01001173 .remove = __exit_p(i2c_pxa_remove),
Russell King3ae5eae2005-11-09 22:32:44 +00001174 .driver = {
1175 .name = "pxa2xx-i2c",
Wolfram Sanga92b36e2008-02-24 20:03:42 +01001176 .owner = THIS_MODULE,
Magnus Damm57f4d4f2009-07-08 13:22:39 +02001177 .pm = I2C_PXA_DEV_PM_OPS,
Russell King3ae5eae2005-11-09 22:32:44 +00001178 },
Eric Miaof23d4912009-04-13 14:43:25 +08001179 .id_table = i2c_pxa_id_table,
Russell Kingb652b432005-06-15 12:38:14 +01001180};
1181
1182static int __init i2c_adap_pxa_init(void)
1183{
Russell King3ae5eae2005-11-09 22:32:44 +00001184 return platform_driver_register(&i2c_pxa_driver);
Russell Kingb652b432005-06-15 12:38:14 +01001185}
1186
Wolfram Sanga92b36e2008-02-24 20:03:42 +01001187static void __exit i2c_adap_pxa_exit(void)
Russell Kingb652b432005-06-15 12:38:14 +01001188{
Holger Schurigd6a7b5f2008-02-11 16:51:41 +01001189 platform_driver_unregister(&i2c_pxa_driver);
Russell Kingb652b432005-06-15 12:38:14 +01001190}
1191
Richard Purdieece5f7b2006-01-12 16:30:23 +00001192MODULE_LICENSE("GPL");
Kay Sieversadd8eda2008-04-22 22:16:49 +02001193MODULE_ALIAS("platform:pxa2xx-i2c");
Richard Purdieece5f7b2006-01-12 16:30:23 +00001194
Uli Luckas47a9b132008-07-14 22:38:30 +02001195subsys_initcall(i2c_adap_pxa_init);
Russell Kingb652b432005-06-15 12:38:14 +01001196module_exit(i2c_adap_pxa_exit);