Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 1 | /* |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 2 | * OMAP GPIO handling defines and functions |
| 3 | * |
| 4 | * Copyright (C) 2003-2005 Nokia Corporation |
| 5 | * |
| 6 | * Written by Juha Yrjölä <juha.yrjola@nokia.com> |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License as published by |
| 10 | * the Free Software Foundation; either version 2 of the License, or |
| 11 | * (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA |
| 21 | * |
| 22 | */ |
| 23 | |
| 24 | #ifndef __ASM_ARCH_OMAP_GPIO_H |
| 25 | #define __ASM_ARCH_OMAP_GPIO_H |
| 26 | |
Russell King | fced80c | 2008-09-06 12:10:45 +0100 | [diff] [blame] | 27 | #include <linux/io.h> |
Varadarajan, Charulatha | c95d10b | 2010-12-07 16:26:56 -0800 | [diff] [blame] | 28 | #include <linux/platform_device.h> |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 29 | |
Tony Lindgren | 6175556 | 2009-08-28 10:50:34 -0700 | [diff] [blame] | 30 | #define OMAP1_MPUIO_BASE 0xfffb5000 |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 31 | |
Tony Lindgren | 5de62b8 | 2010-12-07 16:26:58 -0800 | [diff] [blame] | 32 | /* |
| 33 | * These are the omap15xx/16xx offsets. The omap7xx offset are |
| 34 | * OMAP_MPUIO_ / 2 offsets below. |
| 35 | */ |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 36 | #define OMAP_MPUIO_INPUT_LATCH 0x00 |
| 37 | #define OMAP_MPUIO_OUTPUT 0x04 |
| 38 | #define OMAP_MPUIO_IO_CNTL 0x08 |
| 39 | #define OMAP_MPUIO_KBR_LATCH 0x10 |
| 40 | #define OMAP_MPUIO_KBC 0x14 |
| 41 | #define OMAP_MPUIO_GPIO_EVENT_MODE 0x18 |
| 42 | #define OMAP_MPUIO_GPIO_INT_EDGE 0x1c |
| 43 | #define OMAP_MPUIO_KBD_INT 0x20 |
| 44 | #define OMAP_MPUIO_GPIO_INT 0x24 |
| 45 | #define OMAP_MPUIO_KBD_MASKIT 0x28 |
| 46 | #define OMAP_MPUIO_GPIO_MASKIT 0x2c |
| 47 | #define OMAP_MPUIO_GPIO_DEBOUNCING 0x30 |
| 48 | #define OMAP_MPUIO_LATCH 0x34 |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 49 | |
| 50 | #define OMAP34XX_NR_GPIOS 6 |
| 51 | |
Kevin Hilman | 5ee1a81 | 2011-04-20 15:44:11 -0700 | [diff] [blame] | 52 | /* |
| 53 | * OMAP1510 GPIO registers |
| 54 | */ |
| 55 | #define OMAP1510_GPIO_DATA_INPUT 0x00 |
| 56 | #define OMAP1510_GPIO_DATA_OUTPUT 0x04 |
| 57 | #define OMAP1510_GPIO_DIR_CONTROL 0x08 |
| 58 | #define OMAP1510_GPIO_INT_CONTROL 0x0c |
| 59 | #define OMAP1510_GPIO_INT_MASK 0x10 |
| 60 | #define OMAP1510_GPIO_INT_STATUS 0x14 |
| 61 | #define OMAP1510_GPIO_PIN_CONTROL 0x18 |
| 62 | |
| 63 | #define OMAP1510_IH_GPIO_BASE 64 |
| 64 | |
| 65 | /* |
| 66 | * OMAP1610 specific GPIO registers |
| 67 | */ |
| 68 | #define OMAP1610_GPIO_REVISION 0x0000 |
| 69 | #define OMAP1610_GPIO_SYSCONFIG 0x0010 |
| 70 | #define OMAP1610_GPIO_SYSSTATUS 0x0014 |
| 71 | #define OMAP1610_GPIO_IRQSTATUS1 0x0018 |
| 72 | #define OMAP1610_GPIO_IRQENABLE1 0x001c |
| 73 | #define OMAP1610_GPIO_WAKEUPENABLE 0x0028 |
| 74 | #define OMAP1610_GPIO_DATAIN 0x002c |
| 75 | #define OMAP1610_GPIO_DATAOUT 0x0030 |
| 76 | #define OMAP1610_GPIO_DIRECTION 0x0034 |
| 77 | #define OMAP1610_GPIO_EDGE_CTRL1 0x0038 |
| 78 | #define OMAP1610_GPIO_EDGE_CTRL2 0x003c |
| 79 | #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c |
| 80 | #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8 |
| 81 | #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0 |
| 82 | #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc |
| 83 | #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8 |
| 84 | #define OMAP1610_GPIO_SET_DATAOUT 0x00f0 |
| 85 | |
| 86 | /* |
| 87 | * OMAP7XX specific GPIO registers |
| 88 | */ |
| 89 | #define OMAP7XX_GPIO_DATA_INPUT 0x00 |
| 90 | #define OMAP7XX_GPIO_DATA_OUTPUT 0x04 |
| 91 | #define OMAP7XX_GPIO_DIR_CONTROL 0x08 |
| 92 | #define OMAP7XX_GPIO_INT_CONTROL 0x0c |
| 93 | #define OMAP7XX_GPIO_INT_MASK 0x10 |
| 94 | #define OMAP7XX_GPIO_INT_STATUS 0x14 |
| 95 | |
| 96 | /* |
| 97 | * omap2+ specific GPIO registers |
| 98 | */ |
| 99 | #define OMAP24XX_GPIO_REVISION 0x0000 |
| 100 | #define OMAP24XX_GPIO_IRQSTATUS1 0x0018 |
| 101 | #define OMAP24XX_GPIO_IRQSTATUS2 0x0028 |
| 102 | #define OMAP24XX_GPIO_IRQENABLE2 0x002c |
| 103 | #define OMAP24XX_GPIO_IRQENABLE1 0x001c |
| 104 | #define OMAP24XX_GPIO_WAKE_EN 0x0020 |
| 105 | #define OMAP24XX_GPIO_CTRL 0x0030 |
| 106 | #define OMAP24XX_GPIO_OE 0x0034 |
| 107 | #define OMAP24XX_GPIO_DATAIN 0x0038 |
| 108 | #define OMAP24XX_GPIO_DATAOUT 0x003c |
| 109 | #define OMAP24XX_GPIO_LEVELDETECT0 0x0040 |
| 110 | #define OMAP24XX_GPIO_LEVELDETECT1 0x0044 |
| 111 | #define OMAP24XX_GPIO_RISINGDETECT 0x0048 |
| 112 | #define OMAP24XX_GPIO_FALLINGDETECT 0x004c |
| 113 | #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050 |
| 114 | #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054 |
| 115 | #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060 |
| 116 | #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064 |
| 117 | #define OMAP24XX_GPIO_CLEARWKUENA 0x0080 |
| 118 | #define OMAP24XX_GPIO_SETWKUENA 0x0084 |
| 119 | #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090 |
| 120 | #define OMAP24XX_GPIO_SETDATAOUT 0x0094 |
| 121 | |
| 122 | #define OMAP4_GPIO_REVISION 0x0000 |
| 123 | #define OMAP4_GPIO_EOI 0x0020 |
| 124 | #define OMAP4_GPIO_IRQSTATUSRAW0 0x0024 |
| 125 | #define OMAP4_GPIO_IRQSTATUSRAW1 0x0028 |
| 126 | #define OMAP4_GPIO_IRQSTATUS0 0x002c |
| 127 | #define OMAP4_GPIO_IRQSTATUS1 0x0030 |
| 128 | #define OMAP4_GPIO_IRQSTATUSSET0 0x0034 |
| 129 | #define OMAP4_GPIO_IRQSTATUSSET1 0x0038 |
| 130 | #define OMAP4_GPIO_IRQSTATUSCLR0 0x003c |
| 131 | #define OMAP4_GPIO_IRQSTATUSCLR1 0x0040 |
| 132 | #define OMAP4_GPIO_IRQWAKEN0 0x0044 |
| 133 | #define OMAP4_GPIO_IRQWAKEN1 0x0048 |
| 134 | #define OMAP4_GPIO_IRQENABLE1 0x011c |
| 135 | #define OMAP4_GPIO_WAKE_EN 0x0120 |
| 136 | #define OMAP4_GPIO_IRQSTATUS2 0x0128 |
| 137 | #define OMAP4_GPIO_IRQENABLE2 0x012c |
| 138 | #define OMAP4_GPIO_CTRL 0x0130 |
| 139 | #define OMAP4_GPIO_OE 0x0134 |
| 140 | #define OMAP4_GPIO_DATAIN 0x0138 |
| 141 | #define OMAP4_GPIO_DATAOUT 0x013c |
| 142 | #define OMAP4_GPIO_LEVELDETECT0 0x0140 |
| 143 | #define OMAP4_GPIO_LEVELDETECT1 0x0144 |
| 144 | #define OMAP4_GPIO_RISINGDETECT 0x0148 |
| 145 | #define OMAP4_GPIO_FALLINGDETECT 0x014c |
| 146 | #define OMAP4_GPIO_DEBOUNCENABLE 0x0150 |
| 147 | #define OMAP4_GPIO_DEBOUNCINGTIME 0x0154 |
| 148 | #define OMAP4_GPIO_CLEARIRQENABLE1 0x0160 |
| 149 | #define OMAP4_GPIO_SETIRQENABLE1 0x0164 |
| 150 | #define OMAP4_GPIO_CLEARWKUENA 0x0180 |
| 151 | #define OMAP4_GPIO_SETWKUENA 0x0184 |
| 152 | #define OMAP4_GPIO_CLEARDATAOUT 0x0190 |
| 153 | #define OMAP4_GPIO_SETDATAOUT 0x0194 |
| 154 | |
Tony Lindgren | 4b25408 | 2012-08-30 15:37:24 -0700 | [diff] [blame] | 155 | #define OMAP_MAX_GPIO_LINES 192 |
| 156 | |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 157 | #define OMAP_MPUIO(nr) (OMAP_MAX_GPIO_LINES + (nr)) |
| 158 | #define OMAP_GPIO_IS_MPUIO(nr) ((nr) >= OMAP_MAX_GPIO_LINES) |
| 159 | |
Varadarajan, Charulatha | 59c348c | 2010-12-07 16:26:56 -0800 | [diff] [blame] | 160 | struct omap_gpio_dev_attr { |
| 161 | int bank_width; /* GPIO bank width */ |
| 162 | bool dbck_flag; /* dbck required or not - True for OMAP3&4 */ |
| 163 | }; |
| 164 | |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 165 | struct omap_gpio_reg_offs { |
Kevin Hilman | e5ff444 | 2011-04-22 14:37:16 -0700 | [diff] [blame] | 166 | u16 revision; |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 167 | u16 direction; |
| 168 | u16 datain; |
| 169 | u16 dataout; |
| 170 | u16 set_dataout; |
| 171 | u16 clr_dataout; |
Kevin Hilman | eef4bec | 2011-04-21 09:17:35 -0700 | [diff] [blame] | 172 | u16 irqstatus; |
| 173 | u16 irqstatus2; |
Tarun Kanti DebBarma | 4e962e8 | 2012-04-27 19:43:37 +0530 | [diff] [blame] | 174 | u16 irqstatus_raw0; |
| 175 | u16 irqstatus_raw1; |
Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 176 | u16 irqenable; |
Tarun Kanti DebBarma | ae10f23 | 2011-08-30 15:24:27 +0530 | [diff] [blame] | 177 | u16 irqenable2; |
Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 178 | u16 set_irqenable; |
| 179 | u16 clr_irqenable; |
Kevin Hilman | 9942da0 | 2011-04-22 12:02:05 -0700 | [diff] [blame] | 180 | u16 debounce; |
| 181 | u16 debounce_en; |
Charulatha V | c8eef65 | 2011-05-02 15:21:42 +0530 | [diff] [blame] | 182 | u16 ctrl; |
Tarun Kanti DebBarma | 6ed87c5 | 2011-09-13 14:41:44 +0530 | [diff] [blame] | 183 | u16 wkup_en; |
Tarun Kanti DebBarma | 9ea14d8 | 2011-08-30 15:05:44 +0530 | [diff] [blame] | 184 | u16 leveldetect0; |
| 185 | u16 leveldetect1; |
| 186 | u16 risingdetect; |
| 187 | u16 fallingdetect; |
Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 188 | u16 irqctrl; |
| 189 | u16 edgectrl1; |
| 190 | u16 edgectrl2; |
Charulatha V | fad96ea | 2011-05-25 11:23:50 +0530 | [diff] [blame] | 191 | u16 pinctrl; |
Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 192 | |
| 193 | bool irqenable_inv; |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 194 | }; |
| 195 | |
Varadarajan, Charulatha | c95d10b | 2010-12-07 16:26:56 -0800 | [diff] [blame] | 196 | struct omap_gpio_platform_data { |
Varadarajan, Charulatha | c95d10b | 2010-12-07 16:26:56 -0800 | [diff] [blame] | 197 | int bank_type; |
| 198 | int bank_width; /* GPIO bank width */ |
Tony Lindgren | 5de62b8 | 2010-12-07 16:26:58 -0800 | [diff] [blame] | 199 | int bank_stride; /* Only needed for omap1 MPUIO */ |
Varadarajan, Charulatha | c95d10b | 2010-12-07 16:26:56 -0800 | [diff] [blame] | 200 | bool dbck_flag; /* dbck required or not - True for OMAP3&4 */ |
Charulatha V | 0cde8d0 | 2011-05-05 20:15:16 +0530 | [diff] [blame] | 201 | bool loses_context; /* whether the bank would ever lose context */ |
Charulatha V | d0d665a | 2011-08-31 00:02:21 +0530 | [diff] [blame] | 202 | bool is_mpuio; /* whether the bank is of type MPUIO */ |
Charulatha V | 803a243 | 2011-05-05 17:04:12 +0530 | [diff] [blame] | 203 | u32 non_wakeup_gpios; |
Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 204 | |
| 205 | struct omap_gpio_reg_offs *regs; |
Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 206 | |
| 207 | /* Return context loss count due to PM states changing */ |
| 208 | int (*get_context_loss_count)(struct device *dev); |
Varadarajan, Charulatha | c95d10b | 2010-12-07 16:26:56 -0800 | [diff] [blame] | 209 | }; |
| 210 | |
Paul Walmsley | 72e06d0 | 2010-12-21 21:05:16 -0700 | [diff] [blame] | 211 | extern void omap2_gpio_prepare_for_idle(int off_mode); |
Kevin Hilman | 43ffcd9 | 2009-01-27 11:09:24 -0800 | [diff] [blame] | 212 | extern void omap2_gpio_resume_after_idle(void); |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 213 | extern void omap_set_gpio_debounce(int gpio, int enable); |
| 214 | extern void omap_set_gpio_debounce_time(int gpio, int enable); |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 215 | |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 216 | #endif |