blob: de4ebfc4e0e24c24c5f41cc11daa4362544ad304 [file] [log] [blame]
Parav Panditfe2caef2012-03-21 04:09:06 +05301/*******************************************************************
2 * This file is part of the Emulex RoCE Device Driver for *
3 * RoCE (RDMA over Converged Ethernet) adapters. *
4 * Copyright (C) 2008-2012 Emulex. All rights reserved. *
5 * EMULEX and SLI are trademarks of Emulex. *
6 * www.emulex.com *
7 * *
8 * This program is free software; you can redistribute it and/or *
9 * modify it under the terms of version 2 of the GNU General *
10 * Public License as published by the Free Software Foundation. *
11 * This program is distributed in the hope that it will be useful. *
12 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
13 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
14 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
15 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
16 * TO BE LEGALLY INVALID. See the GNU General Public License for *
17 * more details, a copy of which can be found in the file COPYING *
18 * included with this package. *
19 *
20 * Contact Information:
21 * linux-drivers@emulex.com
22 *
23 * Emulex
24 * 3333 Susan Street
25 * Costa Mesa, CA 92626
26 *******************************************************************/
27
28#ifndef __OCRDMA_SLI_H__
29#define __OCRDMA_SLI_H__
30
31#define Bit(_b) (1 << (_b))
32
Devesh Sharma21c33912014-02-04 11:56:56 +053033enum {
34 OCRDMA_ASIC_GEN_SKH_R = 0x04,
35 OCRDMA_ASIC_GEN_LANCER = 0x0B
36};
37
38enum {
39 OCRDMA_ASIC_REV_A0 = 0x00,
40 OCRDMA_ASIC_REV_B0 = 0x10,
41 OCRDMA_ASIC_REV_C0 = 0x20
42};
Parav Panditfe2caef2012-03-21 04:09:06 +053043
44#define OCRDMA_SUBSYS_ROCE 10
45enum {
46 OCRDMA_CMD_QUERY_CONFIG = 1,
47 OCRDMA_CMD_ALLOC_PD,
48 OCRDMA_CMD_DEALLOC_PD,
49
50 OCRDMA_CMD_CREATE_AH_TBL,
51 OCRDMA_CMD_DELETE_AH_TBL,
52
53 OCRDMA_CMD_CREATE_QP,
54 OCRDMA_CMD_QUERY_QP,
55 OCRDMA_CMD_MODIFY_QP,
56 OCRDMA_CMD_DELETE_QP,
57
58 OCRDMA_CMD_RSVD1,
59 OCRDMA_CMD_ALLOC_LKEY,
60 OCRDMA_CMD_DEALLOC_LKEY,
61 OCRDMA_CMD_REGISTER_NSMR,
62 OCRDMA_CMD_REREGISTER_NSMR,
63 OCRDMA_CMD_REGISTER_NSMR_CONT,
64 OCRDMA_CMD_QUERY_NSMR,
65 OCRDMA_CMD_ALLOC_MW,
66 OCRDMA_CMD_QUERY_MW,
67
68 OCRDMA_CMD_CREATE_SRQ,
69 OCRDMA_CMD_QUERY_SRQ,
70 OCRDMA_CMD_MODIFY_SRQ,
71 OCRDMA_CMD_DELETE_SRQ,
72
73 OCRDMA_CMD_ATTACH_MCAST,
74 OCRDMA_CMD_DETACH_MCAST,
75
76 OCRDMA_CMD_MAX
77};
78
79#define OCRDMA_SUBSYS_COMMON 1
80enum {
Naresh Gottumukkalaf24ceba2013-08-26 15:27:47 +053081 OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1 = 5,
Parav Panditfe2caef2012-03-21 04:09:06 +053082 OCRDMA_CMD_CREATE_CQ = 12,
83 OCRDMA_CMD_CREATE_EQ = 13,
84 OCRDMA_CMD_CREATE_MQ = 21,
85 OCRDMA_CMD_GET_FW_VER = 35,
86 OCRDMA_CMD_DELETE_MQ = 53,
87 OCRDMA_CMD_DELETE_CQ = 54,
88 OCRDMA_CMD_DELETE_EQ = 55,
89 OCRDMA_CMD_GET_FW_CONFIG = 58,
90 OCRDMA_CMD_CREATE_MQ_EXT = 90
91};
92
93enum {
94 QTYPE_EQ = 1,
95 QTYPE_CQ = 2,
96 QTYPE_MCCQ = 3
97};
98
99#define OCRDMA_MAX_SGID (8)
100
101#define OCRDMA_MAX_QP 2048
102#define OCRDMA_MAX_CQ 2048
Naresh Gottumukkalac43e9ab2013-08-26 15:27:46 +0530103#define OCRDMA_MAX_STAG 8192
Parav Panditfe2caef2012-03-21 04:09:06 +0530104
105enum {
106 OCRDMA_DB_RQ_OFFSET = 0xE0,
Naresh Gottumukkalaf11220e2013-08-26 15:27:42 +0530107 OCRDMA_DB_GEN2_RQ_OFFSET = 0x100,
Parav Panditfe2caef2012-03-21 04:09:06 +0530108 OCRDMA_DB_SQ_OFFSET = 0x60,
109 OCRDMA_DB_GEN2_SQ_OFFSET = 0x1C0,
110 OCRDMA_DB_SRQ_OFFSET = OCRDMA_DB_RQ_OFFSET,
Naresh Gottumukkalaf11220e2013-08-26 15:27:42 +0530111 OCRDMA_DB_GEN2_SRQ_OFFSET = OCRDMA_DB_GEN2_RQ_OFFSET,
Parav Panditfe2caef2012-03-21 04:09:06 +0530112 OCRDMA_DB_CQ_OFFSET = 0x120,
113 OCRDMA_DB_EQ_OFFSET = OCRDMA_DB_CQ_OFFSET,
Devesh Sharma2df84fa82014-02-04 11:56:55 +0530114 OCRDMA_DB_MQ_OFFSET = 0x140,
115
116 OCRDMA_DB_SQ_SHIFT = 16,
117 OCRDMA_DB_RQ_SHIFT = 24
Parav Panditfe2caef2012-03-21 04:09:06 +0530118};
119
120#define OCRDMA_DB_CQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
121#define OCRDMA_DB_CQ_RING_ID_EXT_MASK 0x0C00 /* bits 10-11 of qid at 12-11 */
122/* qid #2 msbits at 12-11 */
123#define OCRDMA_DB_CQ_RING_ID_EXT_MASK_SHIFT 0x1
124#define OCRDMA_DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
125/* Rearm bit */
126#define OCRDMA_DB_CQ_REARM_SHIFT (29) /* bit 29 */
127/* solicited bit */
128#define OCRDMA_DB_CQ_SOLICIT_SHIFT (31) /* bit 31 */
129
130#define OCRDMA_EQ_ID_MASK 0x1FF /* bits 0 - 8 */
131#define OCRDMA_EQ_ID_EXT_MASK 0x3e00 /* bits 9-13 */
132#define OCRDMA_EQ_ID_EXT_MASK_SHIFT (2) /* qid bits 9-13 at 11-15 */
133
134/* Clear the interrupt for this eq */
135#define OCRDMA_EQ_CLR_SHIFT (9) /* bit 9 */
136/* Must be 1 */
137#define OCRDMA_EQ_TYPE_SHIFT (10) /* bit 10 */
138/* Number of event entries processed */
139#define OCRDMA_NUM_EQE_SHIFT (16) /* bits 16 - 28 */
140/* Rearm bit */
141#define OCRDMA_REARM_SHIFT (29) /* bit 29 */
142
143#define OCRDMA_MQ_ID_MASK 0x7FF /* bits 0 - 10 */
144/* Number of entries posted */
145#define OCRDMA_MQ_NUM_MQE_SHIFT (16) /* bits 16 - 29 */
146
147#define OCRDMA_MIN_HPAGE_SIZE (4096)
148
149#define OCRDMA_MIN_Q_PAGE_SIZE (4096)
150#define OCRDMA_MAX_Q_PAGES (8)
151
Devesh Sharma21c33912014-02-04 11:56:56 +0530152#define OCRDMA_SLI_ASIC_ID_OFFSET 0x9C
153#define OCRDMA_SLI_ASIC_REV_MASK 0x000000FF
154#define OCRDMA_SLI_ASIC_GEN_NUM_MASK 0x0000FF00
155#define OCRDMA_SLI_ASIC_GEN_NUM_SHIFT 0x08
156
Parav Panditfe2caef2012-03-21 04:09:06 +0530157/*
158# 0: 4K Bytes
159# 1: 8K Bytes
160# 2: 16K Bytes
161# 3: 32K Bytes
162# 4: 64K Bytes
Naresh Gottumukkala2b51a9b2013-08-26 15:27:43 +0530163# 5: 128K Bytes
164# 6: 256K Bytes
165# 7: 512K Bytes
Parav Panditfe2caef2012-03-21 04:09:06 +0530166*/
Naresh Gottumukkala2b51a9b2013-08-26 15:27:43 +0530167#define OCRDMA_MAX_Q_PAGE_SIZE_CNT (8)
Parav Panditfe2caef2012-03-21 04:09:06 +0530168#define OCRDMA_Q_PAGE_BASE_SIZE (OCRDMA_MIN_Q_PAGE_SIZE * OCRDMA_MAX_Q_PAGES)
169
170#define MAX_OCRDMA_QP_PAGES (8)
171#define OCRDMA_MAX_WQE_MEM_SIZE (MAX_OCRDMA_QP_PAGES * OCRDMA_MIN_HQ_PAGE_SIZE)
172
173#define OCRDMA_CREATE_CQ_MAX_PAGES (4)
174#define OCRDMA_DPP_CQE_SIZE (4)
175
176#define OCRDMA_GEN2_MAX_CQE 1024
177#define OCRDMA_GEN2_CQ_PAGE_SIZE 4096
178#define OCRDMA_GEN2_WQE_SIZE 256
179#define OCRDMA_MAX_CQE 4095
180#define OCRDMA_CQ_PAGE_SIZE 16384
181#define OCRDMA_WQE_SIZE 128
182#define OCRDMA_WQE_STRIDE 8
183#define OCRDMA_WQE_ALIGN_BYTES 16
184
185#define MAX_OCRDMA_SRQ_PAGES MAX_OCRDMA_QP_PAGES
186
187enum {
188 OCRDMA_MCH_OPCODE_SHIFT = 0,
189 OCRDMA_MCH_OPCODE_MASK = 0xFF,
190 OCRDMA_MCH_SUBSYS_SHIFT = 8,
191 OCRDMA_MCH_SUBSYS_MASK = 0xFF00
192};
193
194/* mailbox cmd header */
195struct ocrdma_mbx_hdr {
196 u32 subsys_op;
197 u32 timeout; /* in seconds */
198 u32 cmd_len;
199 u32 rsvd_version;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530200};
Parav Panditfe2caef2012-03-21 04:09:06 +0530201
202enum {
203 OCRDMA_MBX_RSP_OPCODE_SHIFT = 0,
204 OCRDMA_MBX_RSP_OPCODE_MASK = 0xFF,
205 OCRDMA_MBX_RSP_SUBSYS_SHIFT = 8,
206 OCRDMA_MBX_RSP_SUBSYS_MASK = 0xFF << OCRDMA_MBX_RSP_SUBSYS_SHIFT,
207
208 OCRDMA_MBX_RSP_STATUS_SHIFT = 0,
209 OCRDMA_MBX_RSP_STATUS_MASK = 0xFF,
210 OCRDMA_MBX_RSP_ASTATUS_SHIFT = 8,
211 OCRDMA_MBX_RSP_ASTATUS_MASK = 0xFF << OCRDMA_MBX_RSP_ASTATUS_SHIFT
212};
213
214/* mailbox cmd response */
215struct ocrdma_mbx_rsp {
216 u32 subsys_op;
217 u32 status;
218 u32 rsp_len;
219 u32 add_rsp_len;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530220};
Parav Panditfe2caef2012-03-21 04:09:06 +0530221
222enum {
223 OCRDMA_MQE_EMBEDDED = 1,
224 OCRDMA_MQE_NONEMBEDDED = 0
225};
226
227struct ocrdma_mqe_sge {
228 u32 pa_lo;
229 u32 pa_hi;
230 u32 len;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530231};
Parav Panditfe2caef2012-03-21 04:09:06 +0530232
233enum {
234 OCRDMA_MQE_HDR_EMB_SHIFT = 0,
235 OCRDMA_MQE_HDR_EMB_MASK = Bit(0),
236 OCRDMA_MQE_HDR_SGE_CNT_SHIFT = 3,
237 OCRDMA_MQE_HDR_SGE_CNT_MASK = 0x1F << OCRDMA_MQE_HDR_SGE_CNT_SHIFT,
238 OCRDMA_MQE_HDR_SPECIAL_SHIFT = 24,
239 OCRDMA_MQE_HDR_SPECIAL_MASK = 0xFF << OCRDMA_MQE_HDR_SPECIAL_SHIFT
240};
241
242struct ocrdma_mqe_hdr {
243 u32 spcl_sge_cnt_emb;
244 u32 pyld_len;
245 u32 tag_lo;
246 u32 tag_hi;
247 u32 rsvd3;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530248};
Parav Panditfe2caef2012-03-21 04:09:06 +0530249
250struct ocrdma_mqe_emb_cmd {
251 struct ocrdma_mbx_hdr mch;
252 u8 pyld[220];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530253};
Parav Panditfe2caef2012-03-21 04:09:06 +0530254
255struct ocrdma_mqe {
256 struct ocrdma_mqe_hdr hdr;
257 union {
258 struct ocrdma_mqe_emb_cmd emb_req;
259 struct {
260 struct ocrdma_mqe_sge sge[19];
261 } nonemb_req;
262 u8 cmd[236];
263 struct ocrdma_mbx_rsp rsp;
264 } u;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530265};
Parav Panditfe2caef2012-03-21 04:09:06 +0530266
267#define OCRDMA_EQ_LEN 4096
268#define OCRDMA_MQ_CQ_LEN 256
269#define OCRDMA_MQ_LEN 128
270
271#define PAGE_SHIFT_4K 12
272#define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
273
274/* Returns number of pages spanned by the data starting at the given addr */
275#define PAGES_4K_SPANNED(_address, size) \
276 ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
277 (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
278
279struct ocrdma_delete_q_req {
280 struct ocrdma_mbx_hdr req;
281 u32 id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530282};
Parav Panditfe2caef2012-03-21 04:09:06 +0530283
284struct ocrdma_pa {
285 u32 lo;
286 u32 hi;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530287};
Parav Panditfe2caef2012-03-21 04:09:06 +0530288
289#define MAX_OCRDMA_EQ_PAGES (8)
290struct ocrdma_create_eq_req {
291 struct ocrdma_mbx_hdr req;
292 u32 num_pages;
293 u32 valid;
294 u32 cnt;
295 u32 delay;
296 u32 rsvd;
297 struct ocrdma_pa pa[MAX_OCRDMA_EQ_PAGES];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530298};
Parav Panditfe2caef2012-03-21 04:09:06 +0530299
300enum {
301 OCRDMA_CREATE_EQ_VALID = Bit(29),
302 OCRDMA_CREATE_EQ_CNT_SHIFT = 26,
303 OCRDMA_CREATE_CQ_DELAY_SHIFT = 13,
304};
305
306struct ocrdma_create_eq_rsp {
307 struct ocrdma_mbx_rsp rsp;
308 u32 vector_eqid;
309};
310
311#define OCRDMA_EQ_MINOR_OTHER (0x1)
312
313enum {
314 OCRDMA_MCQE_STATUS_SHIFT = 0,
315 OCRDMA_MCQE_STATUS_MASK = 0xFFFF,
316 OCRDMA_MCQE_ESTATUS_SHIFT = 16,
317 OCRDMA_MCQE_ESTATUS_MASK = 0xFFFF << OCRDMA_MCQE_ESTATUS_SHIFT,
318 OCRDMA_MCQE_CONS_SHIFT = 27,
319 OCRDMA_MCQE_CONS_MASK = Bit(27),
320 OCRDMA_MCQE_CMPL_SHIFT = 28,
321 OCRDMA_MCQE_CMPL_MASK = Bit(28),
322 OCRDMA_MCQE_AE_SHIFT = 30,
323 OCRDMA_MCQE_AE_MASK = Bit(30),
324 OCRDMA_MCQE_VALID_SHIFT = 31,
325 OCRDMA_MCQE_VALID_MASK = Bit(31)
326};
327
328struct ocrdma_mcqe {
329 u32 status;
330 u32 tag_lo;
331 u32 tag_hi;
332 u32 valid_ae_cmpl_cons;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530333};
Parav Panditfe2caef2012-03-21 04:09:06 +0530334
335enum {
336 OCRDMA_AE_MCQE_QPVALID = Bit(31),
337 OCRDMA_AE_MCQE_QPID_MASK = 0xFFFF,
338
339 OCRDMA_AE_MCQE_CQVALID = Bit(31),
340 OCRDMA_AE_MCQE_CQID_MASK = 0xFFFF,
341 OCRDMA_AE_MCQE_VALID = Bit(31),
342 OCRDMA_AE_MCQE_AE = Bit(30),
343 OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT = 16,
344 OCRDMA_AE_MCQE_EVENT_TYPE_MASK =
345 0xFF << OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT,
346 OCRDMA_AE_MCQE_EVENT_CODE_SHIFT = 8,
347 OCRDMA_AE_MCQE_EVENT_CODE_MASK =
348 0xFF << OCRDMA_AE_MCQE_EVENT_CODE_SHIFT
349};
350struct ocrdma_ae_mcqe {
351 u32 qpvalid_qpid;
352 u32 cqvalid_cqid;
353 u32 evt_tag;
354 u32 valid_ae_event;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530355};
Parav Panditfe2caef2012-03-21 04:09:06 +0530356
357enum {
Naresh Gottumukkala84b105d2013-08-26 15:27:50 +0530358 OCRDMA_AE_PVID_MCQE_ENABLED_SHIFT = 0,
359 OCRDMA_AE_PVID_MCQE_ENABLED_MASK = 0xFF,
360 OCRDMA_AE_PVID_MCQE_TAG_SHIFT = 16,
361 OCRDMA_AE_PVID_MCQE_TAG_MASK = 0xFFFF << OCRDMA_AE_PVID_MCQE_TAG_SHIFT
362};
363
364struct ocrdma_ae_pvid_mcqe {
365 u32 tag_enabled;
366 u32 event_tag;
367 u32 rsvd1;
368 u32 rsvd2;
369};
370
371enum {
Parav Panditfe2caef2012-03-21 04:09:06 +0530372 OCRDMA_AE_MPA_MCQE_REQ_ID_SHIFT = 16,
373 OCRDMA_AE_MPA_MCQE_REQ_ID_MASK = 0xFFFF <<
374 OCRDMA_AE_MPA_MCQE_REQ_ID_SHIFT,
375
376 OCRDMA_AE_MPA_MCQE_EVENT_CODE_SHIFT = 8,
377 OCRDMA_AE_MPA_MCQE_EVENT_CODE_MASK = 0xFF <<
378 OCRDMA_AE_MPA_MCQE_EVENT_CODE_SHIFT,
379 OCRDMA_AE_MPA_MCQE_EVENT_TYPE_SHIFT = 16,
380 OCRDMA_AE_MPA_MCQE_EVENT_TYPE_MASK = 0xFF <<
381 OCRDMA_AE_MPA_MCQE_EVENT_TYPE_SHIFT,
382 OCRDMA_AE_MPA_MCQE_EVENT_AE_SHIFT = 30,
383 OCRDMA_AE_MPA_MCQE_EVENT_AE_MASK = Bit(30),
384 OCRDMA_AE_MPA_MCQE_EVENT_VALID_SHIFT = 31,
385 OCRDMA_AE_MPA_MCQE_EVENT_VALID_MASK = Bit(31)
386};
387
388struct ocrdma_ae_mpa_mcqe {
389 u32 req_id;
390 u32 w1;
391 u32 w2;
392 u32 valid_ae_event;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530393};
Parav Panditfe2caef2012-03-21 04:09:06 +0530394
395enum {
396 OCRDMA_AE_QP_MCQE_NEW_QP_STATE_SHIFT = 0,
397 OCRDMA_AE_QP_MCQE_NEW_QP_STATE_MASK = 0xFFFF,
398 OCRDMA_AE_QP_MCQE_QP_ID_SHIFT = 16,
399 OCRDMA_AE_QP_MCQE_QP_ID_MASK = 0xFFFF <<
400 OCRDMA_AE_QP_MCQE_QP_ID_SHIFT,
401
402 OCRDMA_AE_QP_MCQE_EVENT_CODE_SHIFT = 8,
403 OCRDMA_AE_QP_MCQE_EVENT_CODE_MASK = 0xFF <<
404 OCRDMA_AE_QP_MCQE_EVENT_CODE_SHIFT,
405 OCRDMA_AE_QP_MCQE_EVENT_TYPE_SHIFT = 16,
406 OCRDMA_AE_QP_MCQE_EVENT_TYPE_MASK = 0xFF <<
407 OCRDMA_AE_QP_MCQE_EVENT_TYPE_SHIFT,
408 OCRDMA_AE_QP_MCQE_EVENT_AE_SHIFT = 30,
409 OCRDMA_AE_QP_MCQE_EVENT_AE_MASK = Bit(30),
410 OCRDMA_AE_QP_MCQE_EVENT_VALID_SHIFT = 31,
411 OCRDMA_AE_QP_MCQE_EVENT_VALID_MASK = Bit(31)
412};
413
414struct ocrdma_ae_qp_mcqe {
415 u32 qp_id_state;
416 u32 w1;
417 u32 w2;
418 u32 valid_ae_event;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530419};
Parav Panditfe2caef2012-03-21 04:09:06 +0530420
Naresh Gottumukkala84b105d2013-08-26 15:27:50 +0530421#define OCRDMA_ASYNC_RDMA_EVE_CODE 0x14
422#define OCRDMA_ASYNC_GRP5_EVE_CODE 0x5
423#define OCRDMA_ASYNC_EVENT_PVID_STATE 0x3
Parav Panditfe2caef2012-03-21 04:09:06 +0530424
425enum OCRDMA_ASYNC_EVENT_TYPE {
426 OCRDMA_CQ_ERROR = 0x00,
427 OCRDMA_CQ_OVERRUN_ERROR = 0x01,
428 OCRDMA_CQ_QPCAT_ERROR = 0x02,
429 OCRDMA_QP_ACCESS_ERROR = 0x03,
430 OCRDMA_QP_COMM_EST_EVENT = 0x04,
431 OCRDMA_SQ_DRAINED_EVENT = 0x05,
432 OCRDMA_DEVICE_FATAL_EVENT = 0x08,
433 OCRDMA_SRQCAT_ERROR = 0x0E,
434 OCRDMA_SRQ_LIMIT_EVENT = 0x0F,
435 OCRDMA_QP_LAST_WQE_EVENT = 0x10
436};
437
438/* mailbox command request and responses */
439enum {
440 OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_SHIFT = 2,
441 OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_MASK = Bit(2),
442 OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_SHIFT = 3,
443 OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_MASK = Bit(3),
444 OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT = 8,
445 OCRDMA_MBX_QUERY_CFG_MAX_QP_MASK = 0xFFFFFF <<
446 OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT,
447
448 OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT = 16,
449 OCRDMA_MBX_QUERY_CFG_MAX_PD_MASK = 0xFFFF <<
450 OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT,
451 OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT = 8,
452 OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_MASK = 0xFF <<
453 OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT,
454
455 OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT = 0,
456 OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK = 0xFFFF,
Mahesh Vardhamanaiah634c5792012-06-08 21:26:11 +0530457 OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_SHIFT = 16,
458 OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_MASK = 0xFFFF <<
459 OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_SHIFT,
Parav Panditfe2caef2012-03-21 04:09:06 +0530460
461 OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_SHIFT = 0,
462 OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_MASK = 0xFFFF,
463 OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT = 16,
464 OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_MASK = 0xFFFF <<
465 OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT,
466
467 OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET = 24,
468 OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_MASK = 0xFF <<
469 OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET,
470 OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET = 16,
471 OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_MASK = 0xFF <<
472 OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET,
473 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CQES_OFFSET = 0,
474 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CQES_MASK = 0xFFFF <<
475 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CQES_OFFSET,
476
477 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_OFFSET = 16,
478 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_MASK = 0xFFFF <<
479 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_OFFSET,
480 OCRDMA_MBX_QUERY_CFG_MAX_RPIR_QPS_OFFSET = 0,
481 OCRDMA_MBX_QUERY_CFG_MAX_RPIR_QPS_MASK = 0xFFFF <<
482 OCRDMA_MBX_QUERY_CFG_MAX_RPIR_QPS_OFFSET,
483
484 OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_OFFSET = 16,
485 OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_MASK = 0xFFFF <<
486 OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_OFFSET,
487 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CREDITS_OFFSET = 0,
488 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CREDITS_MASK = 0xFFFF <<
489 OCRDMA_MBX_QUERY_CFG_MAX_DPP_CREDITS_OFFSET,
490
491 OCRDMA_MBX_QUERY_CFG_MAX_DPP_QPS_OFFSET = 0,
492 OCRDMA_MBX_QUERY_CFG_MAX_DPP_QPS_MASK = 0xFFFF <<
493 OCRDMA_MBX_QUERY_CFG_MAX_DPP_QPS_OFFSET,
494
495 OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET = 16,
496 OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_MASK = 0xFFFF <<
497 OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET,
498 OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_OFFSET = 0,
499 OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_MASK = 0xFFFF <<
Mahesh Vardhamanaiah07bb5422012-06-08 21:25:52 +0530500 OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_OFFSET,
Parav Panditfe2caef2012-03-21 04:09:06 +0530501
502 OCRDMA_MBX_QUERY_CFG_MAX_CQ_OFFSET = 16,
503 OCRDMA_MBX_QUERY_CFG_MAX_CQ_MASK = 0xFFFF <<
504 OCRDMA_MBX_QUERY_CFG_MAX_CQ_OFFSET,
505 OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_OFFSET = 0,
506 OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_MASK = 0xFFFF <<
507 OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_OFFSET,
508
509 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_RQE_OFFSET = 16,
510 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_RQE_MASK = 0xFFFF <<
511 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_RQE_OFFSET,
512 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET = 0,
513 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_MASK = 0xFFFF <<
514 OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET,
515};
516
517struct ocrdma_mbx_query_config {
518 struct ocrdma_mqe_hdr hdr;
519 struct ocrdma_mbx_rsp rsp;
520 u32 qp_srq_cq_ird_ord;
521 u32 max_pd_ca_ack_delay;
522 u32 max_write_send_sge;
523 u32 max_ird_ord_per_qp;
524 u32 max_shared_ird_ord;
525 u32 max_mr;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530526 u32 max_mr_size_lo;
527 u32 max_mr_size_hi;
Parav Panditfe2caef2012-03-21 04:09:06 +0530528 u32 max_num_mr_pbl;
529 u32 max_mw;
530 u32 max_fmr;
531 u32 max_pages_per_frmr;
532 u32 max_mcast_group;
533 u32 max_mcast_qp_attach;
534 u32 max_total_mcast_qp_attach;
535 u32 wqe_rqe_stride_max_dpp_cqs;
536 u32 max_srq_rpir_qps;
537 u32 max_dpp_pds_credits;
538 u32 max_dpp_credits_pds_per_pd;
539 u32 max_wqes_rqes_per_q;
540 u32 max_cq_cqes_per_cq;
541 u32 max_srq_rqe_sge;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530542};
Parav Panditfe2caef2012-03-21 04:09:06 +0530543
544struct ocrdma_fw_ver_rsp {
545 struct ocrdma_mqe_hdr hdr;
546 struct ocrdma_mbx_rsp rsp;
547
548 u8 running_ver[32];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530549};
Parav Panditfe2caef2012-03-21 04:09:06 +0530550
551struct ocrdma_fw_conf_rsp {
552 struct ocrdma_mqe_hdr hdr;
553 struct ocrdma_mbx_rsp rsp;
554
555 u32 config_num;
556 u32 asic_revision;
557 u32 phy_port;
558 u32 fn_mode;
559 struct {
560 u32 mode;
561 u32 nic_wqid_base;
562 u32 nic_wq_tot;
563 u32 prot_wqid_base;
564 u32 prot_wq_tot;
565 u32 prot_rqid_base;
566 u32 prot_rqid_tot;
567 u32 rsvd[6];
568 } ulp[2];
569 u32 fn_capabilities;
570 u32 rsvd1;
571 u32 rsvd2;
572 u32 base_eqid;
573 u32 max_eq;
574
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530575};
Parav Panditfe2caef2012-03-21 04:09:06 +0530576
577enum {
578 OCRDMA_FN_MODE_RDMA = 0x4
579};
580
Naresh Gottumukkalaf24ceba2013-08-26 15:27:47 +0530581struct ocrdma_get_link_speed_rsp {
582 struct ocrdma_mqe_hdr hdr;
583 struct ocrdma_mbx_rsp rsp;
584
585 u8 pt_port_num;
586 u8 link_duplex;
587 u8 phys_port_speed;
588 u8 phys_port_fault;
589 u16 rsvd1;
590 u16 qos_lnk_speed;
591 u8 logical_lnk_status;
592 u8 rsvd2[3];
593};
594
595enum {
596 OCRDMA_PHYS_LINK_SPEED_ZERO = 0x0,
597 OCRDMA_PHYS_LINK_SPEED_10MBPS = 0x1,
598 OCRDMA_PHYS_LINK_SPEED_100MBPS = 0x2,
599 OCRDMA_PHYS_LINK_SPEED_1GBPS = 0x3,
600 OCRDMA_PHYS_LINK_SPEED_10GBPS = 0x4,
601 OCRDMA_PHYS_LINK_SPEED_20GBPS = 0x5,
602 OCRDMA_PHYS_LINK_SPEED_25GBPS = 0x6,
603 OCRDMA_PHYS_LINK_SPEED_40GBPS = 0x7,
604 OCRDMA_PHYS_LINK_SPEED_100GBPS = 0x8
605};
606
Parav Panditfe2caef2012-03-21 04:09:06 +0530607enum {
608 OCRDMA_CREATE_CQ_VER2 = 2,
Naresh Gottumukkalacffce992013-08-26 15:27:44 +0530609 OCRDMA_CREATE_CQ_VER3 = 3,
Parav Panditfe2caef2012-03-21 04:09:06 +0530610
611 OCRDMA_CREATE_CQ_PAGE_CNT_MASK = 0xFFFF,
612 OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT = 16,
613 OCRDMA_CREATE_CQ_PAGE_SIZE_MASK = 0xFF,
614
615 OCRDMA_CREATE_CQ_COALESCWM_SHIFT = 12,
616 OCRDMA_CREATE_CQ_COALESCWM_MASK = Bit(13) | Bit(12),
617 OCRDMA_CREATE_CQ_FLAGS_NODELAY = Bit(14),
618 OCRDMA_CREATE_CQ_FLAGS_AUTO_VALID = Bit(15),
619
620 OCRDMA_CREATE_CQ_EQ_ID_MASK = 0xFFFF,
621 OCRDMA_CREATE_CQ_CQE_COUNT_MASK = 0xFFFF
622};
623
624enum {
625 OCRDMA_CREATE_CQ_VER0 = 0,
626 OCRDMA_CREATE_CQ_DPP = 1,
627 OCRDMA_CREATE_CQ_TYPE_SHIFT = 24,
628 OCRDMA_CREATE_CQ_EQID_SHIFT = 22,
629
630 OCRDMA_CREATE_CQ_CNT_SHIFT = 27,
631 OCRDMA_CREATE_CQ_FLAGS_VALID = Bit(29),
632 OCRDMA_CREATE_CQ_FLAGS_EVENTABLE = Bit(31),
633 OCRDMA_CREATE_CQ_DEF_FLAGS = OCRDMA_CREATE_CQ_FLAGS_VALID |
634 OCRDMA_CREATE_CQ_FLAGS_EVENTABLE |
635 OCRDMA_CREATE_CQ_FLAGS_NODELAY
636};
637
638struct ocrdma_create_cq_cmd {
639 struct ocrdma_mbx_hdr req;
640 u32 pgsz_pgcnt;
641 u32 ev_cnt_flags;
642 u32 eqn;
Naresh Gottumukkalacffce992013-08-26 15:27:44 +0530643 u16 cqe_count;
644 u16 pd_id;
Parav Panditfe2caef2012-03-21 04:09:06 +0530645 u32 rsvd6;
646 struct ocrdma_pa pa[OCRDMA_CREATE_CQ_MAX_PAGES];
647};
648
649struct ocrdma_create_cq {
650 struct ocrdma_mqe_hdr hdr;
651 struct ocrdma_create_cq_cmd cmd;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530652};
Parav Panditfe2caef2012-03-21 04:09:06 +0530653
654enum {
655 OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK = 0xFFFF
656};
657
658struct ocrdma_create_cq_cmd_rsp {
659 struct ocrdma_mbx_rsp rsp;
660 u32 cq_id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530661};
Parav Panditfe2caef2012-03-21 04:09:06 +0530662
663struct ocrdma_create_cq_rsp {
664 struct ocrdma_mqe_hdr hdr;
665 struct ocrdma_create_cq_cmd_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530666};
Parav Panditfe2caef2012-03-21 04:09:06 +0530667
668enum {
669 OCRDMA_CREATE_MQ_V0_CQ_ID_SHIFT = 22,
670 OCRDMA_CREATE_MQ_CQ_ID_SHIFT = 16,
671 OCRDMA_CREATE_MQ_RING_SIZE_SHIFT = 16,
672 OCRDMA_CREATE_MQ_VALID = Bit(31),
673 OCRDMA_CREATE_MQ_ASYNC_CQ_VALID = Bit(0)
674};
675
Naresh Gottumukkalab1d58b92013-06-10 04:42:38 +0000676struct ocrdma_create_mq_req {
677 struct ocrdma_mbx_hdr req;
Parav Panditfe2caef2012-03-21 04:09:06 +0530678 u32 cqid_pages;
679 u32 async_event_bitmap;
680 u32 async_cqid_ringsize;
681 u32 valid;
682 u32 async_cqid_valid;
683 u32 rsvd;
684 struct ocrdma_pa pa[8];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530685};
Parav Panditfe2caef2012-03-21 04:09:06 +0530686
Parav Panditfe2caef2012-03-21 04:09:06 +0530687struct ocrdma_create_mq_rsp {
688 struct ocrdma_mbx_rsp rsp;
689 u32 id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530690};
Parav Panditfe2caef2012-03-21 04:09:06 +0530691
692enum {
693 OCRDMA_DESTROY_CQ_QID_SHIFT = 0,
694 OCRDMA_DESTROY_CQ_QID_MASK = 0xFFFF,
695 OCRDMA_DESTROY_CQ_QID_BYPASS_FLUSH_SHIFT = 16,
696 OCRDMA_DESTROY_CQ_QID_BYPASS_FLUSH_MASK = 0xFFFF <<
697 OCRDMA_DESTROY_CQ_QID_BYPASS_FLUSH_SHIFT
698};
699
700struct ocrdma_destroy_cq {
701 struct ocrdma_mqe_hdr hdr;
702 struct ocrdma_mbx_hdr req;
703
704 u32 bypass_flush_qid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530705};
Parav Panditfe2caef2012-03-21 04:09:06 +0530706
707struct ocrdma_destroy_cq_rsp {
708 struct ocrdma_mqe_hdr hdr;
709 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530710};
Parav Panditfe2caef2012-03-21 04:09:06 +0530711
712enum {
713 OCRDMA_QPT_GSI = 1,
714 OCRDMA_QPT_RC = 2,
715 OCRDMA_QPT_UD = 4,
716};
717
718enum {
719 OCRDMA_CREATE_QP_REQ_PD_ID_SHIFT = 0,
720 OCRDMA_CREATE_QP_REQ_PD_ID_MASK = 0xFFFF,
721 OCRDMA_CREATE_QP_REQ_SQ_PAGE_SIZE_SHIFT = 16,
722 OCRDMA_CREATE_QP_REQ_RQ_PAGE_SIZE_SHIFT = 19,
723 OCRDMA_CREATE_QP_REQ_QPT_SHIFT = 29,
724 OCRDMA_CREATE_QP_REQ_QPT_MASK = Bit(31) | Bit(30) | Bit(29),
725
726 OCRDMA_CREATE_QP_REQ_MAX_RQE_SHIFT = 0,
727 OCRDMA_CREATE_QP_REQ_MAX_RQE_MASK = 0xFFFF,
728 OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT = 16,
729 OCRDMA_CREATE_QP_REQ_MAX_WQE_MASK = 0xFFFF <<
730 OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT,
731
732 OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_SHIFT = 0,
733 OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_MASK = 0xFFFF,
734 OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT = 16,
735 OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_MASK = 0xFFFF <<
736 OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT,
737
738 OCRDMA_CREATE_QP_REQ_FMR_EN_SHIFT = 0,
739 OCRDMA_CREATE_QP_REQ_FMR_EN_MASK = Bit(0),
740 OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_SHIFT = 1,
741 OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_MASK = Bit(1),
742 OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_SHIFT = 2,
743 OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_MASK = Bit(2),
744 OCRDMA_CREATE_QP_REQ_INB_WREN_SHIFT = 3,
745 OCRDMA_CREATE_QP_REQ_INB_WREN_MASK = Bit(3),
746 OCRDMA_CREATE_QP_REQ_INB_RDEN_SHIFT = 4,
747 OCRDMA_CREATE_QP_REQ_INB_RDEN_MASK = Bit(4),
748 OCRDMA_CREATE_QP_REQ_USE_SRQ_SHIFT = 5,
749 OCRDMA_CREATE_QP_REQ_USE_SRQ_MASK = Bit(5),
750 OCRDMA_CREATE_QP_REQ_ENABLE_RPIR_SHIFT = 6,
751 OCRDMA_CREATE_QP_REQ_ENABLE_RPIR_MASK = Bit(6),
752 OCRDMA_CREATE_QP_REQ_ENABLE_DPP_SHIFT = 7,
753 OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK = Bit(7),
754 OCRDMA_CREATE_QP_REQ_ENABLE_DPP_CQ_SHIFT = 8,
755 OCRDMA_CREATE_QP_REQ_ENABLE_DPP_CQ_MASK = Bit(8),
756 OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT = 16,
757 OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_MASK = 0xFFFF <<
758 OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT,
759
760 OCRDMA_CREATE_QP_REQ_MAX_IRD_SHIFT = 0,
761 OCRDMA_CREATE_QP_REQ_MAX_IRD_MASK = 0xFFFF,
762 OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT = 16,
763 OCRDMA_CREATE_QP_REQ_MAX_ORD_MASK = 0xFFFF <<
764 OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT,
765
766 OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_SHIFT = 0,
767 OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_MASK = 0xFFFF,
768 OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT = 16,
769 OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_MASK = 0xFFFF <<
770 OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT,
771
772 OCRDMA_CREATE_QP_REQ_RQE_SIZE_SHIFT = 0,
773 OCRDMA_CREATE_QP_REQ_RQE_SIZE_MASK = 0xFFFF,
774 OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT = 16,
775 OCRDMA_CREATE_QP_REQ_WQE_SIZE_MASK = 0xFFFF <<
776 OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT,
777
778 OCRDMA_CREATE_QP_REQ_RQ_CQID_SHIFT = 0,
779 OCRDMA_CREATE_QP_REQ_RQ_CQID_MASK = 0xFFFF,
780 OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT = 16,
781 OCRDMA_CREATE_QP_REQ_WQ_CQID_MASK = 0xFFFF <<
782 OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT,
783
784 OCRDMA_CREATE_QP_REQ_DPP_CQPID_SHIFT = 0,
785 OCRDMA_CREATE_QP_REQ_DPP_CQPID_MASK = 0xFFFF,
786 OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT = 16,
787 OCRDMA_CREATE_QP_REQ_DPP_CREDIT_MASK = 0xFFFF <<
788 OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT
789};
790
791enum {
792 OCRDMA_CREATE_QP_REQ_DPP_CREDIT_LIMIT = 16,
793 OCRDMA_CREATE_QP_RSP_DPP_PAGE_SHIFT = 1
794};
795
796#define MAX_OCRDMA_IRD_PAGES 4
797
798enum ocrdma_qp_flags {
799 OCRDMA_QP_MW_BIND = 1,
800 OCRDMA_QP_LKEY0 = (1 << 1),
801 OCRDMA_QP_FAST_REG = (1 << 2),
802 OCRDMA_QP_INB_RD = (1 << 6),
803 OCRDMA_QP_INB_WR = (1 << 7),
804};
805
806enum ocrdma_qp_state {
807 OCRDMA_QPS_RST = 0,
808 OCRDMA_QPS_INIT = 1,
809 OCRDMA_QPS_RTR = 2,
810 OCRDMA_QPS_RTS = 3,
811 OCRDMA_QPS_SQE = 4,
812 OCRDMA_QPS_SQ_DRAINING = 5,
813 OCRDMA_QPS_ERR = 6,
814 OCRDMA_QPS_SQD = 7
815};
816
817struct ocrdma_create_qp_req {
818 struct ocrdma_mqe_hdr hdr;
819 struct ocrdma_mbx_hdr req;
820
821 u32 type_pgsz_pdn;
822 u32 max_wqe_rqe;
823 u32 max_sge_send_write;
824 u32 max_sge_recv_flags;
825 u32 max_ord_ird;
826 u32 num_wq_rq_pages;
827 u32 wqe_rqe_size;
828 u32 wq_rq_cqid;
829 struct ocrdma_pa wq_addr[MAX_OCRDMA_QP_PAGES];
830 struct ocrdma_pa rq_addr[MAX_OCRDMA_QP_PAGES];
831 u32 dpp_credits_cqid;
832 u32 rpir_lkey;
833 struct ocrdma_pa ird_addr[MAX_OCRDMA_IRD_PAGES];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530834};
Parav Panditfe2caef2012-03-21 04:09:06 +0530835
836enum {
837 OCRDMA_CREATE_QP_RSP_QP_ID_SHIFT = 0,
838 OCRDMA_CREATE_QP_RSP_QP_ID_MASK = 0xFFFF,
839
840 OCRDMA_CREATE_QP_RSP_MAX_RQE_SHIFT = 0,
841 OCRDMA_CREATE_QP_RSP_MAX_RQE_MASK = 0xFFFF,
842 OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT = 16,
843 OCRDMA_CREATE_QP_RSP_MAX_WQE_MASK = 0xFFFF <<
844 OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT,
845
846 OCRDMA_CREATE_QP_RSP_MAX_SGE_WRITE_SHIFT = 0,
847 OCRDMA_CREATE_QP_RSP_MAX_SGE_WRITE_MASK = 0xFFFF,
848 OCRDMA_CREATE_QP_RSP_MAX_SGE_SEND_SHIFT = 16,
849 OCRDMA_CREATE_QP_RSP_MAX_SGE_SEND_MASK = 0xFFFF <<
850 OCRDMA_CREATE_QP_RSP_MAX_SGE_SEND_SHIFT,
851
852 OCRDMA_CREATE_QP_RSP_MAX_SGE_RECV_SHIFT = 16,
853 OCRDMA_CREATE_QP_RSP_MAX_SGE_RECV_MASK = 0xFFFF <<
854 OCRDMA_CREATE_QP_RSP_MAX_SGE_RECV_SHIFT,
855
856 OCRDMA_CREATE_QP_RSP_MAX_IRD_SHIFT = 0,
857 OCRDMA_CREATE_QP_RSP_MAX_IRD_MASK = 0xFFFF,
858 OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT = 16,
859 OCRDMA_CREATE_QP_RSP_MAX_ORD_MASK = 0xFFFF <<
860 OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT,
861
862 OCRDMA_CREATE_QP_RSP_RQ_ID_SHIFT = 0,
863 OCRDMA_CREATE_QP_RSP_RQ_ID_MASK = 0xFFFF,
864 OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT = 16,
865 OCRDMA_CREATE_QP_RSP_SQ_ID_MASK = 0xFFFF <<
866 OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT,
867
868 OCRDMA_CREATE_QP_RSP_DPP_ENABLED_MASK = Bit(0),
869 OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT = 1,
870 OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_MASK = 0x7FFF <<
871 OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT,
872 OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT = 16,
873 OCRDMA_CREATE_QP_RSP_DPP_CREDITS_MASK = 0xFFFF <<
874 OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT,
875};
876
877struct ocrdma_create_qp_rsp {
878 struct ocrdma_mqe_hdr hdr;
879 struct ocrdma_mbx_rsp rsp;
880
881 u32 qp_id;
882 u32 max_wqe_rqe;
883 u32 max_sge_send_write;
884 u32 max_sge_recv;
885 u32 max_ord_ird;
886 u32 sq_rq_id;
887 u32 dpp_response;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530888};
Parav Panditfe2caef2012-03-21 04:09:06 +0530889
890struct ocrdma_destroy_qp {
891 struct ocrdma_mqe_hdr hdr;
892 struct ocrdma_mbx_hdr req;
893 u32 qp_id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530894};
Parav Panditfe2caef2012-03-21 04:09:06 +0530895
896struct ocrdma_destroy_qp_rsp {
897 struct ocrdma_mqe_hdr hdr;
898 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +0530899};
Parav Panditfe2caef2012-03-21 04:09:06 +0530900
901enum {
902 OCRDMA_MODIFY_QP_ID_SHIFT = 0,
903 OCRDMA_MODIFY_QP_ID_MASK = 0xFFFF,
904
905 OCRDMA_QP_PARA_QPS_VALID = Bit(0),
906 OCRDMA_QP_PARA_SQD_ASYNC_VALID = Bit(1),
907 OCRDMA_QP_PARA_PKEY_VALID = Bit(2),
908 OCRDMA_QP_PARA_QKEY_VALID = Bit(3),
909 OCRDMA_QP_PARA_PMTU_VALID = Bit(4),
910 OCRDMA_QP_PARA_ACK_TO_VALID = Bit(5),
911 OCRDMA_QP_PARA_RETRY_CNT_VALID = Bit(6),
912 OCRDMA_QP_PARA_RRC_VALID = Bit(7),
913 OCRDMA_QP_PARA_RQPSN_VALID = Bit(8),
914 OCRDMA_QP_PARA_MAX_IRD_VALID = Bit(9),
915 OCRDMA_QP_PARA_MAX_ORD_VALID = Bit(10),
916 OCRDMA_QP_PARA_RNT_VALID = Bit(11),
917 OCRDMA_QP_PARA_SQPSN_VALID = Bit(12),
918 OCRDMA_QP_PARA_DST_QPN_VALID = Bit(13),
919 OCRDMA_QP_PARA_MAX_WQE_VALID = Bit(14),
920 OCRDMA_QP_PARA_MAX_RQE_VALID = Bit(15),
921 OCRDMA_QP_PARA_SGE_SEND_VALID = Bit(16),
922 OCRDMA_QP_PARA_SGE_RECV_VALID = Bit(17),
923 OCRDMA_QP_PARA_SGE_WR_VALID = Bit(18),
924 OCRDMA_QP_PARA_INB_RDEN_VALID = Bit(19),
925 OCRDMA_QP_PARA_INB_WREN_VALID = Bit(20),
926 OCRDMA_QP_PARA_FLOW_LBL_VALID = Bit(21),
927 OCRDMA_QP_PARA_BIND_EN_VALID = Bit(22),
928 OCRDMA_QP_PARA_ZLKEY_EN_VALID = Bit(23),
929 OCRDMA_QP_PARA_FMR_EN_VALID = Bit(24),
930 OCRDMA_QP_PARA_INBAT_EN_VALID = Bit(25),
931 OCRDMA_QP_PARA_VLAN_EN_VALID = Bit(26),
932
933 OCRDMA_MODIFY_QP_FLAGS_RD = Bit(0),
934 OCRDMA_MODIFY_QP_FLAGS_WR = Bit(1),
935 OCRDMA_MODIFY_QP_FLAGS_SEND = Bit(2),
936 OCRDMA_MODIFY_QP_FLAGS_ATOMIC = Bit(3)
937};
938
939enum {
940 OCRDMA_QP_PARAMS_SRQ_ID_SHIFT = 0,
941 OCRDMA_QP_PARAMS_SRQ_ID_MASK = 0xFFFF,
942
943 OCRDMA_QP_PARAMS_MAX_RQE_SHIFT = 0,
944 OCRDMA_QP_PARAMS_MAX_RQE_MASK = 0xFFFF,
945 OCRDMA_QP_PARAMS_MAX_WQE_SHIFT = 16,
946 OCRDMA_QP_PARAMS_MAX_WQE_MASK = 0xFFFF <<
947 OCRDMA_QP_PARAMS_MAX_WQE_SHIFT,
948
949 OCRDMA_QP_PARAMS_MAX_SGE_WRITE_SHIFT = 0,
950 OCRDMA_QP_PARAMS_MAX_SGE_WRITE_MASK = 0xFFFF,
951 OCRDMA_QP_PARAMS_MAX_SGE_SEND_SHIFT = 16,
952 OCRDMA_QP_PARAMS_MAX_SGE_SEND_MASK = 0xFFFF <<
953 OCRDMA_QP_PARAMS_MAX_SGE_SEND_SHIFT,
954
955 OCRDMA_QP_PARAMS_FLAGS_FMR_EN = Bit(0),
956 OCRDMA_QP_PARAMS_FLAGS_LKEY_0_EN = Bit(1),
957 OCRDMA_QP_PARAMS_FLAGS_BIND_MW_EN = Bit(2),
958 OCRDMA_QP_PARAMS_FLAGS_INBWR_EN = Bit(3),
959 OCRDMA_QP_PARAMS_FLAGS_INBRD_EN = Bit(4),
960 OCRDMA_QP_PARAMS_STATE_SHIFT = 5,
961 OCRDMA_QP_PARAMS_STATE_MASK = Bit(5) | Bit(6) | Bit(7),
962 OCRDMA_QP_PARAMS_FLAGS_SQD_ASYNC = Bit(8),
963 OCRDMA_QP_PARAMS_FLAGS_INB_ATEN = Bit(9),
964 OCRDMA_QP_PARAMS_MAX_SGE_RECV_SHIFT = 16,
965 OCRDMA_QP_PARAMS_MAX_SGE_RECV_MASK = 0xFFFF <<
966 OCRDMA_QP_PARAMS_MAX_SGE_RECV_SHIFT,
967
968 OCRDMA_QP_PARAMS_MAX_IRD_SHIFT = 0,
969 OCRDMA_QP_PARAMS_MAX_IRD_MASK = 0xFFFF,
970 OCRDMA_QP_PARAMS_MAX_ORD_SHIFT = 16,
971 OCRDMA_QP_PARAMS_MAX_ORD_MASK = 0xFFFF <<
972 OCRDMA_QP_PARAMS_MAX_ORD_SHIFT,
973
974 OCRDMA_QP_PARAMS_RQ_CQID_SHIFT = 0,
975 OCRDMA_QP_PARAMS_RQ_CQID_MASK = 0xFFFF,
976 OCRDMA_QP_PARAMS_WQ_CQID_SHIFT = 16,
977 OCRDMA_QP_PARAMS_WQ_CQID_MASK = 0xFFFF <<
978 OCRDMA_QP_PARAMS_WQ_CQID_SHIFT,
979
980 OCRDMA_QP_PARAMS_RQ_PSN_SHIFT = 0,
981 OCRDMA_QP_PARAMS_RQ_PSN_MASK = 0xFFFFFF,
982 OCRDMA_QP_PARAMS_HOP_LMT_SHIFT = 24,
983 OCRDMA_QP_PARAMS_HOP_LMT_MASK = 0xFF <<
984 OCRDMA_QP_PARAMS_HOP_LMT_SHIFT,
985
986 OCRDMA_QP_PARAMS_SQ_PSN_SHIFT = 0,
987 OCRDMA_QP_PARAMS_SQ_PSN_MASK = 0xFFFFFF,
988 OCRDMA_QP_PARAMS_TCLASS_SHIFT = 24,
989 OCRDMA_QP_PARAMS_TCLASS_MASK = 0xFF <<
990 OCRDMA_QP_PARAMS_TCLASS_SHIFT,
991
992 OCRDMA_QP_PARAMS_DEST_QPN_SHIFT = 0,
993 OCRDMA_QP_PARAMS_DEST_QPN_MASK = 0xFFFFFF,
994 OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT = 24,
995 OCRDMA_QP_PARAMS_RNR_RETRY_CNT_MASK = 0x7 <<
996 OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT,
997 OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT = 27,
998 OCRDMA_QP_PARAMS_ACK_TIMEOUT_MASK = 0x1F <<
999 OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT,
1000
1001 OCRDMA_QP_PARAMS_PKEY_IDNEX_SHIFT = 0,
1002 OCRDMA_QP_PARAMS_PKEY_INDEX_MASK = 0xFFFF,
1003 OCRDMA_QP_PARAMS_PATH_MTU_SHIFT = 18,
1004 OCRDMA_QP_PARAMS_PATH_MTU_MASK = 0x3FFF <<
1005 OCRDMA_QP_PARAMS_PATH_MTU_SHIFT,
1006
1007 OCRDMA_QP_PARAMS_FLOW_LABEL_SHIFT = 0,
1008 OCRDMA_QP_PARAMS_FLOW_LABEL_MASK = 0xFFFFF,
1009 OCRDMA_QP_PARAMS_SL_SHIFT = 20,
1010 OCRDMA_QP_PARAMS_SL_MASK = 0xF <<
1011 OCRDMA_QP_PARAMS_SL_SHIFT,
1012 OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT = 24,
1013 OCRDMA_QP_PARAMS_RETRY_CNT_MASK = 0x7 <<
1014 OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT,
1015 OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT = 27,
1016 OCRDMA_QP_PARAMS_RNR_NAK_TIMER_MASK = 0x1F <<
1017 OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT,
1018
1019 OCRDMA_QP_PARAMS_DMAC_B4_TO_B5_SHIFT = 0,
1020 OCRDMA_QP_PARAMS_DMAC_B4_TO_B5_MASK = 0xFFFF,
1021 OCRDMA_QP_PARAMS_VLAN_SHIFT = 16,
1022 OCRDMA_QP_PARAMS_VLAN_MASK = 0xFFFF <<
1023 OCRDMA_QP_PARAMS_VLAN_SHIFT
1024};
1025
1026struct ocrdma_qp_params {
1027 u32 id;
1028 u32 max_wqe_rqe;
1029 u32 max_sge_send_write;
1030 u32 max_sge_recv_flags;
1031 u32 max_ord_ird;
1032 u32 wq_rq_cqid;
1033 u32 hop_lmt_rq_psn;
1034 u32 tclass_sq_psn;
1035 u32 ack_to_rnr_rtc_dest_qpn;
1036 u32 path_mtu_pkey_indx;
1037 u32 rnt_rc_sl_fl;
1038 u8 sgid[16];
1039 u8 dgid[16];
1040 u32 dmac_b0_to_b3;
1041 u32 vlan_dmac_b4_to_b5;
1042 u32 qkey;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301043};
Parav Panditfe2caef2012-03-21 04:09:06 +05301044
1045
1046struct ocrdma_modify_qp {
1047 struct ocrdma_mqe_hdr hdr;
1048 struct ocrdma_mbx_hdr req;
1049
1050 struct ocrdma_qp_params params;
1051 u32 flags;
1052 u32 rdma_flags;
1053 u32 num_outstanding_atomic_rd;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301054};
Parav Panditfe2caef2012-03-21 04:09:06 +05301055
1056enum {
1057 OCRDMA_MODIFY_QP_RSP_MAX_RQE_SHIFT = 0,
1058 OCRDMA_MODIFY_QP_RSP_MAX_RQE_MASK = 0xFFFF,
1059 OCRDMA_MODIFY_QP_RSP_MAX_WQE_SHIFT = 16,
1060 OCRDMA_MODIFY_QP_RSP_MAX_WQE_MASK = 0xFFFF <<
1061 OCRDMA_MODIFY_QP_RSP_MAX_WQE_SHIFT,
1062
1063 OCRDMA_MODIFY_QP_RSP_MAX_IRD_SHIFT = 0,
1064 OCRDMA_MODIFY_QP_RSP_MAX_IRD_MASK = 0xFFFF,
1065 OCRDMA_MODIFY_QP_RSP_MAX_ORD_SHIFT = 16,
1066 OCRDMA_MODIFY_QP_RSP_MAX_ORD_MASK = 0xFFFF <<
1067 OCRDMA_MODIFY_QP_RSP_MAX_ORD_SHIFT
1068};
1069struct ocrdma_modify_qp_rsp {
1070 struct ocrdma_mqe_hdr hdr;
1071 struct ocrdma_mbx_rsp rsp;
1072
1073 u32 max_wqe_rqe;
1074 u32 max_ord_ird;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301075};
Parav Panditfe2caef2012-03-21 04:09:06 +05301076
1077struct ocrdma_query_qp {
1078 struct ocrdma_mqe_hdr hdr;
1079 struct ocrdma_mbx_hdr req;
1080
1081#define OCRDMA_QUERY_UP_QP_ID_SHIFT 0
1082#define OCRDMA_QUERY_UP_QP_ID_MASK 0xFFFFFF
1083 u32 qp_id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301084};
Parav Panditfe2caef2012-03-21 04:09:06 +05301085
1086struct ocrdma_query_qp_rsp {
1087 struct ocrdma_mqe_hdr hdr;
1088 struct ocrdma_mbx_rsp rsp;
1089 struct ocrdma_qp_params params;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301090};
Parav Panditfe2caef2012-03-21 04:09:06 +05301091
1092enum {
1093 OCRDMA_CREATE_SRQ_PD_ID_SHIFT = 0,
1094 OCRDMA_CREATE_SRQ_PD_ID_MASK = 0xFFFF,
1095 OCRDMA_CREATE_SRQ_PG_SZ_SHIFT = 16,
1096 OCRDMA_CREATE_SRQ_PG_SZ_MASK = 0x3 <<
1097 OCRDMA_CREATE_SRQ_PG_SZ_SHIFT,
1098
1099 OCRDMA_CREATE_SRQ_MAX_RQE_SHIFT = 0,
1100 OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT = 16,
1101 OCRDMA_CREATE_SRQ_MAX_SGE_RECV_MASK = 0xFFFF <<
1102 OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT,
1103
1104 OCRDMA_CREATE_SRQ_RQE_SIZE_SHIFT = 0,
1105 OCRDMA_CREATE_SRQ_RQE_SIZE_MASK = 0xFFFF,
1106 OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT = 16,
1107 OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_MASK = 0xFFFF <<
1108 OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT
1109};
1110
1111struct ocrdma_create_srq {
1112 struct ocrdma_mqe_hdr hdr;
1113 struct ocrdma_mbx_hdr req;
1114
1115 u32 pgsz_pdid;
1116 u32 max_sge_rqe;
1117 u32 pages_rqe_sz;
1118 struct ocrdma_pa rq_addr[MAX_OCRDMA_SRQ_PAGES];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301119};
Parav Panditfe2caef2012-03-21 04:09:06 +05301120
1121enum {
1122 OCRDMA_CREATE_SRQ_RSP_SRQ_ID_SHIFT = 0,
1123 OCRDMA_CREATE_SRQ_RSP_SRQ_ID_MASK = 0xFFFFFF,
1124
1125 OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_SHIFT = 0,
1126 OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_MASK = 0xFFFF,
1127 OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT = 16,
1128 OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_MASK = 0xFFFF <<
1129 OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT
1130};
1131
1132struct ocrdma_create_srq_rsp {
1133 struct ocrdma_mqe_hdr hdr;
1134 struct ocrdma_mbx_rsp rsp;
1135
1136 u32 id;
1137 u32 max_sge_rqe_allocated;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301138};
Parav Panditfe2caef2012-03-21 04:09:06 +05301139
1140enum {
1141 OCRDMA_MODIFY_SRQ_ID_SHIFT = 0,
1142 OCRDMA_MODIFY_SRQ_ID_MASK = 0xFFFFFF,
1143
1144 OCRDMA_MODIFY_SRQ_MAX_RQE_SHIFT = 0,
1145 OCRDMA_MODIFY_SRQ_MAX_RQE_MASK = 0xFFFF,
1146 OCRDMA_MODIFY_SRQ_LIMIT_SHIFT = 16,
1147 OCRDMA_MODIFY_SRQ__LIMIT_MASK = 0xFFFF <<
1148 OCRDMA_MODIFY_SRQ_LIMIT_SHIFT
1149};
1150
1151struct ocrdma_modify_srq {
1152 struct ocrdma_mqe_hdr hdr;
1153 struct ocrdma_mbx_rsp rep;
1154
1155 u32 id;
1156 u32 limit_max_rqe;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301157};
Parav Panditfe2caef2012-03-21 04:09:06 +05301158
1159enum {
1160 OCRDMA_QUERY_SRQ_ID_SHIFT = 0,
1161 OCRDMA_QUERY_SRQ_ID_MASK = 0xFFFFFF
1162};
1163
1164struct ocrdma_query_srq {
1165 struct ocrdma_mqe_hdr hdr;
1166 struct ocrdma_mbx_rsp req;
1167
1168 u32 id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301169};
Parav Panditfe2caef2012-03-21 04:09:06 +05301170
1171enum {
1172 OCRDMA_QUERY_SRQ_RSP_PD_ID_SHIFT = 0,
1173 OCRDMA_QUERY_SRQ_RSP_PD_ID_MASK = 0xFFFF,
1174 OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT = 16,
1175 OCRDMA_QUERY_SRQ_RSP_MAX_RQE_MASK = 0xFFFF <<
1176 OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT,
1177
1178 OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_SHIFT = 0,
1179 OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_MASK = 0xFFFF,
1180 OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT = 16,
1181 OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_MASK = 0xFFFF <<
1182 OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT
1183};
1184
1185struct ocrdma_query_srq_rsp {
1186 struct ocrdma_mqe_hdr hdr;
1187 struct ocrdma_mbx_rsp req;
1188
1189 u32 max_rqe_pdid;
1190 u32 srq_lmt_max_sge;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301191};
Parav Panditfe2caef2012-03-21 04:09:06 +05301192
1193enum {
1194 OCRDMA_DESTROY_SRQ_ID_SHIFT = 0,
1195 OCRDMA_DESTROY_SRQ_ID_MASK = 0xFFFFFF
1196};
1197
1198struct ocrdma_destroy_srq {
1199 struct ocrdma_mqe_hdr hdr;
1200 struct ocrdma_mbx_rsp req;
1201
1202 u32 id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301203};
Parav Panditfe2caef2012-03-21 04:09:06 +05301204
1205enum {
1206 OCRDMA_ALLOC_PD_ENABLE_DPP = BIT(16),
1207 OCRDMA_PD_MAX_DPP_ENABLED_QP = 8,
1208 OCRDMA_DPP_PAGE_SIZE = 4096
1209};
1210
1211struct ocrdma_alloc_pd {
1212 struct ocrdma_mqe_hdr hdr;
1213 struct ocrdma_mbx_hdr req;
1214 u32 enable_dpp_rsvd;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301215};
Parav Panditfe2caef2012-03-21 04:09:06 +05301216
1217enum {
1218 OCRDMA_ALLOC_PD_RSP_DPP = Bit(16),
1219 OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT = 20,
1220 OCRDMA_ALLOC_PD_RSP_PDID_MASK = 0xFFFF,
1221};
1222
1223struct ocrdma_alloc_pd_rsp {
1224 struct ocrdma_mqe_hdr hdr;
1225 struct ocrdma_mbx_rsp rsp;
1226 u32 dpp_page_pdid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301227};
Parav Panditfe2caef2012-03-21 04:09:06 +05301228
1229struct ocrdma_dealloc_pd {
1230 struct ocrdma_mqe_hdr hdr;
1231 struct ocrdma_mbx_hdr req;
1232 u32 id;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301233};
Parav Panditfe2caef2012-03-21 04:09:06 +05301234
1235struct ocrdma_dealloc_pd_rsp {
1236 struct ocrdma_mqe_hdr hdr;
1237 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301238};
Parav Panditfe2caef2012-03-21 04:09:06 +05301239
1240enum {
1241 OCRDMA_ADDR_CHECK_ENABLE = 1,
1242 OCRDMA_ADDR_CHECK_DISABLE = 0
1243};
1244
1245enum {
1246 OCRDMA_ALLOC_LKEY_PD_ID_SHIFT = 0,
1247 OCRDMA_ALLOC_LKEY_PD_ID_MASK = 0xFFFF,
1248
1249 OCRDMA_ALLOC_LKEY_ADDR_CHECK_SHIFT = 0,
1250 OCRDMA_ALLOC_LKEY_ADDR_CHECK_MASK = Bit(0),
1251 OCRDMA_ALLOC_LKEY_FMR_SHIFT = 1,
1252 OCRDMA_ALLOC_LKEY_FMR_MASK = Bit(1),
1253 OCRDMA_ALLOC_LKEY_REMOTE_INV_SHIFT = 2,
1254 OCRDMA_ALLOC_LKEY_REMOTE_INV_MASK = Bit(2),
1255 OCRDMA_ALLOC_LKEY_REMOTE_WR_SHIFT = 3,
1256 OCRDMA_ALLOC_LKEY_REMOTE_WR_MASK = Bit(3),
1257 OCRDMA_ALLOC_LKEY_REMOTE_RD_SHIFT = 4,
1258 OCRDMA_ALLOC_LKEY_REMOTE_RD_MASK = Bit(4),
1259 OCRDMA_ALLOC_LKEY_LOCAL_WR_SHIFT = 5,
1260 OCRDMA_ALLOC_LKEY_LOCAL_WR_MASK = Bit(5),
1261 OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_MASK = Bit(6),
1262 OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_SHIFT = 6,
1263 OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT = 16,
1264 OCRDMA_ALLOC_LKEY_PBL_SIZE_MASK = 0xFFFF <<
1265 OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT
1266};
1267
1268struct ocrdma_alloc_lkey {
1269 struct ocrdma_mqe_hdr hdr;
1270 struct ocrdma_mbx_hdr req;
1271
1272 u32 pdid;
1273 u32 pbl_sz_flags;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301274};
Parav Panditfe2caef2012-03-21 04:09:06 +05301275
1276struct ocrdma_alloc_lkey_rsp {
1277 struct ocrdma_mqe_hdr hdr;
1278 struct ocrdma_mbx_rsp rsp;
1279
1280 u32 lrkey;
1281 u32 num_pbl_rsvd;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301282};
Parav Panditfe2caef2012-03-21 04:09:06 +05301283
1284struct ocrdma_dealloc_lkey {
1285 struct ocrdma_mqe_hdr hdr;
1286 struct ocrdma_mbx_hdr req;
1287
1288 u32 lkey;
1289 u32 rsvd_frmr;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301290};
Parav Panditfe2caef2012-03-21 04:09:06 +05301291
1292struct ocrdma_dealloc_lkey_rsp {
1293 struct ocrdma_mqe_hdr hdr;
1294 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301295};
Parav Panditfe2caef2012-03-21 04:09:06 +05301296
1297#define MAX_OCRDMA_NSMR_PBL (u32)22
1298#define MAX_OCRDMA_PBL_SIZE 65536
1299#define MAX_OCRDMA_PBL_PER_LKEY 32767
1300
1301enum {
1302 OCRDMA_REG_NSMR_LRKEY_INDEX_SHIFT = 0,
1303 OCRDMA_REG_NSMR_LRKEY_INDEX_MASK = 0xFFFFFF,
1304 OCRDMA_REG_NSMR_LRKEY_SHIFT = 24,
1305 OCRDMA_REG_NSMR_LRKEY_MASK = 0xFF <<
1306 OCRDMA_REG_NSMR_LRKEY_SHIFT,
1307
1308 OCRDMA_REG_NSMR_PD_ID_SHIFT = 0,
1309 OCRDMA_REG_NSMR_PD_ID_MASK = 0xFFFF,
1310 OCRDMA_REG_NSMR_NUM_PBL_SHIFT = 16,
1311 OCRDMA_REG_NSMR_NUM_PBL_MASK = 0xFFFF <<
1312 OCRDMA_REG_NSMR_NUM_PBL_SHIFT,
1313
1314 OCRDMA_REG_NSMR_PBE_SIZE_SHIFT = 0,
1315 OCRDMA_REG_NSMR_PBE_SIZE_MASK = 0xFFFF,
1316 OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT = 16,
1317 OCRDMA_REG_NSMR_HPAGE_SIZE_MASK = 0xFF <<
1318 OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT,
1319 OCRDMA_REG_NSMR_BIND_MEMWIN_SHIFT = 24,
1320 OCRDMA_REG_NSMR_BIND_MEMWIN_MASK = Bit(24),
1321 OCRDMA_REG_NSMR_ZB_SHIFT = 25,
1322 OCRDMA_REG_NSMR_ZB_SHIFT_MASK = Bit(25),
1323 OCRDMA_REG_NSMR_REMOTE_INV_SHIFT = 26,
1324 OCRDMA_REG_NSMR_REMOTE_INV_MASK = Bit(26),
1325 OCRDMA_REG_NSMR_REMOTE_WR_SHIFT = 27,
1326 OCRDMA_REG_NSMR_REMOTE_WR_MASK = Bit(27),
1327 OCRDMA_REG_NSMR_REMOTE_RD_SHIFT = 28,
1328 OCRDMA_REG_NSMR_REMOTE_RD_MASK = Bit(28),
1329 OCRDMA_REG_NSMR_LOCAL_WR_SHIFT = 29,
1330 OCRDMA_REG_NSMR_LOCAL_WR_MASK = Bit(29),
1331 OCRDMA_REG_NSMR_REMOTE_ATOMIC_SHIFT = 30,
1332 OCRDMA_REG_NSMR_REMOTE_ATOMIC_MASK = Bit(30),
1333 OCRDMA_REG_NSMR_LAST_SHIFT = 31,
1334 OCRDMA_REG_NSMR_LAST_MASK = Bit(31)
1335};
1336
1337struct ocrdma_reg_nsmr {
1338 struct ocrdma_mqe_hdr hdr;
1339 struct ocrdma_mbx_hdr cmd;
1340
Naresh Gottumukkala2b51a9b2013-08-26 15:27:43 +05301341 u32 fr_mr;
Parav Panditfe2caef2012-03-21 04:09:06 +05301342 u32 num_pbl_pdid;
1343 u32 flags_hpage_pbe_sz;
1344 u32 totlen_low;
1345 u32 totlen_high;
1346 u32 fbo_low;
1347 u32 fbo_high;
1348 u32 va_loaddr;
1349 u32 va_hiaddr;
1350 struct ocrdma_pa pbl[MAX_OCRDMA_NSMR_PBL];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301351};
Parav Panditfe2caef2012-03-21 04:09:06 +05301352
1353enum {
1354 OCRDMA_REG_NSMR_CONT_PBL_SHIFT = 0,
1355 OCRDMA_REG_NSMR_CONT_PBL_SHIFT_MASK = 0xFFFF,
1356 OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT = 16,
1357 OCRDMA_REG_NSMR_CONT_NUM_PBL_MASK = 0xFFFF <<
1358 OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT,
1359
1360 OCRDMA_REG_NSMR_CONT_LAST_SHIFT = 31,
1361 OCRDMA_REG_NSMR_CONT_LAST_MASK = Bit(31)
1362};
1363
1364struct ocrdma_reg_nsmr_cont {
1365 struct ocrdma_mqe_hdr hdr;
1366 struct ocrdma_mbx_hdr cmd;
1367
1368 u32 lrkey;
1369 u32 num_pbl_offset;
1370 u32 last;
1371
1372 struct ocrdma_pa pbl[MAX_OCRDMA_NSMR_PBL];
Naresh Gottumukkala45e86b32013-08-07 12:52:37 +05301373};
Parav Panditfe2caef2012-03-21 04:09:06 +05301374
1375struct ocrdma_pbe {
1376 u32 pa_hi;
1377 u32 pa_lo;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301378};
Parav Panditfe2caef2012-03-21 04:09:06 +05301379
1380enum {
1381 OCRDMA_REG_NSMR_RSP_NUM_PBL_SHIFT = 16,
1382 OCRDMA_REG_NSMR_RSP_NUM_PBL_MASK = 0xFFFF0000
1383};
1384struct ocrdma_reg_nsmr_rsp {
1385 struct ocrdma_mqe_hdr hdr;
1386 struct ocrdma_mbx_rsp rsp;
1387
1388 u32 lrkey;
1389 u32 num_pbl;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301390};
Parav Panditfe2caef2012-03-21 04:09:06 +05301391
1392enum {
1393 OCRDMA_REG_NSMR_CONT_RSP_LRKEY_INDEX_SHIFT = 0,
1394 OCRDMA_REG_NSMR_CONT_RSP_LRKEY_INDEX_MASK = 0xFFFFFF,
1395 OCRDMA_REG_NSMR_CONT_RSP_LRKEY_SHIFT = 24,
1396 OCRDMA_REG_NSMR_CONT_RSP_LRKEY_MASK = 0xFF <<
1397 OCRDMA_REG_NSMR_CONT_RSP_LRKEY_SHIFT,
1398
1399 OCRDMA_REG_NSMR_CONT_RSP_NUM_PBL_SHIFT = 16,
1400 OCRDMA_REG_NSMR_CONT_RSP_NUM_PBL_MASK = 0xFFFF <<
1401 OCRDMA_REG_NSMR_CONT_RSP_NUM_PBL_SHIFT
1402};
1403
1404struct ocrdma_reg_nsmr_cont_rsp {
1405 struct ocrdma_mqe_hdr hdr;
1406 struct ocrdma_mbx_rsp rsp;
1407
1408 u32 lrkey_key_index;
1409 u32 num_pbl;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301410};
Parav Panditfe2caef2012-03-21 04:09:06 +05301411
1412enum {
1413 OCRDMA_ALLOC_MW_PD_ID_SHIFT = 0,
1414 OCRDMA_ALLOC_MW_PD_ID_MASK = 0xFFFF
1415};
1416
1417struct ocrdma_alloc_mw {
1418 struct ocrdma_mqe_hdr hdr;
1419 struct ocrdma_mbx_hdr req;
1420
1421 u32 pdid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301422};
Parav Panditfe2caef2012-03-21 04:09:06 +05301423
1424enum {
1425 OCRDMA_ALLOC_MW_RSP_LRKEY_INDEX_SHIFT = 0,
1426 OCRDMA_ALLOC_MW_RSP_LRKEY_INDEX_MASK = 0xFFFFFF
1427};
1428
1429struct ocrdma_alloc_mw_rsp {
1430 struct ocrdma_mqe_hdr hdr;
1431 struct ocrdma_mbx_rsp rsp;
1432
1433 u32 lrkey_index;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301434};
Parav Panditfe2caef2012-03-21 04:09:06 +05301435
1436struct ocrdma_attach_mcast {
1437 struct ocrdma_mqe_hdr hdr;
1438 struct ocrdma_mbx_hdr req;
1439 u32 qp_id;
1440 u8 mgid[16];
1441 u32 mac_b0_to_b3;
1442 u32 vlan_mac_b4_to_b5;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301443};
Parav Panditfe2caef2012-03-21 04:09:06 +05301444
1445struct ocrdma_attach_mcast_rsp {
1446 struct ocrdma_mqe_hdr hdr;
1447 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301448};
Parav Panditfe2caef2012-03-21 04:09:06 +05301449
1450struct ocrdma_detach_mcast {
1451 struct ocrdma_mqe_hdr hdr;
1452 struct ocrdma_mbx_hdr req;
1453 u32 qp_id;
1454 u8 mgid[16];
1455 u32 mac_b0_to_b3;
1456 u32 vlan_mac_b4_to_b5;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301457};
Parav Panditfe2caef2012-03-21 04:09:06 +05301458
1459struct ocrdma_detach_mcast_rsp {
1460 struct ocrdma_mqe_hdr hdr;
1461 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301462};
Parav Panditfe2caef2012-03-21 04:09:06 +05301463
1464enum {
1465 OCRDMA_CREATE_AH_NUM_PAGES_SHIFT = 19,
1466 OCRDMA_CREATE_AH_NUM_PAGES_MASK = 0xF <<
1467 OCRDMA_CREATE_AH_NUM_PAGES_SHIFT,
1468
1469 OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT = 16,
1470 OCRDMA_CREATE_AH_PAGE_SIZE_MASK = 0x7 <<
1471 OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT,
1472
1473 OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT = 23,
1474 OCRDMA_CREATE_AH_ENTRY_SIZE_MASK = 0x1FF <<
1475 OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT,
1476};
1477
1478#define OCRDMA_AH_TBL_PAGES 8
1479
1480struct ocrdma_create_ah_tbl {
1481 struct ocrdma_mqe_hdr hdr;
1482 struct ocrdma_mbx_hdr req;
1483
1484 u32 ah_conf;
1485 struct ocrdma_pa tbl_addr[8];
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301486};
Parav Panditfe2caef2012-03-21 04:09:06 +05301487
1488struct ocrdma_create_ah_tbl_rsp {
1489 struct ocrdma_mqe_hdr hdr;
1490 struct ocrdma_mbx_rsp rsp;
1491 u32 ahid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301492};
Parav Panditfe2caef2012-03-21 04:09:06 +05301493
1494struct ocrdma_delete_ah_tbl {
1495 struct ocrdma_mqe_hdr hdr;
1496 struct ocrdma_mbx_hdr req;
1497 u32 ahid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301498};
Parav Panditfe2caef2012-03-21 04:09:06 +05301499
1500struct ocrdma_delete_ah_tbl_rsp {
1501 struct ocrdma_mqe_hdr hdr;
1502 struct ocrdma_mbx_rsp rsp;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301503};
Parav Panditfe2caef2012-03-21 04:09:06 +05301504
1505enum {
1506 OCRDMA_EQE_VALID_SHIFT = 0,
1507 OCRDMA_EQE_VALID_MASK = Bit(0),
1508 OCRDMA_EQE_FOR_CQE_MASK = 0xFFFE,
1509 OCRDMA_EQE_RESOURCE_ID_SHIFT = 16,
1510 OCRDMA_EQE_RESOURCE_ID_MASK = 0xFFFF <<
1511 OCRDMA_EQE_RESOURCE_ID_SHIFT,
1512};
1513
1514struct ocrdma_eqe {
1515 u32 id_valid;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301516};
Parav Panditfe2caef2012-03-21 04:09:06 +05301517
1518enum OCRDMA_CQE_STATUS {
1519 OCRDMA_CQE_SUCCESS = 0,
1520 OCRDMA_CQE_LOC_LEN_ERR,
1521 OCRDMA_CQE_LOC_QP_OP_ERR,
1522 OCRDMA_CQE_LOC_EEC_OP_ERR,
1523 OCRDMA_CQE_LOC_PROT_ERR,
1524 OCRDMA_CQE_WR_FLUSH_ERR,
1525 OCRDMA_CQE_MW_BIND_ERR,
1526 OCRDMA_CQE_BAD_RESP_ERR,
1527 OCRDMA_CQE_LOC_ACCESS_ERR,
1528 OCRDMA_CQE_REM_INV_REQ_ERR,
1529 OCRDMA_CQE_REM_ACCESS_ERR,
1530 OCRDMA_CQE_REM_OP_ERR,
1531 OCRDMA_CQE_RETRY_EXC_ERR,
1532 OCRDMA_CQE_RNR_RETRY_EXC_ERR,
1533 OCRDMA_CQE_LOC_RDD_VIOL_ERR,
1534 OCRDMA_CQE_REM_INV_RD_REQ_ERR,
1535 OCRDMA_CQE_REM_ABORT_ERR,
1536 OCRDMA_CQE_INV_EECN_ERR,
1537 OCRDMA_CQE_INV_EEC_STATE_ERR,
1538 OCRDMA_CQE_FATAL_ERR,
1539 OCRDMA_CQE_RESP_TIMEOUT_ERR,
1540 OCRDMA_CQE_GENERAL_ERR
1541};
1542
1543enum {
1544 /* w0 */
1545 OCRDMA_CQE_WQEIDX_SHIFT = 0,
1546 OCRDMA_CQE_WQEIDX_MASK = 0xFFFF,
1547
1548 /* w1 */
1549 OCRDMA_CQE_UD_XFER_LEN_SHIFT = 16,
1550 OCRDMA_CQE_PKEY_SHIFT = 0,
1551 OCRDMA_CQE_PKEY_MASK = 0xFFFF,
1552
1553 /* w2 */
1554 OCRDMA_CQE_QPN_SHIFT = 0,
1555 OCRDMA_CQE_QPN_MASK = 0x0000FFFF,
1556
1557 OCRDMA_CQE_BUFTAG_SHIFT = 16,
1558 OCRDMA_CQE_BUFTAG_MASK = 0xFFFF << OCRDMA_CQE_BUFTAG_SHIFT,
1559
1560 /* w3 */
1561 OCRDMA_CQE_UD_STATUS_SHIFT = 24,
1562 OCRDMA_CQE_UD_STATUS_MASK = 0x7 << OCRDMA_CQE_UD_STATUS_SHIFT,
1563 OCRDMA_CQE_STATUS_SHIFT = 16,
1564 OCRDMA_CQE_STATUS_MASK = 0xFF << OCRDMA_CQE_STATUS_SHIFT,
1565 OCRDMA_CQE_VALID = Bit(31),
1566 OCRDMA_CQE_INVALIDATE = Bit(30),
1567 OCRDMA_CQE_QTYPE = Bit(29),
1568 OCRDMA_CQE_IMM = Bit(28),
1569 OCRDMA_CQE_WRITE_IMM = Bit(27),
1570 OCRDMA_CQE_QTYPE_SQ = 0,
1571 OCRDMA_CQE_QTYPE_RQ = 1,
1572 OCRDMA_CQE_SRCQP_MASK = 0xFFFFFF
1573};
1574
1575struct ocrdma_cqe {
1576 union {
1577 /* w0 to w2 */
1578 struct {
1579 u32 wqeidx;
1580 u32 bytes_xfered;
1581 u32 qpn;
1582 } wq;
1583 struct {
1584 u32 lkey_immdt;
1585 u32 rxlen;
1586 u32 buftag_qpn;
1587 } rq;
1588 struct {
1589 u32 lkey_immdt;
1590 u32 rxlen_pkey;
1591 u32 buftag_qpn;
1592 } ud;
1593 struct {
1594 u32 word_0;
1595 u32 word_1;
1596 u32 qpn;
1597 } cmn;
1598 };
1599 u32 flags_status_srcqpn; /* w3 */
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301600};
Parav Panditfe2caef2012-03-21 04:09:06 +05301601
Parav Panditfe2caef2012-03-21 04:09:06 +05301602struct ocrdma_sge {
1603 u32 addr_hi;
1604 u32 addr_lo;
1605 u32 lrkey;
1606 u32 len;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301607};
Parav Panditfe2caef2012-03-21 04:09:06 +05301608
1609enum {
1610 OCRDMA_FLAG_SIG = 0x1,
1611 OCRDMA_FLAG_INV = 0x2,
1612 OCRDMA_FLAG_FENCE_L = 0x4,
1613 OCRDMA_FLAG_FENCE_R = 0x8,
1614 OCRDMA_FLAG_SOLICIT = 0x10,
1615 OCRDMA_FLAG_IMM = 0x20,
1616
1617 /* Stag flags */
1618 OCRDMA_LKEY_FLAG_LOCAL_WR = 0x1,
1619 OCRDMA_LKEY_FLAG_REMOTE_RD = 0x2,
1620 OCRDMA_LKEY_FLAG_REMOTE_WR = 0x4,
1621 OCRDMA_LKEY_FLAG_VATO = 0x8,
1622};
1623
1624enum OCRDMA_WQE_OPCODE {
1625 OCRDMA_WRITE = 0x06,
1626 OCRDMA_READ = 0x0C,
1627 OCRDMA_RESV0 = 0x02,
1628 OCRDMA_SEND = 0x00,
1629 OCRDMA_CMP_SWP = 0x14,
1630 OCRDMA_BIND_MW = 0x10,
Naresh Gottumukkala7c338802013-08-26 15:27:39 +05301631 OCRDMA_FR_MR = 0x11,
Parav Panditfe2caef2012-03-21 04:09:06 +05301632 OCRDMA_RESV1 = 0x0A,
1633 OCRDMA_LKEY_INV = 0x15,
1634 OCRDMA_FETCH_ADD = 0x13,
1635 OCRDMA_POST_RQ = 0x12
1636};
1637
1638enum {
1639 OCRDMA_TYPE_INLINE = 0x0,
1640 OCRDMA_TYPE_LKEY = 0x1,
1641};
1642
1643enum {
1644 OCRDMA_WQE_OPCODE_SHIFT = 0,
1645 OCRDMA_WQE_OPCODE_MASK = 0x0000001F,
1646 OCRDMA_WQE_FLAGS_SHIFT = 5,
1647 OCRDMA_WQE_TYPE_SHIFT = 16,
1648 OCRDMA_WQE_TYPE_MASK = 0x00030000,
1649 OCRDMA_WQE_SIZE_SHIFT = 18,
1650 OCRDMA_WQE_SIZE_MASK = 0xFF,
1651 OCRDMA_WQE_NXT_WQE_SIZE_SHIFT = 25,
1652
1653 OCRDMA_WQE_LKEY_FLAGS_SHIFT = 0,
1654 OCRDMA_WQE_LKEY_FLAGS_MASK = 0xF
1655};
1656
1657/* header WQE for all the SQ and RQ operations */
1658struct ocrdma_hdr_wqe {
1659 u32 cw;
1660 union {
1661 u32 rsvd_tag;
1662 u32 rsvd_lkey_flags;
1663 };
1664 union {
1665 u32 immdt;
1666 u32 lkey;
1667 };
1668 u32 total_len;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301669};
Parav Panditfe2caef2012-03-21 04:09:06 +05301670
1671struct ocrdma_ewqe_ud_hdr {
1672 u32 rsvd_dest_qpn;
1673 u32 qkey;
1674 u32 rsvd_ahid;
1675 u32 rsvd;
Naresh Gottumukkala7b9b1a52013-08-07 12:52:36 +05301676};
Parav Panditfe2caef2012-03-21 04:09:06 +05301677
Naresh Gottumukkala7c338802013-08-26 15:27:39 +05301678/* extended wqe followed by hdr_wqe for Fast Memory register */
1679struct ocrdma_ewqe_fr {
1680 u32 va_hi;
1681 u32 va_lo;
1682 u32 fbo_hi;
1683 u32 fbo_lo;
1684 u32 size_sge;
1685 u32 num_sges;
Naresh Gottumukkala2b51a9b2013-08-26 15:27:43 +05301686 u32 rsvd;
1687 u32 rsvd2;
Naresh Gottumukkala7c338802013-08-26 15:27:39 +05301688};
1689
Parav Panditfe2caef2012-03-21 04:09:06 +05301690struct ocrdma_eth_basic {
1691 u8 dmac[6];
1692 u8 smac[6];
1693 __be16 eth_type;
1694} __packed;
1695
1696struct ocrdma_eth_vlan {
1697 u8 dmac[6];
1698 u8 smac[6];
1699 __be16 eth_type;
1700 __be16 vlan_tag;
1701#define OCRDMA_ROCE_ETH_TYPE 0x8915
1702 __be16 roce_eth_type;
1703} __packed;
1704
1705struct ocrdma_grh {
1706 __be32 tclass_flow;
1707 __be32 pdid_hoplimit;
1708 u8 sgid[16];
1709 u8 dgid[16];
1710 u16 rsvd;
1711} __packed;
1712
Devesh Sharmafe5e8a12013-12-05 15:48:01 +05301713#define OCRDMA_AV_VALID Bit(7)
Parav Panditfe2caef2012-03-21 04:09:06 +05301714#define OCRDMA_AV_VLAN_VALID Bit(1)
1715
1716struct ocrdma_av {
1717 struct ocrdma_eth_vlan eth_hdr;
1718 struct ocrdma_grh grh;
1719 u32 valid;
1720} __packed;
1721
1722#endif /* __OCRDMA_SLI_H__ */