blob: 3d54d6c99129cb7586e19b320cb73cee945fe797 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 Copyright (C) 2007-2009 STMicroelectronics Ltd
3
4 This program is free software; you can redistribute it and/or modify it
5 under the terms and conditions of the GNU General Public License,
6 version 2, as published by the Free Software Foundation.
7
8 This program is distributed in the hope it will be useful, but WITHOUT
9 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 more details.
12
13 You should have received a copy of the GNU General Public License along with
14 this program; if not, write to the Free Software Foundation, Inc.,
15 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
16
17 The full GNU General Public License is included in this distribution in
18 the file called "COPYING".
19
20 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
21*******************************************************************************/
22
Giuseppe CAVALLARO21d437c2010-01-06 23:07:20 +000023#include <linux/netdevice.h>
24#include <linux/phy.h>
25#include "common.h"
26
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070027#define GMAC_CONTROL 0x00000000 /* Configuration */
28#define GMAC_FRAME_FILTER 0x00000004 /* Frame Filter */
29#define GMAC_HASH_HIGH 0x00000008 /* Multicast Hash Table High */
30#define GMAC_HASH_LOW 0x0000000c /* Multicast Hash Table Low */
31#define GMAC_MII_ADDR 0x00000010 /* MII Address */
32#define GMAC_MII_DATA 0x00000014 /* MII Data */
33#define GMAC_FLOW_CTRL 0x00000018 /* Flow Control */
34#define GMAC_VLAN_TAG 0x0000001c /* VLAN Tag */
35#define GMAC_VERSION 0x00000020 /* GMAC CORE Version */
36#define GMAC_WAKEUP_FILTER 0x00000028 /* Wake-up Frame Filter */
37
38#define GMAC_INT_STATUS 0x00000038 /* interrupt status register */
Giuseppe CAVALLARO21d437c2010-01-06 23:07:20 +000039enum dwmac1000_irq_status {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070040 time_stamp_irq = 0x0200,
41 mmc_rx_csum_offload_irq = 0x0080,
42 mmc_tx_irq = 0x0040,
43 mmc_rx_irq = 0x0020,
44 mmc_irq = 0x0010,
45 pmt_irq = 0x0008,
46 pcs_ane_irq = 0x0004,
47 pcs_link_irq = 0x0002,
48 rgmii_irq = 0x0001,
49};
50#define GMAC_INT_MASK 0x0000003c /* interrupt mask register */
51
52/* PMT Control and Status */
53#define GMAC_PMT 0x0000002c
54enum power_event {
55 pointer_reset = 0x80000000,
56 global_unicast = 0x00000200,
57 wake_up_rx_frame = 0x00000040,
58 magic_frame = 0x00000020,
59 wake_up_frame_en = 0x00000004,
60 magic_pkt_en = 0x00000002,
61 power_down = 0x00000001,
62};
63
64/* GMAC HW ADDR regs */
65#define GMAC_ADDR_HIGH(reg) (0x00000040+(reg * 8))
66#define GMAC_ADDR_LOW(reg) (0x00000044+(reg * 8))
67#define GMAC_MAX_UNICAST_ADDRESSES 16
68
69#define GMAC_AN_CTRL 0x000000c0 /* AN control */
70#define GMAC_AN_STATUS 0x000000c4 /* AN status */
71#define GMAC_ANE_ADV 0x000000c8 /* Auto-Neg. Advertisement */
72#define GMAC_ANE_LINK 0x000000cc /* Auto-Neg. link partener ability */
73#define GMAC_ANE_EXP 0x000000d0 /* ANE expansion */
74#define GMAC_TBI 0x000000d4 /* TBI extend status */
75#define GMAC_GMII_STATUS 0x000000d8 /* S/R-GMII status */
76
77/* GMAC Configuration defines */
78#define GMAC_CONTROL_TC 0x01000000 /* Transmit Conf. in RGMII/SGMII */
79#define GMAC_CONTROL_WD 0x00800000 /* Disable Watchdog on receive */
80#define GMAC_CONTROL_JD 0x00400000 /* Jabber disable */
81#define GMAC_CONTROL_BE 0x00200000 /* Frame Burst Enable */
82#define GMAC_CONTROL_JE 0x00100000 /* Jumbo frame */
83enum inter_frame_gap {
84 GMAC_CONTROL_IFG_88 = 0x00040000,
85 GMAC_CONTROL_IFG_80 = 0x00020000,
86 GMAC_CONTROL_IFG_40 = 0x000e0000,
87};
88#define GMAC_CONTROL_DCRS 0x00010000 /* Disable carrier sense during tx */
89#define GMAC_CONTROL_PS 0x00008000 /* Port Select 0:GMI 1:MII */
90#define GMAC_CONTROL_FES 0x00004000 /* Speed 0:10 1:100 */
91#define GMAC_CONTROL_DO 0x00002000 /* Disable Rx Own */
92#define GMAC_CONTROL_LM 0x00001000 /* Loop-back mode */
93#define GMAC_CONTROL_DM 0x00000800 /* Duplex Mode */
94#define GMAC_CONTROL_IPC 0x00000400 /* Checksum Offload */
95#define GMAC_CONTROL_DR 0x00000200 /* Disable Retry */
96#define GMAC_CONTROL_LUD 0x00000100 /* Link up/down */
97#define GMAC_CONTROL_ACS 0x00000080 /* Automatic Pad Stripping */
98#define GMAC_CONTROL_DC 0x00000010 /* Deferral Check */
99#define GMAC_CONTROL_TE 0x00000008 /* Transmitter Enable */
100#define GMAC_CONTROL_RE 0x00000004 /* Receiver Enable */
101
102#define GMAC_CORE_INIT (GMAC_CONTROL_JD | GMAC_CONTROL_PS | GMAC_CONTROL_ACS | \
103 GMAC_CONTROL_IPC | GMAC_CONTROL_JE | GMAC_CONTROL_BE)
104
105/* GMAC Frame Filter defines */
106#define GMAC_FRAME_FILTER_PR 0x00000001 /* Promiscuous Mode */
107#define GMAC_FRAME_FILTER_HUC 0x00000002 /* Hash Unicast */
108#define GMAC_FRAME_FILTER_HMC 0x00000004 /* Hash Multicast */
109#define GMAC_FRAME_FILTER_DAIF 0x00000008 /* DA Inverse Filtering */
110#define GMAC_FRAME_FILTER_PM 0x00000010 /* Pass all multicast */
111#define GMAC_FRAME_FILTER_DBF 0x00000020 /* Disable Broadcast frames */
112#define GMAC_FRAME_FILTER_SAIF 0x00000100 /* Inverse Filtering */
113#define GMAC_FRAME_FILTER_SAF 0x00000200 /* Source Address Filter */
114#define GMAC_FRAME_FILTER_HPF 0x00000400 /* Hash or perfect Filter */
115#define GMAC_FRAME_FILTER_RA 0x80000000 /* Receive all mode */
116/* GMII ADDR defines */
117#define GMAC_MII_ADDR_WRITE 0x00000002 /* MII Write */
118#define GMAC_MII_ADDR_BUSY 0x00000001 /* MII Busy */
119/* GMAC FLOW CTRL defines */
120#define GMAC_FLOW_CTRL_PT_MASK 0xffff0000 /* Pause Time Mask */
121#define GMAC_FLOW_CTRL_PT_SHIFT 16
122#define GMAC_FLOW_CTRL_RFE 0x00000004 /* Rx Flow Control Enable */
123#define GMAC_FLOW_CTRL_TFE 0x00000002 /* Tx Flow Control Enable */
124#define GMAC_FLOW_CTRL_FCB_BPA 0x00000001 /* Flow Control Busy ... */
125
126/*--- DMA BLOCK defines ---*/
127/* DMA Bus Mode register defines */
128#define DMA_BUS_MODE_SFT_RESET 0x00000001 /* Software Reset */
129#define DMA_BUS_MODE_DA 0x00000002 /* Arbitration scheme */
130#define DMA_BUS_MODE_DSL_MASK 0x0000007c /* Descriptor Skip Length */
131#define DMA_BUS_MODE_DSL_SHIFT 2 /* (in DWORDS) */
132/* Programmable burst length (passed thorugh platform)*/
133#define DMA_BUS_MODE_PBL_MASK 0x00003f00 /* Programmable Burst Len */
134#define DMA_BUS_MODE_PBL_SHIFT 8
135
136enum rx_tx_priority_ratio {
137 double_ratio = 0x00004000, /*2:1 */
138 triple_ratio = 0x00008000, /*3:1 */
139 quadruple_ratio = 0x0000c000, /*4:1 */
140};
141
142#define DMA_BUS_MODE_FB 0x00010000 /* Fixed burst */
143#define DMA_BUS_MODE_RPBL_MASK 0x003e0000 /* Rx-Programmable Burst Len */
144#define DMA_BUS_MODE_RPBL_SHIFT 17
145#define DMA_BUS_MODE_USP 0x00800000
146#define DMA_BUS_MODE_4PBL 0x01000000
147#define DMA_BUS_MODE_AAL 0x02000000
148
149/* DMA CRS Control and Status Register Mapping */
150#define DMA_HOST_TX_DESC 0x00001048 /* Current Host Tx descriptor */
151#define DMA_HOST_RX_DESC 0x0000104c /* Current Host Rx descriptor */
152/* DMA Bus Mode register defines */
153#define DMA_BUS_PR_RATIO_MASK 0x0000c000 /* Rx/Tx priority ratio */
154#define DMA_BUS_PR_RATIO_SHIFT 14
155#define DMA_BUS_FB 0x00010000 /* Fixed Burst */
156
157/* DMA operation mode defines (start/stop tx/rx are placed in common header)*/
158#define DMA_CONTROL_DT 0x04000000 /* Disable Drop TCP/IP csum error */
159#define DMA_CONTROL_RSF 0x02000000 /* Receive Store and Forward */
160#define DMA_CONTROL_DFF 0x01000000 /* Disaable flushing */
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200161/* Threshold for Activating the FC */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700162enum rfa {
163 act_full_minus_1 = 0x00800000,
164 act_full_minus_2 = 0x00800200,
165 act_full_minus_3 = 0x00800400,
166 act_full_minus_4 = 0x00800600,
167};
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200168/* Threshold for Deactivating the FC */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700169enum rfd {
170 deac_full_minus_1 = 0x00400000,
171 deac_full_minus_2 = 0x00400800,
172 deac_full_minus_3 = 0x00401000,
173 deac_full_minus_4 = 0x00401800,
174};
175#define DMA_CONTROL_TSF 0x00200000 /* Transmit Store and Forward */
176#define DMA_CONTROL_FTF 0x00100000 /* Flush transmit FIFO */
177
178enum ttc_control {
179 DMA_CONTROL_TTC_64 = 0x00000000,
180 DMA_CONTROL_TTC_128 = 0x00004000,
181 DMA_CONTROL_TTC_192 = 0x00008000,
182 DMA_CONTROL_TTC_256 = 0x0000c000,
183 DMA_CONTROL_TTC_40 = 0x00010000,
184 DMA_CONTROL_TTC_32 = 0x00014000,
185 DMA_CONTROL_TTC_24 = 0x00018000,
186 DMA_CONTROL_TTC_16 = 0x0001c000,
187};
188#define DMA_CONTROL_TC_TX_MASK 0xfffe3fff
189
190#define DMA_CONTROL_EFC 0x00000100
191#define DMA_CONTROL_FEF 0x00000080
192#define DMA_CONTROL_FUF 0x00000040
193
194enum rtc_control {
195 DMA_CONTROL_RTC_64 = 0x00000000,
196 DMA_CONTROL_RTC_32 = 0x00000008,
197 DMA_CONTROL_RTC_96 = 0x00000010,
198 DMA_CONTROL_RTC_128 = 0x00000018,
199};
200#define DMA_CONTROL_TC_RX_MASK 0xffffffe7
201
202#define DMA_CONTROL_OSF 0x00000004 /* Operate on second frame */
203
204/* MMC registers offset */
205#define GMAC_MMC_CTRL 0x100
206#define GMAC_MMC_RX_INTR 0x104
207#define GMAC_MMC_TX_INTR 0x108
208#define GMAC_MMC_RX_CSUM_OFFLOAD 0x208
Giuseppe CAVALLARO21d437c2010-01-06 23:07:20 +0000209
210#undef DWMAC1000_DEBUG
211/* #define DWMAC1000__DEBUG */
212#undef FRAME_FILTER_DEBUG
213/* #define FRAME_FILTER_DEBUG */
214#ifdef DWMAC1000__DEBUG
215#define DBG(fmt, args...) printk(fmt, ## args)
216#else
217#define DBG(fmt, args...) do { } while (0)
218#endif
219
220extern struct stmmac_dma_ops dwmac1000_dma_ops;
221extern struct stmmac_desc_ops dwmac1000_desc_ops;