blob: 053d4e85820d59b7616030e8a799a6e9e5e6249a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
Matt Carlson0d2a5062009-02-25 14:40:42 +00007 * Copyright (C) 2005-2009 Broadcom Corporation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * Firmware is:
Michael Chan49cabf42005-06-06 15:15:17 -070010 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
19#include <linux/module.h>
20#include <linux/moduleparam.h>
21#include <linux/kernel.h>
22#include <linux/types.h>
23#include <linux/compiler.h>
24#include <linux/slab.h>
25#include <linux/delay.h>
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020026#include <linux/in.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <linux/init.h>
28#include <linux/ioport.h>
29#include <linux/pci.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/mii.h>
Matt Carlson158d7ab2008-05-29 01:37:54 -070035#include <linux/phy.h>
Matt Carlsona9daf362008-05-25 23:49:44 -070036#include <linux/brcmphy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/if_vlan.h>
38#include <linux/ip.h>
39#include <linux/tcp.h>
40#include <linux/workqueue.h>
Michael Chan61487482005-09-05 17:53:19 -070041#include <linux/prefetch.h>
Tobias Klauserf9a5f7d2005-10-29 15:09:26 +020042#include <linux/dma-mapping.h>
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080043#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
45#include <net/checksum.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030046#include <net/ip.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48#include <asm/system.h>
49#include <asm/io.h>
50#include <asm/byteorder.h>
51#include <asm/uaccess.h>
52
David S. Miller49b6e95f2007-03-29 01:38:42 -070053#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <asm/idprom.h>
David S. Miller49b6e95f2007-03-29 01:38:42 -070055#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#endif
57
Matt Carlson63532392008-11-03 16:49:57 -080058#define BAR_0 0
59#define BAR_2 2
60
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
62#define TG3_VLAN_TAG_USED 1
63#else
64#define TG3_VLAN_TAG_USED 0
65#endif
66
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#include "tg3.h"
68
69#define DRV_MODULE_NAME "tg3"
70#define PFX DRV_MODULE_NAME ": "
Matt Carlsonf656f392009-08-25 10:11:55 +000071#define DRV_MODULE_VERSION "3.100"
72#define DRV_MODULE_RELDATE "August 25, 2009"
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
74#define TG3_DEF_MAC_MODE 0
75#define TG3_DEF_RX_MODE 0
76#define TG3_DEF_TX_MODE 0
77#define TG3_DEF_MSG_ENABLE \
78 (NETIF_MSG_DRV | \
79 NETIF_MSG_PROBE | \
80 NETIF_MSG_LINK | \
81 NETIF_MSG_TIMER | \
82 NETIF_MSG_IFDOWN | \
83 NETIF_MSG_IFUP | \
84 NETIF_MSG_RX_ERR | \
85 NETIF_MSG_TX_ERR)
86
87/* length of time before we decide the hardware is borked,
88 * and dev->tx_timeout() should be called to fix the problem
89 */
90#define TG3_TX_TIMEOUT (5 * HZ)
91
92/* hardware minimum and maximum for a single frame's data payload */
93#define TG3_MIN_MTU 60
94#define TG3_MAX_MTU(tp) \
Matt Carlson8f666b02009-08-28 13:58:24 +000095 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
97/* These numbers seem to be hard coded in the NIC firmware somehow.
98 * You can't change the ring sizes, but you can change where you place
99 * them in the NIC onboard memory.
100 */
101#define TG3_RX_RING_SIZE 512
102#define TG3_DEF_RX_RING_PENDING 200
103#define TG3_RX_JUMBO_RING_SIZE 256
104#define TG3_DEF_RX_JUMBO_RING_PENDING 100
105
106/* Do not place this n-ring entries value into the tp struct itself,
107 * we really want to expose these constants to GCC so that modulo et
108 * al. operations are done with shifts and masks instead of with
109 * hw multiply/modulo instructions. Another solution would be to
110 * replace things like '% foo' with '& (foo - 1)'.
111 */
112#define TG3_RX_RCB_RING_SIZE(tp) \
113 ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
114
115#define TG3_TX_RING_SIZE 512
116#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
117
118#define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
119 TG3_RX_RING_SIZE)
120#define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
121 TG3_RX_JUMBO_RING_SIZE)
122#define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
123 TG3_RX_RCB_RING_SIZE(tp))
124#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
125 TG3_TX_RING_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
127
Matt Carlson287be122009-08-28 13:58:46 +0000128#define TG3_DMA_BYTE_ENAB 64
129
130#define TG3_RX_STD_DMA_SZ 1536
131#define TG3_RX_JMB_DMA_SZ 9046
132
133#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
134
135#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
136#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137
138/* minimum number of free TX descriptors required to wake up TX process */
Ranjit Manomohan42952232006-10-18 20:54:26 -0700139#define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140
Matt Carlsonad829262008-11-21 17:16:16 -0800141#define TG3_RAW_IP_ALIGN 2
142
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143/* number of ETHTOOL_GSTATS u64's */
144#define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
145
Michael Chan4cafd3f2005-05-29 14:56:34 -0700146#define TG3_NUM_TEST 6
147
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800148#define FIRMWARE_TG3 "tigon/tg3.bin"
149#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
150#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
151
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152static char version[] __devinitdata =
153 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
154
155MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
156MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
157MODULE_LICENSE("GPL");
158MODULE_VERSION(DRV_MODULE_VERSION);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800159MODULE_FIRMWARE(FIRMWARE_TG3);
160MODULE_FIRMWARE(FIRMWARE_TG3TSO);
161MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
162
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163
164static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
165module_param(tg3_debug, int, 0);
166MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
167
168static struct pci_device_id tg3_pci_tbl[] = {
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700169 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
170 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
171 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
172 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
173 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
174 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
175 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
176 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
177 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
178 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
179 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
180 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
181 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
182 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
183 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
184 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
185 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
186 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
187 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
188 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
189 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
190 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
191 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
192 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
Michael Chan126a3362006-09-27 16:03:07 -0700193 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700194 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
195 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
196 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
197 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
198 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
199 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
200 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
201 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
202 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
203 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
204 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
205 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
206 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
207 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
Michael Chan126a3362006-09-27 16:03:07 -0700208 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700209 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
210 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
211 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
Michael Chan676917d2006-12-07 00:20:22 -0800212 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700213 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
214 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
215 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
216 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
217 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
Michael Chanb5d37722006-09-27 16:06:21 -0700220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
Matt Carlsond30cdd22007-10-07 23:28:35 -0700222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
Matt Carlson6c7af272007-10-21 16:12:02 -0700224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
Matt Carlson9936bcf2007-10-10 18:03:07 -0700225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
Matt Carlsonc88e6682008-11-03 16:49:18 -0800227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
Matt Carlson2befdce2009-08-28 12:28:45 +0000229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
Matt Carlson321d32a2008-11-21 17:22:19 -0800231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
Matt Carlson5e7ccf22009-08-25 10:08:42 +0000234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700235 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
236 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
237 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
238 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
239 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
240 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
241 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
242 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243};
244
245MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
246
Andreas Mohr50da8592006-08-14 23:54:30 -0700247static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 const char string[ETH_GSTRING_LEN];
249} ethtool_stats_keys[TG3_NUM_STATS] = {
250 { "rx_octets" },
251 { "rx_fragments" },
252 { "rx_ucast_packets" },
253 { "rx_mcast_packets" },
254 { "rx_bcast_packets" },
255 { "rx_fcs_errors" },
256 { "rx_align_errors" },
257 { "rx_xon_pause_rcvd" },
258 { "rx_xoff_pause_rcvd" },
259 { "rx_mac_ctrl_rcvd" },
260 { "rx_xoff_entered" },
261 { "rx_frame_too_long_errors" },
262 { "rx_jabbers" },
263 { "rx_undersize_packets" },
264 { "rx_in_length_errors" },
265 { "rx_out_length_errors" },
266 { "rx_64_or_less_octet_packets" },
267 { "rx_65_to_127_octet_packets" },
268 { "rx_128_to_255_octet_packets" },
269 { "rx_256_to_511_octet_packets" },
270 { "rx_512_to_1023_octet_packets" },
271 { "rx_1024_to_1522_octet_packets" },
272 { "rx_1523_to_2047_octet_packets" },
273 { "rx_2048_to_4095_octet_packets" },
274 { "rx_4096_to_8191_octet_packets" },
275 { "rx_8192_to_9022_octet_packets" },
276
277 { "tx_octets" },
278 { "tx_collisions" },
279
280 { "tx_xon_sent" },
281 { "tx_xoff_sent" },
282 { "tx_flow_control" },
283 { "tx_mac_errors" },
284 { "tx_single_collisions" },
285 { "tx_mult_collisions" },
286 { "tx_deferred" },
287 { "tx_excessive_collisions" },
288 { "tx_late_collisions" },
289 { "tx_collide_2times" },
290 { "tx_collide_3times" },
291 { "tx_collide_4times" },
292 { "tx_collide_5times" },
293 { "tx_collide_6times" },
294 { "tx_collide_7times" },
295 { "tx_collide_8times" },
296 { "tx_collide_9times" },
297 { "tx_collide_10times" },
298 { "tx_collide_11times" },
299 { "tx_collide_12times" },
300 { "tx_collide_13times" },
301 { "tx_collide_14times" },
302 { "tx_collide_15times" },
303 { "tx_ucast_packets" },
304 { "tx_mcast_packets" },
305 { "tx_bcast_packets" },
306 { "tx_carrier_sense_errors" },
307 { "tx_discards" },
308 { "tx_errors" },
309
310 { "dma_writeq_full" },
311 { "dma_write_prioq_full" },
312 { "rxbds_empty" },
313 { "rx_discards" },
314 { "rx_errors" },
315 { "rx_threshold_hit" },
316
317 { "dma_readq_full" },
318 { "dma_read_prioq_full" },
319 { "tx_comp_queue_full" },
320
321 { "ring_set_send_prod_index" },
322 { "ring_status_update" },
323 { "nic_irqs" },
324 { "nic_avoided_irqs" },
325 { "nic_tx_threshold_hit" }
326};
327
Andreas Mohr50da8592006-08-14 23:54:30 -0700328static const struct {
Michael Chan4cafd3f2005-05-29 14:56:34 -0700329 const char string[ETH_GSTRING_LEN];
330} ethtool_test_keys[TG3_NUM_TEST] = {
331 { "nvram test (online) " },
332 { "link test (online) " },
333 { "register test (offline)" },
334 { "memory test (offline)" },
335 { "loopback test (offline)" },
336 { "interrupt test (offline)" },
337};
338
Michael Chanb401e9e2005-12-19 16:27:04 -0800339static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
340{
341 writel(val, tp->regs + off);
342}
343
344static u32 tg3_read32(struct tg3 *tp, u32 off)
345{
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400346 return (readl(tp->regs + off));
Michael Chanb401e9e2005-12-19 16:27:04 -0800347}
348
Matt Carlson0d3031d2007-10-10 18:02:43 -0700349static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
350{
351 writel(val, tp->aperegs + off);
352}
353
354static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
355{
356 return (readl(tp->aperegs + off));
357}
358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
360{
Michael Chan68929142005-08-09 20:17:14 -0700361 unsigned long flags;
362
363 spin_lock_irqsave(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700364 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
365 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
Michael Chan68929142005-08-09 20:17:14 -0700366 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700367}
368
369static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
370{
371 writel(val, tp->regs + off);
372 readl(tp->regs + off);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373}
374
Michael Chan68929142005-08-09 20:17:14 -0700375static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
376{
377 unsigned long flags;
378 u32 val;
379
380 spin_lock_irqsave(&tp->indirect_lock, flags);
381 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
382 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
383 spin_unlock_irqrestore(&tp->indirect_lock, flags);
384 return val;
385}
386
387static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
388{
389 unsigned long flags;
390
391 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
392 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
393 TG3_64BIT_REG_LOW, val);
394 return;
395 }
396 if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
397 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
398 TG3_64BIT_REG_LOW, val);
399 return;
400 }
401
402 spin_lock_irqsave(&tp->indirect_lock, flags);
403 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
404 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
405 spin_unlock_irqrestore(&tp->indirect_lock, flags);
406
407 /* In indirect mode when disabling interrupts, we also need
408 * to clear the interrupt bit in the GRC local ctrl register.
409 */
410 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
411 (val == 0x1)) {
412 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
413 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
414 }
415}
416
417static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
418{
419 unsigned long flags;
420 u32 val;
421
422 spin_lock_irqsave(&tp->indirect_lock, flags);
423 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
424 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
425 spin_unlock_irqrestore(&tp->indirect_lock, flags);
426 return val;
427}
428
Michael Chanb401e9e2005-12-19 16:27:04 -0800429/* usec_wait specifies the wait time in usec when writing to certain registers
430 * where it is unsafe to read back the register without some delay.
431 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
432 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
433 */
434static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435{
Michael Chanb401e9e2005-12-19 16:27:04 -0800436 if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
437 (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
438 /* Non-posted methods */
439 tp->write32(tp, off, val);
440 else {
441 /* Posted method */
442 tg3_write32(tp, off, val);
443 if (usec_wait)
444 udelay(usec_wait);
445 tp->read32(tp, off);
446 }
447 /* Wait again after the read for the posted method to guarantee that
448 * the wait time is met.
449 */
450 if (usec_wait)
451 udelay(usec_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452}
453
Michael Chan09ee9292005-08-09 20:17:00 -0700454static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
455{
456 tp->write32_mbox(tp, off, val);
Michael Chan68929142005-08-09 20:17:14 -0700457 if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
458 !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
459 tp->read32_mbox(tp, off);
Michael Chan09ee9292005-08-09 20:17:00 -0700460}
461
Michael Chan20094932005-08-09 20:16:32 -0700462static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463{
464 void __iomem *mbox = tp->regs + off;
465 writel(val, mbox);
466 if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
467 writel(val, mbox);
468 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
469 readl(mbox);
470}
471
Michael Chanb5d37722006-09-27 16:06:21 -0700472static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
473{
474 return (readl(tp->regs + off + GRCMBOX_BASE));
475}
476
477static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
478{
479 writel(val, tp->regs + off + GRCMBOX_BASE);
480}
481
Michael Chan20094932005-08-09 20:16:32 -0700482#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
Michael Chan09ee9292005-08-09 20:17:00 -0700483#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
Michael Chan20094932005-08-09 20:16:32 -0700484#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
485#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
Michael Chan09ee9292005-08-09 20:17:00 -0700486#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
Michael Chan20094932005-08-09 20:16:32 -0700487
488#define tw32(reg,val) tp->write32(tp, reg, val)
Michael Chanb401e9e2005-12-19 16:27:04 -0800489#define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
490#define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
Michael Chan20094932005-08-09 20:16:32 -0700491#define tr32(reg) tp->read32(tp, reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492
493static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
494{
Michael Chan68929142005-08-09 20:17:14 -0700495 unsigned long flags;
496
Michael Chanb5d37722006-09-27 16:06:21 -0700497 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
498 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
499 return;
500
Michael Chan68929142005-08-09 20:17:14 -0700501 spin_lock_irqsave(&tp->indirect_lock, flags);
Michael Chanbbadf502006-04-06 21:46:34 -0700502 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
503 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
504 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
Michael Chanbbadf502006-04-06 21:46:34 -0700506 /* Always leave this as zero. */
507 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
508 } else {
509 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
510 tw32_f(TG3PCI_MEM_WIN_DATA, val);
511
512 /* Always leave this as zero. */
513 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
514 }
Michael Chan68929142005-08-09 20:17:14 -0700515 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516}
517
518static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
519{
Michael Chan68929142005-08-09 20:17:14 -0700520 unsigned long flags;
521
Michael Chanb5d37722006-09-27 16:06:21 -0700522 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
523 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
524 *val = 0;
525 return;
526 }
527
Michael Chan68929142005-08-09 20:17:14 -0700528 spin_lock_irqsave(&tp->indirect_lock, flags);
Michael Chanbbadf502006-04-06 21:46:34 -0700529 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
530 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
531 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532
Michael Chanbbadf502006-04-06 21:46:34 -0700533 /* Always leave this as zero. */
534 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
535 } else {
536 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
537 *val = tr32(TG3PCI_MEM_WIN_DATA);
538
539 /* Always leave this as zero. */
540 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
541 }
Michael Chan68929142005-08-09 20:17:14 -0700542 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543}
544
Matt Carlson0d3031d2007-10-10 18:02:43 -0700545static void tg3_ape_lock_init(struct tg3 *tp)
546{
547 int i;
548
549 /* Make sure the driver hasn't any stale locks. */
550 for (i = 0; i < 8; i++)
551 tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
552 APE_LOCK_GRANT_DRIVER);
553}
554
555static int tg3_ape_lock(struct tg3 *tp, int locknum)
556{
557 int i, off;
558 int ret = 0;
559 u32 status;
560
561 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
562 return 0;
563
564 switch (locknum) {
Matt Carlson77b483f2008-08-15 14:07:24 -0700565 case TG3_APE_LOCK_GRC:
Matt Carlson0d3031d2007-10-10 18:02:43 -0700566 case TG3_APE_LOCK_MEM:
567 break;
568 default:
569 return -EINVAL;
570 }
571
572 off = 4 * locknum;
573
574 tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
575
576 /* Wait for up to 1 millisecond to acquire lock. */
577 for (i = 0; i < 100; i++) {
578 status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
579 if (status == APE_LOCK_GRANT_DRIVER)
580 break;
581 udelay(10);
582 }
583
584 if (status != APE_LOCK_GRANT_DRIVER) {
585 /* Revoke the lock request. */
586 tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
587 APE_LOCK_GRANT_DRIVER);
588
589 ret = -EBUSY;
590 }
591
592 return ret;
593}
594
595static void tg3_ape_unlock(struct tg3 *tp, int locknum)
596{
597 int off;
598
599 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
600 return;
601
602 switch (locknum) {
Matt Carlson77b483f2008-08-15 14:07:24 -0700603 case TG3_APE_LOCK_GRC:
Matt Carlson0d3031d2007-10-10 18:02:43 -0700604 case TG3_APE_LOCK_MEM:
605 break;
606 default:
607 return;
608 }
609
610 off = 4 * locknum;
611 tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
612}
613
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614static void tg3_disable_ints(struct tg3 *tp)
615{
616 tw32(TG3PCI_MISC_HOST_CTRL,
617 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
Michael Chan09ee9292005-08-09 20:17:00 -0700618 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619}
620
621static inline void tg3_cond_int(struct tg3 *tp)
622{
Michael Chan38f38432005-09-05 17:53:32 -0700623 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
624 (tp->hw_status->status & SD_STATUS_UPDATED))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
Michael Chanb5d37722006-09-27 16:06:21 -0700626 else
627 tw32(HOSTCC_MODE, tp->coalesce_mode |
628 (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629}
630
631static void tg3_enable_ints(struct tg3 *tp)
632{
Michael Chanbbe832c2005-06-24 20:20:04 -0700633 tp->irq_sync = 0;
634 wmb();
635
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636 tw32(TG3PCI_MISC_HOST_CTRL,
637 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
Michael Chan09ee9292005-08-09 20:17:00 -0700638 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
639 (tp->last_tag << 24));
Michael Chanfcfa0a32006-03-20 22:28:41 -0800640 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
641 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
642 (tp->last_tag << 24));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 tg3_cond_int(tp);
644}
645
Michael Chan04237dd2005-04-25 15:17:17 -0700646static inline unsigned int tg3_has_work(struct tg3 *tp)
647{
648 struct tg3_hw_status *sblk = tp->hw_status;
649 unsigned int work_exists = 0;
650
651 /* check for phy events */
652 if (!(tp->tg3_flags &
653 (TG3_FLAG_USE_LINKCHG_REG |
654 TG3_FLAG_POLL_SERDES))) {
655 if (sblk->status & SD_STATUS_LINK_CHG)
656 work_exists = 1;
657 }
658 /* check for RX/TX work to do */
659 if (sblk->idx[0].tx_consumer != tp->tx_cons ||
660 sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
661 work_exists = 1;
662
663 return work_exists;
664}
665
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666/* tg3_restart_ints
Michael Chan04237dd2005-04-25 15:17:17 -0700667 * similar to tg3_enable_ints, but it accurately determines whether there
668 * is new work pending and can return without flushing the PIO write
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400669 * which reenables interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 */
671static void tg3_restart_ints(struct tg3 *tp)
672{
David S. Millerfac9b832005-05-18 22:46:34 -0700673 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
674 tp->last_tag << 24);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 mmiowb();
676
David S. Millerfac9b832005-05-18 22:46:34 -0700677 /* When doing tagged status, this work check is unnecessary.
678 * The last_tag we write above tells the chip which piece of
679 * work we've completed.
680 */
681 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
682 tg3_has_work(tp))
Michael Chan04237dd2005-04-25 15:17:17 -0700683 tw32(HOSTCC_MODE, tp->coalesce_mode |
684 (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685}
686
687static inline void tg3_netif_stop(struct tg3 *tp)
688{
Michael Chanbbe832c2005-06-24 20:20:04 -0700689 tp->dev->trans_start = jiffies; /* prevent tx timeout */
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700690 napi_disable(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 netif_tx_disable(tp->dev);
692}
693
694static inline void tg3_netif_start(struct tg3 *tp)
695{
696 netif_wake_queue(tp->dev);
697 /* NOTE: unconditional netif_wake_queue is only appropriate
698 * so long as all callers are assured to have free tx slots
699 * (such as after tg3_init_hw)
700 */
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700701 napi_enable(&tp->napi);
David S. Millerf47c11e2005-06-24 20:18:35 -0700702 tp->hw_status->status |= SD_STATUS_UPDATED;
703 tg3_enable_ints(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704}
705
706static void tg3_switch_clocks(struct tg3 *tp)
707{
708 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
709 u32 orig_clock_ctrl;
710
Matt Carlson795d01c2007-10-07 23:28:17 -0700711 if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
712 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
Michael Chan4cf78e42005-07-25 12:29:19 -0700713 return;
714
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 orig_clock_ctrl = clock_ctrl;
716 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
717 CLOCK_CTRL_CLKRUN_OENABLE |
718 0x1f);
719 tp->pci_clock_ctrl = clock_ctrl;
720
721 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
722 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
Michael Chanb401e9e2005-12-19 16:27:04 -0800723 tw32_wait_f(TG3PCI_CLOCK_CTRL,
724 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 }
726 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
Michael Chanb401e9e2005-12-19 16:27:04 -0800727 tw32_wait_f(TG3PCI_CLOCK_CTRL,
728 clock_ctrl |
729 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
730 40);
731 tw32_wait_f(TG3PCI_CLOCK_CTRL,
732 clock_ctrl | (CLOCK_CTRL_ALTCLK),
733 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 }
Michael Chanb401e9e2005-12-19 16:27:04 -0800735 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736}
737
738#define PHY_BUSY_LOOPS 5000
739
740static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
741{
742 u32 frame_val;
743 unsigned int loops;
744 int ret;
745
746 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
747 tw32_f(MAC_MI_MODE,
748 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
749 udelay(80);
750 }
751
752 *val = 0x0;
753
754 frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
755 MI_COM_PHY_ADDR_MASK);
756 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
757 MI_COM_REG_ADDR_MASK);
758 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400759
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 tw32_f(MAC_MI_COM, frame_val);
761
762 loops = PHY_BUSY_LOOPS;
763 while (loops != 0) {
764 udelay(10);
765 frame_val = tr32(MAC_MI_COM);
766
767 if ((frame_val & MI_COM_BUSY) == 0) {
768 udelay(5);
769 frame_val = tr32(MAC_MI_COM);
770 break;
771 }
772 loops -= 1;
773 }
774
775 ret = -EBUSY;
776 if (loops != 0) {
777 *val = frame_val & MI_COM_DATA_MASK;
778 ret = 0;
779 }
780
781 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
782 tw32_f(MAC_MI_MODE, tp->mi_mode);
783 udelay(80);
784 }
785
786 return ret;
787}
788
789static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
790{
791 u32 frame_val;
792 unsigned int loops;
793 int ret;
794
Matt Carlson7f97a4b2009-08-25 10:10:03 +0000795 if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
Michael Chanb5d37722006-09-27 16:06:21 -0700796 (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
797 return 0;
798
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
800 tw32_f(MAC_MI_MODE,
801 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
802 udelay(80);
803 }
804
805 frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
806 MI_COM_PHY_ADDR_MASK);
807 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
808 MI_COM_REG_ADDR_MASK);
809 frame_val |= (val & MI_COM_DATA_MASK);
810 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400811
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 tw32_f(MAC_MI_COM, frame_val);
813
814 loops = PHY_BUSY_LOOPS;
815 while (loops != 0) {
816 udelay(10);
817 frame_val = tr32(MAC_MI_COM);
818 if ((frame_val & MI_COM_BUSY) == 0) {
819 udelay(5);
820 frame_val = tr32(MAC_MI_COM);
821 break;
822 }
823 loops -= 1;
824 }
825
826 ret = -EBUSY;
827 if (loops != 0)
828 ret = 0;
829
830 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
831 tw32_f(MAC_MI_MODE, tp->mi_mode);
832 udelay(80);
833 }
834
835 return ret;
836}
837
Matt Carlson95e28692008-05-25 23:44:14 -0700838static int tg3_bmcr_reset(struct tg3 *tp)
839{
840 u32 phy_control;
841 int limit, err;
842
843 /* OK, reset it, and poll the BMCR_RESET bit until it
844 * clears or we time out.
845 */
846 phy_control = BMCR_RESET;
847 err = tg3_writephy(tp, MII_BMCR, phy_control);
848 if (err != 0)
849 return -EBUSY;
850
851 limit = 5000;
852 while (limit--) {
853 err = tg3_readphy(tp, MII_BMCR, &phy_control);
854 if (err != 0)
855 return -EBUSY;
856
857 if ((phy_control & BMCR_RESET) == 0) {
858 udelay(40);
859 break;
860 }
861 udelay(10);
862 }
Roel Kluind4675b52009-02-12 16:33:27 -0800863 if (limit < 0)
Matt Carlson95e28692008-05-25 23:44:14 -0700864 return -EBUSY;
865
866 return 0;
867}
868
Matt Carlson158d7ab2008-05-29 01:37:54 -0700869static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
870{
Francois Romieu3d165432009-01-19 16:56:50 -0800871 struct tg3 *tp = bp->priv;
Matt Carlson158d7ab2008-05-29 01:37:54 -0700872 u32 val;
873
874 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
875 return -EAGAIN;
876
877 if (tg3_readphy(tp, reg, &val))
878 return -EIO;
879
880 return val;
881}
882
883static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
884{
Francois Romieu3d165432009-01-19 16:56:50 -0800885 struct tg3 *tp = bp->priv;
Matt Carlson158d7ab2008-05-29 01:37:54 -0700886
887 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
888 return -EAGAIN;
889
890 if (tg3_writephy(tp, reg, val))
891 return -EIO;
892
893 return 0;
894}
895
896static int tg3_mdio_reset(struct mii_bus *bp)
897{
898 return 0;
899}
900
Matt Carlson9c61d6b2008-11-03 16:54:56 -0800901static void tg3_mdio_config_5785(struct tg3 *tp)
Matt Carlsona9daf362008-05-25 23:49:44 -0700902{
903 u32 val;
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800904 struct phy_device *phydev;
Matt Carlsona9daf362008-05-25 23:49:44 -0700905
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800906 phydev = tp->mdio_bus->phy_map[PHY_ADDR];
907 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
908 case TG3_PHY_ID_BCM50610:
909 val = MAC_PHYCFG2_50610_LED_MODES;
910 break;
911 case TG3_PHY_ID_BCMAC131:
912 val = MAC_PHYCFG2_AC131_LED_MODES;
913 break;
914 case TG3_PHY_ID_RTL8211C:
915 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
916 break;
917 case TG3_PHY_ID_RTL8201E:
918 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
919 break;
920 default:
Matt Carlsona9daf362008-05-25 23:49:44 -0700921 return;
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800922 }
923
924 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
925 tw32(MAC_PHYCFG2, val);
926
927 val = tr32(MAC_PHYCFG1);
Matt Carlsonbb85fbb2009-08-25 10:09:07 +0000928 val &= ~(MAC_PHYCFG1_RGMII_INT |
929 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
930 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800931 tw32(MAC_PHYCFG1, val);
932
933 return;
934 }
935
936 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
937 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
938 MAC_PHYCFG2_FMODE_MASK_MASK |
939 MAC_PHYCFG2_GMODE_MASK_MASK |
940 MAC_PHYCFG2_ACT_MASK_MASK |
941 MAC_PHYCFG2_QUAL_MASK_MASK |
942 MAC_PHYCFG2_INBAND_ENABLE;
943
944 tw32(MAC_PHYCFG2, val);
Matt Carlsona9daf362008-05-25 23:49:44 -0700945
Matt Carlsonbb85fbb2009-08-25 10:09:07 +0000946 val = tr32(MAC_PHYCFG1);
947 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
948 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
949 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
Matt Carlsona9daf362008-05-25 23:49:44 -0700950 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
951 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
952 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
953 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
954 }
Matt Carlsonbb85fbb2009-08-25 10:09:07 +0000955 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
956 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
957 tw32(MAC_PHYCFG1, val);
Matt Carlsona9daf362008-05-25 23:49:44 -0700958
Matt Carlsona9daf362008-05-25 23:49:44 -0700959 val = tr32(MAC_EXT_RGMII_MODE);
960 val &= ~(MAC_RGMII_MODE_RX_INT_B |
961 MAC_RGMII_MODE_RX_QUALITY |
962 MAC_RGMII_MODE_RX_ACTIVITY |
963 MAC_RGMII_MODE_RX_ENG_DET |
964 MAC_RGMII_MODE_TX_ENABLE |
965 MAC_RGMII_MODE_TX_LOWPWR |
966 MAC_RGMII_MODE_TX_RESET);
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800967 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
Matt Carlsona9daf362008-05-25 23:49:44 -0700968 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
969 val |= MAC_RGMII_MODE_RX_INT_B |
970 MAC_RGMII_MODE_RX_QUALITY |
971 MAC_RGMII_MODE_RX_ACTIVITY |
972 MAC_RGMII_MODE_RX_ENG_DET;
973 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
974 val |= MAC_RGMII_MODE_TX_ENABLE |
975 MAC_RGMII_MODE_TX_LOWPWR |
976 MAC_RGMII_MODE_TX_RESET;
977 }
978 tw32(MAC_EXT_RGMII_MODE, val);
979}
980
Matt Carlson158d7ab2008-05-29 01:37:54 -0700981static void tg3_mdio_start(struct tg3 *tp)
982{
983 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -0700984 mutex_lock(&tp->mdio_bus->mdio_lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -0700985 tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -0700986 mutex_unlock(&tp->mdio_bus->mdio_lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -0700987 }
988
989 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
990 tw32_f(MAC_MI_MODE, tp->mi_mode);
991 udelay(80);
Matt Carlsona9daf362008-05-25 23:49:44 -0700992
Matt Carlson9c61d6b2008-11-03 16:54:56 -0800993 if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
994 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
995 tg3_mdio_config_5785(tp);
Matt Carlson158d7ab2008-05-29 01:37:54 -0700996}
997
998static void tg3_mdio_stop(struct tg3 *tp)
999{
1000 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001001 mutex_lock(&tp->mdio_bus->mdio_lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001002 tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001003 mutex_unlock(&tp->mdio_bus->mdio_lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001004 }
1005}
1006
1007static int tg3_mdio_init(struct tg3 *tp)
1008{
1009 int i;
1010 u32 reg;
Matt Carlsona9daf362008-05-25 23:49:44 -07001011 struct phy_device *phydev;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001012
1013 tg3_mdio_start(tp);
1014
1015 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
1016 (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
1017 return 0;
1018
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001019 tp->mdio_bus = mdiobus_alloc();
1020 if (tp->mdio_bus == NULL)
1021 return -ENOMEM;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001022
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001023 tp->mdio_bus->name = "tg3 mdio bus";
1024 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
Matt Carlson158d7ab2008-05-29 01:37:54 -07001025 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001026 tp->mdio_bus->priv = tp;
1027 tp->mdio_bus->parent = &tp->pdev->dev;
1028 tp->mdio_bus->read = &tg3_mdio_read;
1029 tp->mdio_bus->write = &tg3_mdio_write;
1030 tp->mdio_bus->reset = &tg3_mdio_reset;
1031 tp->mdio_bus->phy_mask = ~(1 << PHY_ADDR);
1032 tp->mdio_bus->irq = &tp->mdio_irq[0];
Matt Carlson158d7ab2008-05-29 01:37:54 -07001033
1034 for (i = 0; i < PHY_MAX_ADDR; i++)
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001035 tp->mdio_bus->irq[i] = PHY_POLL;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001036
1037 /* The bus registration will look for all the PHYs on the mdio bus.
1038 * Unfortunately, it does not ensure the PHY is powered up before
1039 * accessing the PHY ID registers. A chip reset is the
1040 * quickest way to bring the device back to an operational state..
1041 */
1042 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1043 tg3_bmcr_reset(tp);
1044
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001045 i = mdiobus_register(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001046 if (i) {
Matt Carlson158d7ab2008-05-29 01:37:54 -07001047 printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
1048 tp->dev->name, i);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001049 mdiobus_free(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001050 return i;
1051 }
Matt Carlson158d7ab2008-05-29 01:37:54 -07001052
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001053 phydev = tp->mdio_bus->phy_map[PHY_ADDR];
Matt Carlsona9daf362008-05-25 23:49:44 -07001054
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001055 if (!phydev || !phydev->drv) {
1056 printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
1057 mdiobus_unregister(tp->mdio_bus);
1058 mdiobus_free(tp->mdio_bus);
1059 return -ENODEV;
1060 }
1061
1062 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
Matt Carlson321d32a2008-11-21 17:22:19 -08001063 case TG3_PHY_ID_BCM57780:
1064 phydev->interface = PHY_INTERFACE_MODE_GMII;
1065 break;
Matt Carlsona9daf362008-05-25 23:49:44 -07001066 case TG3_PHY_ID_BCM50610:
Matt Carlsona9daf362008-05-25 23:49:44 -07001067 if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
1068 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
1069 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1070 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
1071 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1072 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001073 /* fallthru */
1074 case TG3_PHY_ID_RTL8211C:
1075 phydev->interface = PHY_INTERFACE_MODE_RGMII;
Matt Carlsona9daf362008-05-25 23:49:44 -07001076 break;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001077 case TG3_PHY_ID_RTL8201E:
Matt Carlsona9daf362008-05-25 23:49:44 -07001078 case TG3_PHY_ID_BCMAC131:
1079 phydev->interface = PHY_INTERFACE_MODE_MII;
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001080 tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
Matt Carlsona9daf362008-05-25 23:49:44 -07001081 break;
1082 }
1083
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001084 tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
1085
1086 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1087 tg3_mdio_config_5785(tp);
Matt Carlsona9daf362008-05-25 23:49:44 -07001088
1089 return 0;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001090}
1091
1092static void tg3_mdio_fini(struct tg3 *tp)
1093{
1094 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
1095 tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001096 mdiobus_unregister(tp->mdio_bus);
1097 mdiobus_free(tp->mdio_bus);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001098 tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
1099 }
1100}
1101
Matt Carlson95e28692008-05-25 23:44:14 -07001102/* tp->lock is held. */
Matt Carlson4ba526c2008-08-15 14:10:04 -07001103static inline void tg3_generate_fw_event(struct tg3 *tp)
1104{
1105 u32 val;
1106
1107 val = tr32(GRC_RX_CPU_EVENT);
1108 val |= GRC_RX_CPU_DRIVER_EVENT;
1109 tw32_f(GRC_RX_CPU_EVENT, val);
1110
1111 tp->last_event_jiffies = jiffies;
1112}
1113
1114#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1115
1116/* tp->lock is held. */
Matt Carlson95e28692008-05-25 23:44:14 -07001117static void tg3_wait_for_event_ack(struct tg3 *tp)
1118{
1119 int i;
Matt Carlson4ba526c2008-08-15 14:10:04 -07001120 unsigned int delay_cnt;
1121 long time_remain;
Matt Carlson95e28692008-05-25 23:44:14 -07001122
Matt Carlson4ba526c2008-08-15 14:10:04 -07001123 /* If enough time has passed, no wait is necessary. */
1124 time_remain = (long)(tp->last_event_jiffies + 1 +
1125 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1126 (long)jiffies;
1127 if (time_remain < 0)
1128 return;
1129
1130 /* Check if we can shorten the wait time. */
1131 delay_cnt = jiffies_to_usecs(time_remain);
1132 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1133 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1134 delay_cnt = (delay_cnt >> 3) + 1;
1135
1136 for (i = 0; i < delay_cnt; i++) {
Matt Carlson95e28692008-05-25 23:44:14 -07001137 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1138 break;
Matt Carlson4ba526c2008-08-15 14:10:04 -07001139 udelay(8);
Matt Carlson95e28692008-05-25 23:44:14 -07001140 }
1141}
1142
1143/* tp->lock is held. */
1144static void tg3_ump_link_report(struct tg3 *tp)
1145{
1146 u32 reg;
1147 u32 val;
1148
1149 if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
1150 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
1151 return;
1152
1153 tg3_wait_for_event_ack(tp);
1154
1155 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1156
1157 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1158
1159 val = 0;
1160 if (!tg3_readphy(tp, MII_BMCR, &reg))
1161 val = reg << 16;
1162 if (!tg3_readphy(tp, MII_BMSR, &reg))
1163 val |= (reg & 0xffff);
1164 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1165
1166 val = 0;
1167 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1168 val = reg << 16;
1169 if (!tg3_readphy(tp, MII_LPA, &reg))
1170 val |= (reg & 0xffff);
1171 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1172
1173 val = 0;
1174 if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
1175 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1176 val = reg << 16;
1177 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1178 val |= (reg & 0xffff);
1179 }
1180 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1181
1182 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1183 val = reg << 16;
1184 else
1185 val = 0;
1186 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1187
Matt Carlson4ba526c2008-08-15 14:10:04 -07001188 tg3_generate_fw_event(tp);
Matt Carlson95e28692008-05-25 23:44:14 -07001189}
1190
1191static void tg3_link_report(struct tg3 *tp)
1192{
1193 if (!netif_carrier_ok(tp->dev)) {
1194 if (netif_msg_link(tp))
1195 printk(KERN_INFO PFX "%s: Link is down.\n",
1196 tp->dev->name);
1197 tg3_ump_link_report(tp);
1198 } else if (netif_msg_link(tp)) {
1199 printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
1200 tp->dev->name,
1201 (tp->link_config.active_speed == SPEED_1000 ?
1202 1000 :
1203 (tp->link_config.active_speed == SPEED_100 ?
1204 100 : 10)),
1205 (tp->link_config.active_duplex == DUPLEX_FULL ?
1206 "full" : "half"));
1207
1208 printk(KERN_INFO PFX
1209 "%s: Flow control is %s for TX and %s for RX.\n",
1210 tp->dev->name,
Steve Glendinninge18ce342008-12-16 02:00:00 -08001211 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
Matt Carlson95e28692008-05-25 23:44:14 -07001212 "on" : "off",
Steve Glendinninge18ce342008-12-16 02:00:00 -08001213 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
Matt Carlson95e28692008-05-25 23:44:14 -07001214 "on" : "off");
1215 tg3_ump_link_report(tp);
1216 }
1217}
1218
1219static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1220{
1221 u16 miireg;
1222
Steve Glendinninge18ce342008-12-16 02:00:00 -08001223 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
Matt Carlson95e28692008-05-25 23:44:14 -07001224 miireg = ADVERTISE_PAUSE_CAP;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001225 else if (flow_ctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001226 miireg = ADVERTISE_PAUSE_ASYM;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001227 else if (flow_ctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001228 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1229 else
1230 miireg = 0;
1231
1232 return miireg;
1233}
1234
1235static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1236{
1237 u16 miireg;
1238
Steve Glendinninge18ce342008-12-16 02:00:00 -08001239 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
Matt Carlson95e28692008-05-25 23:44:14 -07001240 miireg = ADVERTISE_1000XPAUSE;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001241 else if (flow_ctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001242 miireg = ADVERTISE_1000XPSE_ASYM;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001243 else if (flow_ctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001244 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1245 else
1246 miireg = 0;
1247
1248 return miireg;
1249}
1250
Matt Carlson95e28692008-05-25 23:44:14 -07001251static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1252{
1253 u8 cap = 0;
1254
1255 if (lcladv & ADVERTISE_1000XPAUSE) {
1256 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1257 if (rmtadv & LPA_1000XPAUSE)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001258 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
Matt Carlson95e28692008-05-25 23:44:14 -07001259 else if (rmtadv & LPA_1000XPAUSE_ASYM)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001260 cap = FLOW_CTRL_RX;
Matt Carlson95e28692008-05-25 23:44:14 -07001261 } else {
1262 if (rmtadv & LPA_1000XPAUSE)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001263 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
Matt Carlson95e28692008-05-25 23:44:14 -07001264 }
1265 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1266 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
Steve Glendinninge18ce342008-12-16 02:00:00 -08001267 cap = FLOW_CTRL_TX;
Matt Carlson95e28692008-05-25 23:44:14 -07001268 }
1269
1270 return cap;
1271}
1272
Matt Carlsonf51f3562008-05-25 23:45:08 -07001273static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
Matt Carlson95e28692008-05-25 23:44:14 -07001274{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001275 u8 autoneg;
Matt Carlsonf51f3562008-05-25 23:45:08 -07001276 u8 flowctrl = 0;
Matt Carlson95e28692008-05-25 23:44:14 -07001277 u32 old_rx_mode = tp->rx_mode;
1278 u32 old_tx_mode = tp->tx_mode;
1279
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001280 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001281 autoneg = tp->mdio_bus->phy_map[PHY_ADDR]->autoneg;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001282 else
1283 autoneg = tp->link_config.autoneg;
1284
1285 if (autoneg == AUTONEG_ENABLE &&
Matt Carlson95e28692008-05-25 23:44:14 -07001286 (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
1287 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
Matt Carlsonf51f3562008-05-25 23:45:08 -07001288 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
Matt Carlson95e28692008-05-25 23:44:14 -07001289 else
Steve Glendinningbc02ff92008-12-16 02:00:48 -08001290 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
Matt Carlsonf51f3562008-05-25 23:45:08 -07001291 } else
1292 flowctrl = tp->link_config.flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001293
Matt Carlsonf51f3562008-05-25 23:45:08 -07001294 tp->link_config.active_flowctrl = flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001295
Steve Glendinninge18ce342008-12-16 02:00:00 -08001296 if (flowctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001297 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1298 else
1299 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1300
Matt Carlsonf51f3562008-05-25 23:45:08 -07001301 if (old_rx_mode != tp->rx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001302 tw32_f(MAC_RX_MODE, tp->rx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07001303
Steve Glendinninge18ce342008-12-16 02:00:00 -08001304 if (flowctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001305 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1306 else
1307 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1308
Matt Carlsonf51f3562008-05-25 23:45:08 -07001309 if (old_tx_mode != tp->tx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001310 tw32_f(MAC_TX_MODE, tp->tx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07001311}
1312
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001313static void tg3_adjust_link(struct net_device *dev)
1314{
1315 u8 oldflowctrl, linkmesg = 0;
1316 u32 mac_mode, lcl_adv, rmt_adv;
1317 struct tg3 *tp = netdev_priv(dev);
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001318 struct phy_device *phydev = tp->mdio_bus->phy_map[PHY_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001319
1320 spin_lock(&tp->lock);
1321
1322 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1323 MAC_MODE_HALF_DUPLEX);
1324
1325 oldflowctrl = tp->link_config.active_flowctrl;
1326
1327 if (phydev->link) {
1328 lcl_adv = 0;
1329 rmt_adv = 0;
1330
1331 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1332 mac_mode |= MAC_MODE_PORT_MODE_MII;
1333 else
1334 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1335
1336 if (phydev->duplex == DUPLEX_HALF)
1337 mac_mode |= MAC_MODE_HALF_DUPLEX;
1338 else {
1339 lcl_adv = tg3_advert_flowctrl_1000T(
1340 tp->link_config.flowctrl);
1341
1342 if (phydev->pause)
1343 rmt_adv = LPA_PAUSE_CAP;
1344 if (phydev->asym_pause)
1345 rmt_adv |= LPA_PAUSE_ASYM;
1346 }
1347
1348 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1349 } else
1350 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1351
1352 if (mac_mode != tp->mac_mode) {
1353 tp->mac_mode = mac_mode;
1354 tw32_f(MAC_MODE, tp->mac_mode);
1355 udelay(40);
1356 }
1357
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001358 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1359 if (phydev->speed == SPEED_10)
1360 tw32(MAC_MI_STAT,
1361 MAC_MI_STAT_10MBPS_MODE |
1362 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1363 else
1364 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1365 }
1366
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001367 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1368 tw32(MAC_TX_LENGTHS,
1369 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1370 (6 << TX_LENGTHS_IPG_SHIFT) |
1371 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1372 else
1373 tw32(MAC_TX_LENGTHS,
1374 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1375 (6 << TX_LENGTHS_IPG_SHIFT) |
1376 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1377
1378 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1379 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1380 phydev->speed != tp->link_config.active_speed ||
1381 phydev->duplex != tp->link_config.active_duplex ||
1382 oldflowctrl != tp->link_config.active_flowctrl)
1383 linkmesg = 1;
1384
1385 tp->link_config.active_speed = phydev->speed;
1386 tp->link_config.active_duplex = phydev->duplex;
1387
1388 spin_unlock(&tp->lock);
1389
1390 if (linkmesg)
1391 tg3_link_report(tp);
1392}
1393
1394static int tg3_phy_init(struct tg3 *tp)
1395{
1396 struct phy_device *phydev;
1397
1398 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
1399 return 0;
1400
1401 /* Bring the PHY back to a known state. */
1402 tg3_bmcr_reset(tp);
1403
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001404 phydev = tp->mdio_bus->phy_map[PHY_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001405
1406 /* Attach the MAC to the PHY. */
Kay Sieversfb28ad32008-11-10 13:55:14 -08001407 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
Matt Carlsona9daf362008-05-25 23:49:44 -07001408 phydev->dev_flags, phydev->interface);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001409 if (IS_ERR(phydev)) {
1410 printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
1411 return PTR_ERR(phydev);
1412 }
1413
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001414 /* Mask with MAC supported features. */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001415 switch (phydev->interface) {
1416 case PHY_INTERFACE_MODE_GMII:
1417 case PHY_INTERFACE_MODE_RGMII:
Matt Carlson321d32a2008-11-21 17:22:19 -08001418 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
1419 phydev->supported &= (PHY_GBIT_FEATURES |
1420 SUPPORTED_Pause |
1421 SUPPORTED_Asym_Pause);
1422 break;
1423 }
1424 /* fallthru */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001425 case PHY_INTERFACE_MODE_MII:
1426 phydev->supported &= (PHY_BASIC_FEATURES |
1427 SUPPORTED_Pause |
1428 SUPPORTED_Asym_Pause);
1429 break;
1430 default:
1431 phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
1432 return -EINVAL;
1433 }
1434
1435 tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001436
1437 phydev->advertising = phydev->supported;
1438
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001439 return 0;
1440}
1441
1442static void tg3_phy_start(struct tg3 *tp)
1443{
1444 struct phy_device *phydev;
1445
1446 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
1447 return;
1448
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001449 phydev = tp->mdio_bus->phy_map[PHY_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001450
1451 if (tp->link_config.phy_is_low_power) {
1452 tp->link_config.phy_is_low_power = 0;
1453 phydev->speed = tp->link_config.orig_speed;
1454 phydev->duplex = tp->link_config.orig_duplex;
1455 phydev->autoneg = tp->link_config.orig_autoneg;
1456 phydev->advertising = tp->link_config.orig_advertising;
1457 }
1458
1459 phy_start(phydev);
1460
1461 phy_start_aneg(phydev);
1462}
1463
1464static void tg3_phy_stop(struct tg3 *tp)
1465{
1466 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
1467 return;
1468
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001469 phy_stop(tp->mdio_bus->phy_map[PHY_ADDR]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001470}
1471
1472static void tg3_phy_fini(struct tg3 *tp)
1473{
1474 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001475 phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001476 tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
1477 }
1478}
1479
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001480static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
1481{
1482 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1483 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1484}
1485
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001486static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1487{
1488 u32 phytest;
1489
1490 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1491 u32 phy;
1492
1493 tg3_writephy(tp, MII_TG3_FET_TEST,
1494 phytest | MII_TG3_FET_SHADOW_EN);
1495 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1496 if (enable)
1497 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1498 else
1499 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1500 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1501 }
1502 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1503 }
1504}
1505
Matt Carlson6833c042008-11-21 17:18:59 -08001506static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1507{
1508 u32 reg;
1509
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001510 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
Matt Carlson6833c042008-11-21 17:18:59 -08001511 return;
1512
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001513 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
1514 tg3_phy_fet_toggle_apd(tp, enable);
1515 return;
1516 }
1517
Matt Carlson6833c042008-11-21 17:18:59 -08001518 reg = MII_TG3_MISC_SHDW_WREN |
1519 MII_TG3_MISC_SHDW_SCR5_SEL |
1520 MII_TG3_MISC_SHDW_SCR5_LPED |
1521 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1522 MII_TG3_MISC_SHDW_SCR5_SDTL |
1523 MII_TG3_MISC_SHDW_SCR5_C125OE;
1524 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1525 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1526
1527 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1528
1529
1530 reg = MII_TG3_MISC_SHDW_WREN |
1531 MII_TG3_MISC_SHDW_APD_SEL |
1532 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1533 if (enable)
1534 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1535
1536 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1537}
1538
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001539static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1540{
1541 u32 phy;
1542
1543 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
1544 (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
1545 return;
1546
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001547 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001548 u32 ephy;
1549
Matt Carlson535ef6e2009-08-25 10:09:36 +00001550 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1551 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1552
1553 tg3_writephy(tp, MII_TG3_FET_TEST,
1554 ephy | MII_TG3_FET_SHADOW_EN);
1555 if (!tg3_readphy(tp, reg, &phy)) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001556 if (enable)
Matt Carlson535ef6e2009-08-25 10:09:36 +00001557 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001558 else
Matt Carlson535ef6e2009-08-25 10:09:36 +00001559 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1560 tg3_writephy(tp, reg, phy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001561 }
Matt Carlson535ef6e2009-08-25 10:09:36 +00001562 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001563 }
1564 } else {
1565 phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
1566 MII_TG3_AUXCTL_SHDWSEL_MISC;
1567 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
1568 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
1569 if (enable)
1570 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1571 else
1572 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1573 phy |= MII_TG3_AUXCTL_MISC_WREN;
1574 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1575 }
1576 }
1577}
1578
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579static void tg3_phy_set_wirespeed(struct tg3 *tp)
1580{
1581 u32 val;
1582
1583 if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
1584 return;
1585
1586 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
1587 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
1588 tg3_writephy(tp, MII_TG3_AUX_CTRL,
1589 (val | (1 << 15) | (1 << 4)));
1590}
1591
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001592static void tg3_phy_apply_otp(struct tg3 *tp)
1593{
1594 u32 otp, phy;
1595
1596 if (!tp->phy_otp)
1597 return;
1598
1599 otp = tp->phy_otp;
1600
1601 /* Enable SM_DSP clock and tx 6dB coding. */
1602 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1603 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
1604 MII_TG3_AUXCTL_ACTL_TX_6DB;
1605 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1606
1607 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1608 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1609 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1610
1611 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1612 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1613 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1614
1615 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1616 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1617 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1618
1619 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1620 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1621
1622 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1623 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1624
1625 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1626 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1627 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1628
1629 /* Turn off SM_DSP clock. */
1630 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1631 MII_TG3_AUXCTL_ACTL_TX_6DB;
1632 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1633}
1634
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635static int tg3_wait_macro_done(struct tg3 *tp)
1636{
1637 int limit = 100;
1638
1639 while (limit--) {
1640 u32 tmp32;
1641
1642 if (!tg3_readphy(tp, 0x16, &tmp32)) {
1643 if ((tmp32 & 0x1000) == 0)
1644 break;
1645 }
1646 }
Roel Kluind4675b52009-02-12 16:33:27 -08001647 if (limit < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648 return -EBUSY;
1649
1650 return 0;
1651}
1652
1653static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1654{
1655 static const u32 test_pat[4][6] = {
1656 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1657 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1658 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1659 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1660 };
1661 int chan;
1662
1663 for (chan = 0; chan < 4; chan++) {
1664 int i;
1665
1666 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1667 (chan * 0x2000) | 0x0200);
1668 tg3_writephy(tp, 0x16, 0x0002);
1669
1670 for (i = 0; i < 6; i++)
1671 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1672 test_pat[chan][i]);
1673
1674 tg3_writephy(tp, 0x16, 0x0202);
1675 if (tg3_wait_macro_done(tp)) {
1676 *resetp = 1;
1677 return -EBUSY;
1678 }
1679
1680 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1681 (chan * 0x2000) | 0x0200);
1682 tg3_writephy(tp, 0x16, 0x0082);
1683 if (tg3_wait_macro_done(tp)) {
1684 *resetp = 1;
1685 return -EBUSY;
1686 }
1687
1688 tg3_writephy(tp, 0x16, 0x0802);
1689 if (tg3_wait_macro_done(tp)) {
1690 *resetp = 1;
1691 return -EBUSY;
1692 }
1693
1694 for (i = 0; i < 6; i += 2) {
1695 u32 low, high;
1696
1697 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1698 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1699 tg3_wait_macro_done(tp)) {
1700 *resetp = 1;
1701 return -EBUSY;
1702 }
1703 low &= 0x7fff;
1704 high &= 0x000f;
1705 if (low != test_pat[chan][i] ||
1706 high != test_pat[chan][i+1]) {
1707 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1708 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1709 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1710
1711 return -EBUSY;
1712 }
1713 }
1714 }
1715
1716 return 0;
1717}
1718
1719static int tg3_phy_reset_chanpat(struct tg3 *tp)
1720{
1721 int chan;
1722
1723 for (chan = 0; chan < 4; chan++) {
1724 int i;
1725
1726 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1727 (chan * 0x2000) | 0x0200);
1728 tg3_writephy(tp, 0x16, 0x0002);
1729 for (i = 0; i < 6; i++)
1730 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
1731 tg3_writephy(tp, 0x16, 0x0202);
1732 if (tg3_wait_macro_done(tp))
1733 return -EBUSY;
1734 }
1735
1736 return 0;
1737}
1738
1739static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1740{
1741 u32 reg32, phy9_orig;
1742 int retries, do_phy_reset, err;
1743
1744 retries = 10;
1745 do_phy_reset = 1;
1746 do {
1747 if (do_phy_reset) {
1748 err = tg3_bmcr_reset(tp);
1749 if (err)
1750 return err;
1751 do_phy_reset = 0;
1752 }
1753
1754 /* Disable transmitter and interrupt. */
1755 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
1756 continue;
1757
1758 reg32 |= 0x3000;
1759 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1760
1761 /* Set full-duplex, 1000 mbps. */
1762 tg3_writephy(tp, MII_BMCR,
1763 BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
1764
1765 /* Set to master mode. */
1766 if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
1767 continue;
1768
1769 tg3_writephy(tp, MII_TG3_CTRL,
1770 (MII_TG3_CTRL_AS_MASTER |
1771 MII_TG3_CTRL_ENABLE_AS_MASTER));
1772
1773 /* Enable SM_DSP_CLOCK and 6dB. */
1774 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1775
1776 /* Block the PHY control access. */
1777 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
1778 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
1779
1780 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
1781 if (!err)
1782 break;
1783 } while (--retries);
1784
1785 err = tg3_phy_reset_chanpat(tp);
1786 if (err)
1787 return err;
1788
1789 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
1790 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
1791
1792 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
1793 tg3_writephy(tp, 0x16, 0x0000);
1794
1795 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1796 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
1797 /* Set Extended packet length bit for jumbo frames */
1798 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
1799 }
1800 else {
1801 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1802 }
1803
1804 tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
1805
1806 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
1807 reg32 &= ~0x3000;
1808 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1809 } else if (!err)
1810 err = -EBUSY;
1811
1812 return err;
1813}
1814
1815/* This will reset the tigon3 PHY if there is no valid
1816 * link unless the FORCE argument is non-zero.
1817 */
1818static int tg3_phy_reset(struct tg3 *tp)
1819{
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001820 u32 cpmuctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821 u32 phy_status;
1822 int err;
1823
Michael Chan60189dd2006-12-17 17:08:07 -08001824 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1825 u32 val;
1826
1827 val = tr32(GRC_MISC_CFG);
1828 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
1829 udelay(40);
1830 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831 err = tg3_readphy(tp, MII_BMSR, &phy_status);
1832 err |= tg3_readphy(tp, MII_BMSR, &phy_status);
1833 if (err != 0)
1834 return -EBUSY;
1835
Michael Chanc8e1e822006-04-29 18:55:17 -07001836 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
1837 netif_carrier_off(tp->dev);
1838 tg3_link_report(tp);
1839 }
1840
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1842 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
1843 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1844 err = tg3_phy_reset_5703_4_5(tp);
1845 if (err)
1846 return err;
1847 goto out;
1848 }
1849
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001850 cpmuctrl = 0;
1851 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
1852 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
1853 cpmuctrl = tr32(TG3_CPMU_CTRL);
1854 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
1855 tw32(TG3_CPMU_CTRL,
1856 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
1857 }
1858
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859 err = tg3_bmcr_reset(tp);
1860 if (err)
1861 return err;
1862
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001863 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
1864 u32 phy;
1865
1866 phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
1867 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
1868
1869 tw32(TG3_CPMU_CTRL, cpmuctrl);
1870 }
1871
Matt Carlsonbcb37f62008-11-03 16:52:09 -08001872 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
1873 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08001874 u32 val;
1875
1876 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
1877 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
1878 CPMU_LSPD_1000MB_MACCLK_12_5) {
1879 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
1880 udelay(40);
1881 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
1882 }
1883 }
1884
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001885 tg3_phy_apply_otp(tp);
1886
Matt Carlson6833c042008-11-21 17:18:59 -08001887 if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
1888 tg3_phy_toggle_apd(tp, true);
1889 else
1890 tg3_phy_toggle_apd(tp, false);
1891
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892out:
1893 if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
1894 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1895 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
1896 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
1897 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
1898 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
1899 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1900 }
1901 if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
1902 tg3_writephy(tp, 0x1c, 0x8d68);
1903 tg3_writephy(tp, 0x1c, 0x8d68);
1904 }
1905 if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
1906 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1907 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
1908 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
1909 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
1910 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
1911 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
1912 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
1913 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1914 }
Michael Chanc424cb22006-04-29 18:56:34 -07001915 else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
1916 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1917 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
Michael Chanc1d2a192007-01-08 19:57:20 -08001918 if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
1919 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
1920 tg3_writephy(tp, MII_TG3_TEST1,
1921 MII_TG3_TEST1_TRIM_EN | 0x4);
1922 } else
1923 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
Michael Chanc424cb22006-04-29 18:56:34 -07001924 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1925 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001926 /* Set Extended packet length bit (bit 14) on all chips that */
1927 /* support jumbo frames */
1928 if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
1929 /* Cannot do read-modify-write on 5401 */
1930 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
Matt Carlson8f666b02009-08-28 13:58:24 +00001931 } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932 u32 phy_reg;
1933
1934 /* Set bit 14 with read-modify-write to preserve other bits */
1935 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
1936 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
1937 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
1938 }
1939
1940 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
1941 * jumbo frames transmission.
1942 */
Matt Carlson8f666b02009-08-28 13:58:24 +00001943 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001944 u32 phy_reg;
1945
1946 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
1947 tg3_writephy(tp, MII_TG3_EXT_CTRL,
1948 phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1949 }
1950
Michael Chan715116a2006-09-27 16:09:25 -07001951 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan715116a2006-09-27 16:09:25 -07001952 /* adjust output voltage */
Matt Carlson535ef6e2009-08-25 10:09:36 +00001953 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
Michael Chan715116a2006-09-27 16:09:25 -07001954 }
1955
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001956 tg3_phy_toggle_automdix(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957 tg3_phy_set_wirespeed(tp);
1958 return 0;
1959}
1960
1961static void tg3_frob_aux_power(struct tg3 *tp)
1962{
1963 struct tg3 *tp_peer = tp;
1964
Michael Chan9d26e212006-12-07 00:21:14 -08001965 if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001966 return;
1967
Michael Chan8c2dc7e2005-12-19 16:26:02 -08001968 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
1969 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
1970 struct net_device *dev_peer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971
Michael Chan8c2dc7e2005-12-19 16:26:02 -08001972 dev_peer = pci_get_drvdata(tp->pdev_peer);
Michael Chanbc1c7562006-03-20 17:48:03 -08001973 /* remove_one() may have been run on the peer. */
Michael Chan8c2dc7e2005-12-19 16:26:02 -08001974 if (!dev_peer)
Michael Chanbc1c7562006-03-20 17:48:03 -08001975 tp_peer = tp;
1976 else
1977 tp_peer = netdev_priv(dev_peer);
Michael Chan8c2dc7e2005-12-19 16:26:02 -08001978 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979
1980 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
Michael Chan6921d202005-12-13 21:15:53 -08001981 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
1982 (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
1983 (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
1985 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
Michael Chanb401e9e2005-12-19 16:27:04 -08001986 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
1987 (GRC_LCLCTRL_GPIO_OE0 |
1988 GRC_LCLCTRL_GPIO_OE1 |
1989 GRC_LCLCTRL_GPIO_OE2 |
1990 GRC_LCLCTRL_GPIO_OUTPUT0 |
1991 GRC_LCLCTRL_GPIO_OUTPUT1),
1992 100);
Matt Carlson8d519ab2009-04-20 06:58:01 +00001993 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
1994 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
Matt Carlson5f0c4a32008-06-09 15:41:12 -07001995 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
1996 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
1997 GRC_LCLCTRL_GPIO_OE1 |
1998 GRC_LCLCTRL_GPIO_OE2 |
1999 GRC_LCLCTRL_GPIO_OUTPUT0 |
2000 GRC_LCLCTRL_GPIO_OUTPUT1 |
2001 tp->grc_local_ctrl;
2002 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2003
2004 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2005 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2006
2007 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2008 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002009 } else {
2010 u32 no_gpio2;
Michael Chandc56b7d2005-12-19 16:26:28 -08002011 u32 grc_local_ctrl = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012
2013 if (tp_peer != tp &&
2014 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2015 return;
2016
Michael Chandc56b7d2005-12-19 16:26:28 -08002017 /* Workaround to prevent overdrawing Amps. */
2018 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2019 ASIC_REV_5714) {
2020 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
Michael Chanb401e9e2005-12-19 16:27:04 -08002021 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2022 grc_local_ctrl, 100);
Michael Chandc56b7d2005-12-19 16:26:28 -08002023 }
2024
Linus Torvalds1da177e2005-04-16 15:20:36 -07002025 /* On 5753 and variants, GPIO2 cannot be used. */
2026 no_gpio2 = tp->nic_sram_data_cfg &
2027 NIC_SRAM_DATA_CFG_NO_GPIO2;
2028
Michael Chandc56b7d2005-12-19 16:26:28 -08002029 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
Linus Torvalds1da177e2005-04-16 15:20:36 -07002030 GRC_LCLCTRL_GPIO_OE1 |
2031 GRC_LCLCTRL_GPIO_OE2 |
2032 GRC_LCLCTRL_GPIO_OUTPUT1 |
2033 GRC_LCLCTRL_GPIO_OUTPUT2;
2034 if (no_gpio2) {
2035 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2036 GRC_LCLCTRL_GPIO_OUTPUT2);
2037 }
Michael Chanb401e9e2005-12-19 16:27:04 -08002038 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2039 grc_local_ctrl, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002040
2041 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2042
Michael Chanb401e9e2005-12-19 16:27:04 -08002043 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2044 grc_local_ctrl, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045
2046 if (!no_gpio2) {
2047 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
Michael Chanb401e9e2005-12-19 16:27:04 -08002048 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2049 grc_local_ctrl, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050 }
2051 }
2052 } else {
2053 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
2054 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
2055 if (tp_peer != tp &&
2056 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2057 return;
2058
Michael Chanb401e9e2005-12-19 16:27:04 -08002059 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2060 (GRC_LCLCTRL_GPIO_OE1 |
2061 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062
Michael Chanb401e9e2005-12-19 16:27:04 -08002063 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2064 GRC_LCLCTRL_GPIO_OE1, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065
Michael Chanb401e9e2005-12-19 16:27:04 -08002066 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2067 (GRC_LCLCTRL_GPIO_OE1 |
2068 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069 }
2070 }
2071}
2072
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002073static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2074{
2075 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2076 return 1;
2077 else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
2078 if (speed != SPEED_10)
2079 return 1;
2080 } else if (speed == SPEED_10)
2081 return 1;
2082
2083 return 0;
2084}
2085
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086static int tg3_setup_phy(struct tg3 *, int);
2087
2088#define RESET_KIND_SHUTDOWN 0
2089#define RESET_KIND_INIT 1
2090#define RESET_KIND_SUSPEND 2
2091
2092static void tg3_write_sig_post_reset(struct tg3 *, int);
2093static int tg3_halt_cpu(struct tg3 *, u32);
2094
Matt Carlson0a459aa2008-11-03 16:54:15 -08002095static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
Michael Chan15c3b692006-03-22 01:06:52 -08002096{
Matt Carlsonce057f02007-11-12 21:08:03 -08002097 u32 val;
2098
Michael Chan51297242007-02-13 12:17:57 -08002099 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
2100 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2101 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2102 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2103
2104 sg_dig_ctrl |=
2105 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2106 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2107 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2108 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002109 return;
Michael Chan51297242007-02-13 12:17:57 -08002110 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002111
Michael Chan60189dd2006-12-17 17:08:07 -08002112 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan60189dd2006-12-17 17:08:07 -08002113 tg3_bmcr_reset(tp);
2114 val = tr32(GRC_MISC_CFG);
2115 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2116 udelay(40);
2117 return;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002118 } else if (do_low_power) {
Michael Chan715116a2006-09-27 16:09:25 -07002119 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2120 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
Matt Carlson0a459aa2008-11-03 16:54:15 -08002121
2122 tg3_writephy(tp, MII_TG3_AUX_CTRL,
2123 MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
2124 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2125 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2126 MII_TG3_AUXCTL_PCTL_VREG_11V);
Michael Chan715116a2006-09-27 16:09:25 -07002127 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002128
Michael Chan15c3b692006-03-22 01:06:52 -08002129 /* The PHY should not be powered down on some chips because
2130 * of bugs.
2131 */
2132 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2133 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2134 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
2135 (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
2136 return;
Matt Carlsonce057f02007-11-12 21:08:03 -08002137
Matt Carlsonbcb37f62008-11-03 16:52:09 -08002138 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2139 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08002140 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2141 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2142 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2143 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2144 }
2145
Michael Chan15c3b692006-03-22 01:06:52 -08002146 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2147}
2148
Matt Carlson3f007892008-11-03 16:51:36 -08002149/* tp->lock is held. */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002150static int tg3_nvram_lock(struct tg3 *tp)
2151{
2152 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2153 int i;
2154
2155 if (tp->nvram_lock_cnt == 0) {
2156 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2157 for (i = 0; i < 8000; i++) {
2158 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2159 break;
2160 udelay(20);
2161 }
2162 if (i == 8000) {
2163 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2164 return -ENODEV;
2165 }
2166 }
2167 tp->nvram_lock_cnt++;
2168 }
2169 return 0;
2170}
2171
2172/* tp->lock is held. */
2173static void tg3_nvram_unlock(struct tg3 *tp)
2174{
2175 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2176 if (tp->nvram_lock_cnt > 0)
2177 tp->nvram_lock_cnt--;
2178 if (tp->nvram_lock_cnt == 0)
2179 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2180 }
2181}
2182
2183/* tp->lock is held. */
2184static void tg3_enable_nvram_access(struct tg3 *tp)
2185{
2186 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
2187 !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
2188 u32 nvaccess = tr32(NVRAM_ACCESS);
2189
2190 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2191 }
2192}
2193
2194/* tp->lock is held. */
2195static void tg3_disable_nvram_access(struct tg3 *tp)
2196{
2197 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
2198 !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
2199 u32 nvaccess = tr32(NVRAM_ACCESS);
2200
2201 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2202 }
2203}
2204
2205static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2206 u32 offset, u32 *val)
2207{
2208 u32 tmp;
2209 int i;
2210
2211 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2212 return -EINVAL;
2213
2214 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2215 EEPROM_ADDR_DEVID_MASK |
2216 EEPROM_ADDR_READ);
2217 tw32(GRC_EEPROM_ADDR,
2218 tmp |
2219 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2220 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2221 EEPROM_ADDR_ADDR_MASK) |
2222 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2223
2224 for (i = 0; i < 1000; i++) {
2225 tmp = tr32(GRC_EEPROM_ADDR);
2226
2227 if (tmp & EEPROM_ADDR_COMPLETE)
2228 break;
2229 msleep(1);
2230 }
2231 if (!(tmp & EEPROM_ADDR_COMPLETE))
2232 return -EBUSY;
2233
Matt Carlson62cedd12009-04-20 14:52:29 -07002234 tmp = tr32(GRC_EEPROM_DATA);
2235
2236 /*
2237 * The data will always be opposite the native endian
2238 * format. Perform a blind byteswap to compensate.
2239 */
2240 *val = swab32(tmp);
2241
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002242 return 0;
2243}
2244
2245#define NVRAM_CMD_TIMEOUT 10000
2246
2247static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2248{
2249 int i;
2250
2251 tw32(NVRAM_CMD, nvram_cmd);
2252 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2253 udelay(10);
2254 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2255 udelay(10);
2256 break;
2257 }
2258 }
2259
2260 if (i == NVRAM_CMD_TIMEOUT)
2261 return -EBUSY;
2262
2263 return 0;
2264}
2265
2266static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2267{
2268 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2269 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2270 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2271 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2272 (tp->nvram_jedecnum == JEDEC_ATMEL))
2273
2274 addr = ((addr / tp->nvram_pagesize) <<
2275 ATMEL_AT45DB0X1B_PAGE_POS) +
2276 (addr % tp->nvram_pagesize);
2277
2278 return addr;
2279}
2280
2281static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2282{
2283 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2284 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2285 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2286 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2287 (tp->nvram_jedecnum == JEDEC_ATMEL))
2288
2289 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2290 tp->nvram_pagesize) +
2291 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2292
2293 return addr;
2294}
2295
Matt Carlsone4f34112009-02-25 14:25:00 +00002296/* NOTE: Data read in from NVRAM is byteswapped according to
2297 * the byteswapping settings for all other register accesses.
2298 * tg3 devices are BE devices, so on a BE machine, the data
2299 * returned will be exactly as it is seen in NVRAM. On a LE
2300 * machine, the 32-bit value will be byteswapped.
2301 */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002302static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2303{
2304 int ret;
2305
2306 if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
2307 return tg3_nvram_read_using_eeprom(tp, offset, val);
2308
2309 offset = tg3_nvram_phys_addr(tp, offset);
2310
2311 if (offset > NVRAM_ADDR_MSK)
2312 return -EINVAL;
2313
2314 ret = tg3_nvram_lock(tp);
2315 if (ret)
2316 return ret;
2317
2318 tg3_enable_nvram_access(tp);
2319
2320 tw32(NVRAM_ADDR, offset);
2321 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2322 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2323
2324 if (ret == 0)
Matt Carlsone4f34112009-02-25 14:25:00 +00002325 *val = tr32(NVRAM_RDDATA);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002326
2327 tg3_disable_nvram_access(tp);
2328
2329 tg3_nvram_unlock(tp);
2330
2331 return ret;
2332}
2333
Matt Carlsona9dc5292009-02-25 14:25:30 +00002334/* Ensures NVRAM data is in bytestream format. */
2335static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002336{
2337 u32 v;
Matt Carlsona9dc5292009-02-25 14:25:30 +00002338 int res = tg3_nvram_read(tp, offset, &v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002339 if (!res)
Matt Carlsona9dc5292009-02-25 14:25:30 +00002340 *val = cpu_to_be32(v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002341 return res;
2342}
2343
2344/* tp->lock is held. */
Matt Carlson3f007892008-11-03 16:51:36 -08002345static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2346{
2347 u32 addr_high, addr_low;
2348 int i;
2349
2350 addr_high = ((tp->dev->dev_addr[0] << 8) |
2351 tp->dev->dev_addr[1]);
2352 addr_low = ((tp->dev->dev_addr[2] << 24) |
2353 (tp->dev->dev_addr[3] << 16) |
2354 (tp->dev->dev_addr[4] << 8) |
2355 (tp->dev->dev_addr[5] << 0));
2356 for (i = 0; i < 4; i++) {
2357 if (i == 1 && skip_mac_1)
2358 continue;
2359 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2360 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2361 }
2362
2363 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2364 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2365 for (i = 0; i < 12; i++) {
2366 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2367 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2368 }
2369 }
2370
2371 addr_high = (tp->dev->dev_addr[0] +
2372 tp->dev->dev_addr[1] +
2373 tp->dev->dev_addr[2] +
2374 tp->dev->dev_addr[3] +
2375 tp->dev->dev_addr[4] +
2376 tp->dev->dev_addr[5]) &
2377 TX_BACKOFF_SEED_MASK;
2378 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2379}
2380
Michael Chanbc1c7562006-03-20 17:48:03 -08002381static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002382{
2383 u32 misc_host_ctrl;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002384 bool device_should_wake, do_low_power;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002385
2386 /* Make sure register accesses (indirect or otherwise)
2387 * will function correctly.
2388 */
2389 pci_write_config_dword(tp->pdev,
2390 TG3PCI_MISC_HOST_CTRL,
2391 tp->misc_host_ctrl);
2392
Linus Torvalds1da177e2005-04-16 15:20:36 -07002393 switch (state) {
Michael Chanbc1c7562006-03-20 17:48:03 -08002394 case PCI_D0:
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07002395 pci_enable_wake(tp->pdev, state, false);
2396 pci_set_power_state(tp->pdev, PCI_D0);
Michael Chan8c6bda12005-04-21 17:09:08 -07002397
Michael Chan9d26e212006-12-07 00:21:14 -08002398 /* Switch out of Vaux if it is a NIC */
2399 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
Michael Chanb401e9e2005-12-19 16:27:04 -08002400 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002401
2402 return 0;
2403
Michael Chanbc1c7562006-03-20 17:48:03 -08002404 case PCI_D1:
Michael Chanbc1c7562006-03-20 17:48:03 -08002405 case PCI_D2:
Michael Chanbc1c7562006-03-20 17:48:03 -08002406 case PCI_D3hot:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002407 break;
2408
2409 default:
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07002410 printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
2411 tp->dev->name, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002412 return -EINVAL;
Stephen Hemminger855e1112008-04-16 16:37:28 -07002413 }
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002414
2415 /* Restore the CLKREQ setting. */
2416 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
2417 u16 lnkctl;
2418
2419 pci_read_config_word(tp->pdev,
2420 tp->pcie_cap + PCI_EXP_LNKCTL,
2421 &lnkctl);
2422 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2423 pci_write_config_word(tp->pdev,
2424 tp->pcie_cap + PCI_EXP_LNKCTL,
2425 lnkctl);
2426 }
2427
Linus Torvalds1da177e2005-04-16 15:20:36 -07002428 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2429 tw32(TG3PCI_MISC_HOST_CTRL,
2430 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2431
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002432 device_should_wake = pci_pme_capable(tp->pdev, state) &&
2433 device_may_wakeup(&tp->pdev->dev) &&
2434 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2435
Matt Carlsondd477002008-05-25 23:45:58 -07002436 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
Matt Carlson0a459aa2008-11-03 16:54:15 -08002437 do_low_power = false;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002438 if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
2439 !tp->link_config.phy_is_low_power) {
2440 struct phy_device *phydev;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002441 u32 phyid, advertising;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002442
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07002443 phydev = tp->mdio_bus->phy_map[PHY_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002444
2445 tp->link_config.phy_is_low_power = 1;
2446
2447 tp->link_config.orig_speed = phydev->speed;
2448 tp->link_config.orig_duplex = phydev->duplex;
2449 tp->link_config.orig_autoneg = phydev->autoneg;
2450 tp->link_config.orig_advertising = phydev->advertising;
2451
2452 advertising = ADVERTISED_TP |
2453 ADVERTISED_Pause |
2454 ADVERTISED_Autoneg |
2455 ADVERTISED_10baseT_Half;
2456
2457 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002458 device_should_wake) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002459 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2460 advertising |=
2461 ADVERTISED_100baseT_Half |
2462 ADVERTISED_100baseT_Full |
2463 ADVERTISED_10baseT_Full;
2464 else
2465 advertising |= ADVERTISED_10baseT_Full;
2466 }
2467
2468 phydev->advertising = advertising;
2469
2470 phy_start_aneg(phydev);
Matt Carlson0a459aa2008-11-03 16:54:15 -08002471
2472 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
2473 if (phyid != TG3_PHY_ID_BCMAC131) {
2474 phyid &= TG3_PHY_OUI_MASK;
Roel Kluinf72b5342009-02-18 17:42:42 -08002475 if (phyid == TG3_PHY_OUI_1 ||
2476 phyid == TG3_PHY_OUI_2 ||
Matt Carlson0a459aa2008-11-03 16:54:15 -08002477 phyid == TG3_PHY_OUI_3)
2478 do_low_power = true;
2479 }
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002480 }
Matt Carlsondd477002008-05-25 23:45:58 -07002481 } else {
Matt Carlson20232762008-12-21 20:18:56 -08002482 do_low_power = true;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002483
Matt Carlsondd477002008-05-25 23:45:58 -07002484 if (tp->link_config.phy_is_low_power == 0) {
2485 tp->link_config.phy_is_low_power = 1;
2486 tp->link_config.orig_speed = tp->link_config.speed;
2487 tp->link_config.orig_duplex = tp->link_config.duplex;
2488 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2489 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002490
Matt Carlsondd477002008-05-25 23:45:58 -07002491 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
2492 tp->link_config.speed = SPEED_10;
2493 tp->link_config.duplex = DUPLEX_HALF;
2494 tp->link_config.autoneg = AUTONEG_ENABLE;
2495 tg3_setup_phy(tp, 0);
2496 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002497 }
2498
Michael Chanb5d37722006-09-27 16:06:21 -07002499 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2500 u32 val;
2501
2502 val = tr32(GRC_VCPU_EXT_CTRL);
2503 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
2504 } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
Michael Chan6921d202005-12-13 21:15:53 -08002505 int i;
2506 u32 val;
2507
2508 for (i = 0; i < 200; i++) {
2509 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2510 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2511 break;
2512 msleep(1);
2513 }
2514 }
Gary Zambranoa85feb82007-05-05 11:52:19 -07002515 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
2516 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2517 WOL_DRV_STATE_SHUTDOWN |
2518 WOL_DRV_WOL |
2519 WOL_SET_MAGIC_PKT);
Michael Chan6921d202005-12-13 21:15:53 -08002520
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002521 if (device_should_wake) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002522 u32 mac_mode;
2523
2524 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
Matt Carlson0a459aa2008-11-03 16:54:15 -08002525 if (do_low_power) {
Matt Carlsondd477002008-05-25 23:45:58 -07002526 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
2527 udelay(40);
2528 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002529
Michael Chan3f7045c2006-09-27 16:02:29 -07002530 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
2531 mac_mode = MAC_MODE_PORT_MODE_GMII;
2532 else
2533 mac_mode = MAC_MODE_PORT_MODE_MII;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002534
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002535 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2536 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2537 ASIC_REV_5700) {
2538 u32 speed = (tp->tg3_flags &
2539 TG3_FLAG_WOL_SPEED_100MB) ?
2540 SPEED_100 : SPEED_10;
2541 if (tg3_5700_link_polarity(tp, speed))
2542 mac_mode |= MAC_MODE_LINK_POLARITY;
2543 else
2544 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2545 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002546 } else {
2547 mac_mode = MAC_MODE_PORT_MODE_TBI;
2548 }
2549
John W. Linvillecbf46852005-04-21 17:01:29 -07002550 if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002551 tw32(MAC_LED_CTRL, tp->led_ctrl);
2552
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002553 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
2554 if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
2555 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
2556 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
2557 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
2558 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002559
Matt Carlson3bda1252008-08-15 14:08:22 -07002560 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
2561 mac_mode |= tp->mac_mode &
2562 (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
2563 if (mac_mode & MAC_MODE_APE_TX_EN)
2564 mac_mode |= MAC_MODE_TDE_ENABLE;
2565 }
2566
Linus Torvalds1da177e2005-04-16 15:20:36 -07002567 tw32_f(MAC_MODE, mac_mode);
2568 udelay(100);
2569
2570 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2571 udelay(10);
2572 }
2573
2574 if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
2575 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2576 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2577 u32 base_val;
2578
2579 base_val = tp->pci_clock_ctrl;
2580 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2581 CLOCK_CTRL_TXCLK_DISABLE);
2582
Michael Chanb401e9e2005-12-19 16:27:04 -08002583 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2584 CLOCK_CTRL_PWRDOWN_PLL133, 40);
Michael Chand7b0a852007-02-13 12:17:38 -08002585 } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
Matt Carlson795d01c2007-10-07 23:28:17 -07002586 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
Michael Chand7b0a852007-02-13 12:17:38 -08002587 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
Michael Chan4cf78e42005-07-25 12:29:19 -07002588 /* do nothing */
Michael Chan85e94ce2005-04-21 17:05:28 -07002589 } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07002590 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
2591 u32 newbits1, newbits2;
2592
2593 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2594 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2595 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2596 CLOCK_CTRL_TXCLK_DISABLE |
2597 CLOCK_CTRL_ALTCLK);
2598 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2599 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
2600 newbits1 = CLOCK_CTRL_625_CORE;
2601 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2602 } else {
2603 newbits1 = CLOCK_CTRL_ALTCLK;
2604 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2605 }
2606
Michael Chanb401e9e2005-12-19 16:27:04 -08002607 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2608 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002609
Michael Chanb401e9e2005-12-19 16:27:04 -08002610 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2611 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002612
2613 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
2614 u32 newbits3;
2615
2616 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2617 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2618 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2619 CLOCK_CTRL_TXCLK_DISABLE |
2620 CLOCK_CTRL_44MHZ_CORE);
2621 } else {
2622 newbits3 = CLOCK_CTRL_44MHZ_CORE;
2623 }
2624
Michael Chanb401e9e2005-12-19 16:27:04 -08002625 tw32_wait_f(TG3PCI_CLOCK_CTRL,
2626 tp->pci_clock_ctrl | newbits3, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002627 }
2628 }
2629
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002630 if (!(device_should_wake) &&
Matt Carlson22435842008-11-21 17:21:13 -08002631 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
Matt Carlson0a459aa2008-11-03 16:54:15 -08002632 tg3_power_down_phy(tp, do_low_power);
Michael Chan6921d202005-12-13 21:15:53 -08002633
Linus Torvalds1da177e2005-04-16 15:20:36 -07002634 tg3_frob_aux_power(tp);
2635
2636 /* Workaround for unstable PLL clock */
2637 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
2638 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
2639 u32 val = tr32(0x7d00);
2640
2641 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
2642 tw32(0x7d00, val);
Michael Chan6921d202005-12-13 21:15:53 -08002643 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
Michael Chanec41c7d2006-01-17 02:40:55 -08002644 int err;
2645
2646 err = tg3_nvram_lock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002647 tg3_halt_cpu(tp, RX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -08002648 if (!err)
2649 tg3_nvram_unlock(tp);
Michael Chan6921d202005-12-13 21:15:53 -08002650 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002651 }
2652
Michael Chanbbadf502006-04-06 21:46:34 -07002653 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
2654
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002655 if (device_should_wake)
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07002656 pci_enable_wake(tp->pdev, state, true);
2657
Linus Torvalds1da177e2005-04-16 15:20:36 -07002658 /* Finally, set the new power state. */
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07002659 pci_set_power_state(tp->pdev, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002660
Linus Torvalds1da177e2005-04-16 15:20:36 -07002661 return 0;
2662}
2663
Linus Torvalds1da177e2005-04-16 15:20:36 -07002664static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
2665{
2666 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
2667 case MII_TG3_AUX_STAT_10HALF:
2668 *speed = SPEED_10;
2669 *duplex = DUPLEX_HALF;
2670 break;
2671
2672 case MII_TG3_AUX_STAT_10FULL:
2673 *speed = SPEED_10;
2674 *duplex = DUPLEX_FULL;
2675 break;
2676
2677 case MII_TG3_AUX_STAT_100HALF:
2678 *speed = SPEED_100;
2679 *duplex = DUPLEX_HALF;
2680 break;
2681
2682 case MII_TG3_AUX_STAT_100FULL:
2683 *speed = SPEED_100;
2684 *duplex = DUPLEX_FULL;
2685 break;
2686
2687 case MII_TG3_AUX_STAT_1000HALF:
2688 *speed = SPEED_1000;
2689 *duplex = DUPLEX_HALF;
2690 break;
2691
2692 case MII_TG3_AUX_STAT_1000FULL:
2693 *speed = SPEED_1000;
2694 *duplex = DUPLEX_FULL;
2695 break;
2696
2697 default:
Matt Carlson7f97a4b2009-08-25 10:10:03 +00002698 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
Michael Chan715116a2006-09-27 16:09:25 -07002699 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
2700 SPEED_10;
2701 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
2702 DUPLEX_HALF;
2703 break;
2704 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002705 *speed = SPEED_INVALID;
2706 *duplex = DUPLEX_INVALID;
2707 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07002708 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002709}
2710
2711static void tg3_phy_copper_begin(struct tg3 *tp)
2712{
2713 u32 new_adv;
2714 int i;
2715
2716 if (tp->link_config.phy_is_low_power) {
2717 /* Entering low power mode. Disable gigabit and
2718 * 100baseT advertisements.
2719 */
2720 tg3_writephy(tp, MII_TG3_CTRL, 0);
2721
2722 new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
2723 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
2724 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2725 new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
2726
2727 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2728 } else if (tp->link_config.speed == SPEED_INVALID) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002729 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
2730 tp->link_config.advertising &=
2731 ~(ADVERTISED_1000baseT_Half |
2732 ADVERTISED_1000baseT_Full);
2733
Matt Carlsonba4d07a2007-12-20 20:08:00 -08002734 new_adv = ADVERTISE_CSMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002735 if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
2736 new_adv |= ADVERTISE_10HALF;
2737 if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
2738 new_adv |= ADVERTISE_10FULL;
2739 if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
2740 new_adv |= ADVERTISE_100HALF;
2741 if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
2742 new_adv |= ADVERTISE_100FULL;
Matt Carlsonba4d07a2007-12-20 20:08:00 -08002743
2744 new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2745
Linus Torvalds1da177e2005-04-16 15:20:36 -07002746 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2747
2748 if (tp->link_config.advertising &
2749 (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
2750 new_adv = 0;
2751 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
2752 new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
2753 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
2754 new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
2755 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
2756 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2757 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
2758 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2759 MII_TG3_CTRL_ENABLE_AS_MASTER);
2760 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
2761 } else {
2762 tg3_writephy(tp, MII_TG3_CTRL, 0);
2763 }
2764 } else {
Matt Carlsonba4d07a2007-12-20 20:08:00 -08002765 new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2766 new_adv |= ADVERTISE_CSMA;
2767
Linus Torvalds1da177e2005-04-16 15:20:36 -07002768 /* Asking for a specific link mode. */
2769 if (tp->link_config.speed == SPEED_1000) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002770 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2771
2772 if (tp->link_config.duplex == DUPLEX_FULL)
2773 new_adv = MII_TG3_CTRL_ADV_1000_FULL;
2774 else
2775 new_adv = MII_TG3_CTRL_ADV_1000_HALF;
2776 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2777 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
2778 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2779 MII_TG3_CTRL_ENABLE_AS_MASTER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002780 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002781 if (tp->link_config.speed == SPEED_100) {
2782 if (tp->link_config.duplex == DUPLEX_FULL)
2783 new_adv |= ADVERTISE_100FULL;
2784 else
2785 new_adv |= ADVERTISE_100HALF;
2786 } else {
2787 if (tp->link_config.duplex == DUPLEX_FULL)
2788 new_adv |= ADVERTISE_10FULL;
2789 else
2790 new_adv |= ADVERTISE_10HALF;
2791 }
2792 tg3_writephy(tp, MII_ADVERTISE, new_adv);
Matt Carlsonba4d07a2007-12-20 20:08:00 -08002793
2794 new_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002795 }
Matt Carlsonba4d07a2007-12-20 20:08:00 -08002796
2797 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002798 }
2799
2800 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
2801 tp->link_config.speed != SPEED_INVALID) {
2802 u32 bmcr, orig_bmcr;
2803
2804 tp->link_config.active_speed = tp->link_config.speed;
2805 tp->link_config.active_duplex = tp->link_config.duplex;
2806
2807 bmcr = 0;
2808 switch (tp->link_config.speed) {
2809 default:
2810 case SPEED_10:
2811 break;
2812
2813 case SPEED_100:
2814 bmcr |= BMCR_SPEED100;
2815 break;
2816
2817 case SPEED_1000:
2818 bmcr |= TG3_BMCR_SPEED1000;
2819 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07002820 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002821
2822 if (tp->link_config.duplex == DUPLEX_FULL)
2823 bmcr |= BMCR_FULLDPLX;
2824
2825 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
2826 (bmcr != orig_bmcr)) {
2827 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
2828 for (i = 0; i < 1500; i++) {
2829 u32 tmp;
2830
2831 udelay(10);
2832 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
2833 tg3_readphy(tp, MII_BMSR, &tmp))
2834 continue;
2835 if (!(tmp & BMSR_LSTATUS)) {
2836 udelay(40);
2837 break;
2838 }
2839 }
2840 tg3_writephy(tp, MII_BMCR, bmcr);
2841 udelay(40);
2842 }
2843 } else {
2844 tg3_writephy(tp, MII_BMCR,
2845 BMCR_ANENABLE | BMCR_ANRESTART);
2846 }
2847}
2848
2849static int tg3_init_5401phy_dsp(struct tg3 *tp)
2850{
2851 int err;
2852
2853 /* Turn off tap power management. */
2854 /* Set Extended packet length bit */
2855 err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
2856
2857 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
2858 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
2859
2860 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
2861 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
2862
2863 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
2864 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
2865
2866 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
2867 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
2868
2869 err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
2870 err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
2871
2872 udelay(40);
2873
2874 return err;
2875}
2876
Michael Chan3600d912006-12-07 00:21:48 -08002877static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002878{
Michael Chan3600d912006-12-07 00:21:48 -08002879 u32 adv_reg, all_mask = 0;
2880
2881 if (mask & ADVERTISED_10baseT_Half)
2882 all_mask |= ADVERTISE_10HALF;
2883 if (mask & ADVERTISED_10baseT_Full)
2884 all_mask |= ADVERTISE_10FULL;
2885 if (mask & ADVERTISED_100baseT_Half)
2886 all_mask |= ADVERTISE_100HALF;
2887 if (mask & ADVERTISED_100baseT_Full)
2888 all_mask |= ADVERTISE_100FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002889
2890 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
2891 return 0;
2892
Linus Torvalds1da177e2005-04-16 15:20:36 -07002893 if ((adv_reg & all_mask) != all_mask)
2894 return 0;
2895 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
2896 u32 tg3_ctrl;
2897
Michael Chan3600d912006-12-07 00:21:48 -08002898 all_mask = 0;
2899 if (mask & ADVERTISED_1000baseT_Half)
2900 all_mask |= ADVERTISE_1000HALF;
2901 if (mask & ADVERTISED_1000baseT_Full)
2902 all_mask |= ADVERTISE_1000FULL;
2903
Linus Torvalds1da177e2005-04-16 15:20:36 -07002904 if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
2905 return 0;
2906
Linus Torvalds1da177e2005-04-16 15:20:36 -07002907 if ((tg3_ctrl & all_mask) != all_mask)
2908 return 0;
2909 }
2910 return 1;
2911}
2912
Matt Carlsonef167e22007-12-20 20:10:01 -08002913static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
2914{
2915 u32 curadv, reqadv;
2916
2917 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
2918 return 1;
2919
2920 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
2921 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2922
2923 if (tp->link_config.active_duplex == DUPLEX_FULL) {
2924 if (curadv != reqadv)
2925 return 0;
2926
2927 if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
2928 tg3_readphy(tp, MII_LPA, rmtadv);
2929 } else {
2930 /* Reprogram the advertisement register, even if it
2931 * does not affect the current link. If the link
2932 * gets renegotiated in the future, we can save an
2933 * additional renegotiation cycle by advertising
2934 * it correctly in the first place.
2935 */
2936 if (curadv != reqadv) {
2937 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
2938 ADVERTISE_PAUSE_ASYM);
2939 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
2940 }
2941 }
2942
2943 return 1;
2944}
2945
Linus Torvalds1da177e2005-04-16 15:20:36 -07002946static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
2947{
2948 int current_link_up;
2949 u32 bmsr, dummy;
Matt Carlsonef167e22007-12-20 20:10:01 -08002950 u32 lcl_adv, rmt_adv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002951 u16 current_speed;
2952 u8 current_duplex;
2953 int i, err;
2954
2955 tw32(MAC_EVENT, 0);
2956
2957 tw32_f(MAC_STATUS,
2958 (MAC_STATUS_SYNC_CHANGED |
2959 MAC_STATUS_CFG_CHANGED |
2960 MAC_STATUS_MI_COMPLETION |
2961 MAC_STATUS_LNKSTATE_CHANGED));
2962 udelay(40);
2963
Matt Carlson8ef21422008-05-02 16:47:53 -07002964 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
2965 tw32_f(MAC_MI_MODE,
2966 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
2967 udelay(80);
2968 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002969
2970 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
2971
2972 /* Some third-party PHYs need to be reset on link going
2973 * down.
2974 */
2975 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2976 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2977 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
2978 netif_carrier_ok(tp->dev)) {
2979 tg3_readphy(tp, MII_BMSR, &bmsr);
2980 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
2981 !(bmsr & BMSR_LSTATUS))
2982 force_reset = 1;
2983 }
2984 if (force_reset)
2985 tg3_phy_reset(tp);
2986
2987 if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
2988 tg3_readphy(tp, MII_BMSR, &bmsr);
2989 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
2990 !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
2991 bmsr = 0;
2992
2993 if (!(bmsr & BMSR_LSTATUS)) {
2994 err = tg3_init_5401phy_dsp(tp);
2995 if (err)
2996 return err;
2997
2998 tg3_readphy(tp, MII_BMSR, &bmsr);
2999 for (i = 0; i < 1000; i++) {
3000 udelay(10);
3001 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3002 (bmsr & BMSR_LSTATUS)) {
3003 udelay(40);
3004 break;
3005 }
3006 }
3007
3008 if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
3009 !(bmsr & BMSR_LSTATUS) &&
3010 tp->link_config.active_speed == SPEED_1000) {
3011 err = tg3_phy_reset(tp);
3012 if (!err)
3013 err = tg3_init_5401phy_dsp(tp);
3014 if (err)
3015 return err;
3016 }
3017 }
3018 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3019 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3020 /* 5701 {A0,B0} CRC bug workaround */
3021 tg3_writephy(tp, 0x15, 0x0a75);
3022 tg3_writephy(tp, 0x1c, 0x8c68);
3023 tg3_writephy(tp, 0x1c, 0x8d68);
3024 tg3_writephy(tp, 0x1c, 0x8c68);
3025 }
3026
3027 /* Clear pending interrupts... */
3028 tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
3029 tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
3030
3031 if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
3032 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
Matt Carlson7f97a4b2009-08-25 10:10:03 +00003033 else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003034 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3035
3036 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3037 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3038 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3039 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3040 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3041 else
3042 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3043 }
3044
3045 current_link_up = 0;
3046 current_speed = SPEED_INVALID;
3047 current_duplex = DUPLEX_INVALID;
3048
3049 if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
3050 u32 val;
3051
3052 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
3053 tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
3054 if (!(val & (1 << 10))) {
3055 val |= (1 << 10);
3056 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3057 goto relink;
3058 }
3059 }
3060
3061 bmsr = 0;
3062 for (i = 0; i < 100; i++) {
3063 tg3_readphy(tp, MII_BMSR, &bmsr);
3064 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3065 (bmsr & BMSR_LSTATUS))
3066 break;
3067 udelay(40);
3068 }
3069
3070 if (bmsr & BMSR_LSTATUS) {
3071 u32 aux_stat, bmcr;
3072
3073 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3074 for (i = 0; i < 2000; i++) {
3075 udelay(10);
3076 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3077 aux_stat)
3078 break;
3079 }
3080
3081 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3082 &current_speed,
3083 &current_duplex);
3084
3085 bmcr = 0;
3086 for (i = 0; i < 200; i++) {
3087 tg3_readphy(tp, MII_BMCR, &bmcr);
3088 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3089 continue;
3090 if (bmcr && bmcr != 0x7fff)
3091 break;
3092 udelay(10);
3093 }
3094
Matt Carlsonef167e22007-12-20 20:10:01 -08003095 lcl_adv = 0;
3096 rmt_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003097
Matt Carlsonef167e22007-12-20 20:10:01 -08003098 tp->link_config.active_speed = current_speed;
3099 tp->link_config.active_duplex = current_duplex;
3100
3101 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3102 if ((bmcr & BMCR_ANENABLE) &&
3103 tg3_copper_is_advertising_all(tp,
3104 tp->link_config.advertising)) {
3105 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3106 &rmt_adv))
3107 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003108 }
3109 } else {
3110 if (!(bmcr & BMCR_ANENABLE) &&
3111 tp->link_config.speed == current_speed &&
Matt Carlsonef167e22007-12-20 20:10:01 -08003112 tp->link_config.duplex == current_duplex &&
3113 tp->link_config.flowctrl ==
3114 tp->link_config.active_flowctrl) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003115 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003116 }
3117 }
3118
Matt Carlsonef167e22007-12-20 20:10:01 -08003119 if (current_link_up == 1 &&
3120 tp->link_config.active_duplex == DUPLEX_FULL)
3121 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003122 }
3123
Linus Torvalds1da177e2005-04-16 15:20:36 -07003124relink:
Michael Chan6921d202005-12-13 21:15:53 -08003125 if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003126 u32 tmp;
3127
3128 tg3_phy_copper_begin(tp);
3129
3130 tg3_readphy(tp, MII_BMSR, &tmp);
3131 if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
3132 (tmp & BMSR_LSTATUS))
3133 current_link_up = 1;
3134 }
3135
3136 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3137 if (current_link_up == 1) {
3138 if (tp->link_config.active_speed == SPEED_100 ||
3139 tp->link_config.active_speed == SPEED_10)
3140 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3141 else
3142 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
Matt Carlson7f97a4b2009-08-25 10:10:03 +00003143 } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
3144 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3145 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003146 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3147
3148 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3149 if (tp->link_config.active_duplex == DUPLEX_HALF)
3150 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3151
Linus Torvalds1da177e2005-04-16 15:20:36 -07003152 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003153 if (current_link_up == 1 &&
3154 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003155 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003156 else
3157 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003158 }
3159
3160 /* ??? Without this setting Netgear GA302T PHY does not
3161 * ??? send/receive packets...
3162 */
3163 if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
3164 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3165 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3166 tw32_f(MAC_MI_MODE, tp->mi_mode);
3167 udelay(80);
3168 }
3169
3170 tw32_f(MAC_MODE, tp->mac_mode);
3171 udelay(40);
3172
3173 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
3174 /* Polled via timer. */
3175 tw32_f(MAC_EVENT, 0);
3176 } else {
3177 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3178 }
3179 udelay(40);
3180
3181 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3182 current_link_up == 1 &&
3183 tp->link_config.active_speed == SPEED_1000 &&
3184 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
3185 (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
3186 udelay(120);
3187 tw32_f(MAC_STATUS,
3188 (MAC_STATUS_SYNC_CHANGED |
3189 MAC_STATUS_CFG_CHANGED));
3190 udelay(40);
3191 tg3_write_mem(tp,
3192 NIC_SRAM_FIRMWARE_MBOX,
3193 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3194 }
3195
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003196 /* Prevent send BD corruption. */
3197 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
3198 u16 oldlnkctl, newlnkctl;
3199
3200 pci_read_config_word(tp->pdev,
3201 tp->pcie_cap + PCI_EXP_LNKCTL,
3202 &oldlnkctl);
3203 if (tp->link_config.active_speed == SPEED_100 ||
3204 tp->link_config.active_speed == SPEED_10)
3205 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3206 else
3207 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3208 if (newlnkctl != oldlnkctl)
3209 pci_write_config_word(tp->pdev,
3210 tp->pcie_cap + PCI_EXP_LNKCTL,
3211 newlnkctl);
Matt Carlson255ca312009-08-25 10:07:27 +00003212 } else if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) {
3213 u32 newreg, oldreg = tr32(TG3_PCIE_LNKCTL);
3214 if (tp->link_config.active_speed == SPEED_100 ||
3215 tp->link_config.active_speed == SPEED_10)
3216 newreg = oldreg & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
3217 else
3218 newreg = oldreg | TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
3219 if (newreg != oldreg)
3220 tw32(TG3_PCIE_LNKCTL, newreg);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003221 }
3222
Linus Torvalds1da177e2005-04-16 15:20:36 -07003223 if (current_link_up != netif_carrier_ok(tp->dev)) {
3224 if (current_link_up)
3225 netif_carrier_on(tp->dev);
3226 else
3227 netif_carrier_off(tp->dev);
3228 tg3_link_report(tp);
3229 }
3230
3231 return 0;
3232}
3233
3234struct tg3_fiber_aneginfo {
3235 int state;
3236#define ANEG_STATE_UNKNOWN 0
3237#define ANEG_STATE_AN_ENABLE 1
3238#define ANEG_STATE_RESTART_INIT 2
3239#define ANEG_STATE_RESTART 3
3240#define ANEG_STATE_DISABLE_LINK_OK 4
3241#define ANEG_STATE_ABILITY_DETECT_INIT 5
3242#define ANEG_STATE_ABILITY_DETECT 6
3243#define ANEG_STATE_ACK_DETECT_INIT 7
3244#define ANEG_STATE_ACK_DETECT 8
3245#define ANEG_STATE_COMPLETE_ACK_INIT 9
3246#define ANEG_STATE_COMPLETE_ACK 10
3247#define ANEG_STATE_IDLE_DETECT_INIT 11
3248#define ANEG_STATE_IDLE_DETECT 12
3249#define ANEG_STATE_LINK_OK 13
3250#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3251#define ANEG_STATE_NEXT_PAGE_WAIT 15
3252
3253 u32 flags;
3254#define MR_AN_ENABLE 0x00000001
3255#define MR_RESTART_AN 0x00000002
3256#define MR_AN_COMPLETE 0x00000004
3257#define MR_PAGE_RX 0x00000008
3258#define MR_NP_LOADED 0x00000010
3259#define MR_TOGGLE_TX 0x00000020
3260#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3261#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3262#define MR_LP_ADV_SYM_PAUSE 0x00000100
3263#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3264#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3265#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3266#define MR_LP_ADV_NEXT_PAGE 0x00001000
3267#define MR_TOGGLE_RX 0x00002000
3268#define MR_NP_RX 0x00004000
3269
3270#define MR_LINK_OK 0x80000000
3271
3272 unsigned long link_time, cur_time;
3273
3274 u32 ability_match_cfg;
3275 int ability_match_count;
3276
3277 char ability_match, idle_match, ack_match;
3278
3279 u32 txconfig, rxconfig;
3280#define ANEG_CFG_NP 0x00000080
3281#define ANEG_CFG_ACK 0x00000040
3282#define ANEG_CFG_RF2 0x00000020
3283#define ANEG_CFG_RF1 0x00000010
3284#define ANEG_CFG_PS2 0x00000001
3285#define ANEG_CFG_PS1 0x00008000
3286#define ANEG_CFG_HD 0x00004000
3287#define ANEG_CFG_FD 0x00002000
3288#define ANEG_CFG_INVAL 0x00001f06
3289
3290};
3291#define ANEG_OK 0
3292#define ANEG_DONE 1
3293#define ANEG_TIMER_ENAB 2
3294#define ANEG_FAILED -1
3295
3296#define ANEG_STATE_SETTLE_TIME 10000
3297
3298static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3299 struct tg3_fiber_aneginfo *ap)
3300{
Matt Carlson5be73b42007-12-20 20:09:29 -08003301 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003302 unsigned long delta;
3303 u32 rx_cfg_reg;
3304 int ret;
3305
3306 if (ap->state == ANEG_STATE_UNKNOWN) {
3307 ap->rxconfig = 0;
3308 ap->link_time = 0;
3309 ap->cur_time = 0;
3310 ap->ability_match_cfg = 0;
3311 ap->ability_match_count = 0;
3312 ap->ability_match = 0;
3313 ap->idle_match = 0;
3314 ap->ack_match = 0;
3315 }
3316 ap->cur_time++;
3317
3318 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3319 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3320
3321 if (rx_cfg_reg != ap->ability_match_cfg) {
3322 ap->ability_match_cfg = rx_cfg_reg;
3323 ap->ability_match = 0;
3324 ap->ability_match_count = 0;
3325 } else {
3326 if (++ap->ability_match_count > 1) {
3327 ap->ability_match = 1;
3328 ap->ability_match_cfg = rx_cfg_reg;
3329 }
3330 }
3331 if (rx_cfg_reg & ANEG_CFG_ACK)
3332 ap->ack_match = 1;
3333 else
3334 ap->ack_match = 0;
3335
3336 ap->idle_match = 0;
3337 } else {
3338 ap->idle_match = 1;
3339 ap->ability_match_cfg = 0;
3340 ap->ability_match_count = 0;
3341 ap->ability_match = 0;
3342 ap->ack_match = 0;
3343
3344 rx_cfg_reg = 0;
3345 }
3346
3347 ap->rxconfig = rx_cfg_reg;
3348 ret = ANEG_OK;
3349
3350 switch(ap->state) {
3351 case ANEG_STATE_UNKNOWN:
3352 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3353 ap->state = ANEG_STATE_AN_ENABLE;
3354
3355 /* fallthru */
3356 case ANEG_STATE_AN_ENABLE:
3357 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3358 if (ap->flags & MR_AN_ENABLE) {
3359 ap->link_time = 0;
3360 ap->cur_time = 0;
3361 ap->ability_match_cfg = 0;
3362 ap->ability_match_count = 0;
3363 ap->ability_match = 0;
3364 ap->idle_match = 0;
3365 ap->ack_match = 0;
3366
3367 ap->state = ANEG_STATE_RESTART_INIT;
3368 } else {
3369 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3370 }
3371 break;
3372
3373 case ANEG_STATE_RESTART_INIT:
3374 ap->link_time = ap->cur_time;
3375 ap->flags &= ~(MR_NP_LOADED);
3376 ap->txconfig = 0;
3377 tw32(MAC_TX_AUTO_NEG, 0);
3378 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3379 tw32_f(MAC_MODE, tp->mac_mode);
3380 udelay(40);
3381
3382 ret = ANEG_TIMER_ENAB;
3383 ap->state = ANEG_STATE_RESTART;
3384
3385 /* fallthru */
3386 case ANEG_STATE_RESTART:
3387 delta = ap->cur_time - ap->link_time;
3388 if (delta > ANEG_STATE_SETTLE_TIME) {
3389 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
3390 } else {
3391 ret = ANEG_TIMER_ENAB;
3392 }
3393 break;
3394
3395 case ANEG_STATE_DISABLE_LINK_OK:
3396 ret = ANEG_DONE;
3397 break;
3398
3399 case ANEG_STATE_ABILITY_DETECT_INIT:
3400 ap->flags &= ~(MR_TOGGLE_TX);
Matt Carlson5be73b42007-12-20 20:09:29 -08003401 ap->txconfig = ANEG_CFG_FD;
3402 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3403 if (flowctrl & ADVERTISE_1000XPAUSE)
3404 ap->txconfig |= ANEG_CFG_PS1;
3405 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3406 ap->txconfig |= ANEG_CFG_PS2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003407 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3408 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3409 tw32_f(MAC_MODE, tp->mac_mode);
3410 udelay(40);
3411
3412 ap->state = ANEG_STATE_ABILITY_DETECT;
3413 break;
3414
3415 case ANEG_STATE_ABILITY_DETECT:
3416 if (ap->ability_match != 0 && ap->rxconfig != 0) {
3417 ap->state = ANEG_STATE_ACK_DETECT_INIT;
3418 }
3419 break;
3420
3421 case ANEG_STATE_ACK_DETECT_INIT:
3422 ap->txconfig |= ANEG_CFG_ACK;
3423 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3424 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3425 tw32_f(MAC_MODE, tp->mac_mode);
3426 udelay(40);
3427
3428 ap->state = ANEG_STATE_ACK_DETECT;
3429
3430 /* fallthru */
3431 case ANEG_STATE_ACK_DETECT:
3432 if (ap->ack_match != 0) {
3433 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3434 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3435 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3436 } else {
3437 ap->state = ANEG_STATE_AN_ENABLE;
3438 }
3439 } else if (ap->ability_match != 0 &&
3440 ap->rxconfig == 0) {
3441 ap->state = ANEG_STATE_AN_ENABLE;
3442 }
3443 break;
3444
3445 case ANEG_STATE_COMPLETE_ACK_INIT:
3446 if (ap->rxconfig & ANEG_CFG_INVAL) {
3447 ret = ANEG_FAILED;
3448 break;
3449 }
3450 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3451 MR_LP_ADV_HALF_DUPLEX |
3452 MR_LP_ADV_SYM_PAUSE |
3453 MR_LP_ADV_ASYM_PAUSE |
3454 MR_LP_ADV_REMOTE_FAULT1 |
3455 MR_LP_ADV_REMOTE_FAULT2 |
3456 MR_LP_ADV_NEXT_PAGE |
3457 MR_TOGGLE_RX |
3458 MR_NP_RX);
3459 if (ap->rxconfig & ANEG_CFG_FD)
3460 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3461 if (ap->rxconfig & ANEG_CFG_HD)
3462 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3463 if (ap->rxconfig & ANEG_CFG_PS1)
3464 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3465 if (ap->rxconfig & ANEG_CFG_PS2)
3466 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3467 if (ap->rxconfig & ANEG_CFG_RF1)
3468 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3469 if (ap->rxconfig & ANEG_CFG_RF2)
3470 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3471 if (ap->rxconfig & ANEG_CFG_NP)
3472 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3473
3474 ap->link_time = ap->cur_time;
3475
3476 ap->flags ^= (MR_TOGGLE_TX);
3477 if (ap->rxconfig & 0x0008)
3478 ap->flags |= MR_TOGGLE_RX;
3479 if (ap->rxconfig & ANEG_CFG_NP)
3480 ap->flags |= MR_NP_RX;
3481 ap->flags |= MR_PAGE_RX;
3482
3483 ap->state = ANEG_STATE_COMPLETE_ACK;
3484 ret = ANEG_TIMER_ENAB;
3485 break;
3486
3487 case ANEG_STATE_COMPLETE_ACK:
3488 if (ap->ability_match != 0 &&
3489 ap->rxconfig == 0) {
3490 ap->state = ANEG_STATE_AN_ENABLE;
3491 break;
3492 }
3493 delta = ap->cur_time - ap->link_time;
3494 if (delta > ANEG_STATE_SETTLE_TIME) {
3495 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3496 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3497 } else {
3498 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3499 !(ap->flags & MR_NP_RX)) {
3500 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3501 } else {
3502 ret = ANEG_FAILED;
3503 }
3504 }
3505 }
3506 break;
3507
3508 case ANEG_STATE_IDLE_DETECT_INIT:
3509 ap->link_time = ap->cur_time;
3510 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3511 tw32_f(MAC_MODE, tp->mac_mode);
3512 udelay(40);
3513
3514 ap->state = ANEG_STATE_IDLE_DETECT;
3515 ret = ANEG_TIMER_ENAB;
3516 break;
3517
3518 case ANEG_STATE_IDLE_DETECT:
3519 if (ap->ability_match != 0 &&
3520 ap->rxconfig == 0) {
3521 ap->state = ANEG_STATE_AN_ENABLE;
3522 break;
3523 }
3524 delta = ap->cur_time - ap->link_time;
3525 if (delta > ANEG_STATE_SETTLE_TIME) {
3526 /* XXX another gem from the Broadcom driver :( */
3527 ap->state = ANEG_STATE_LINK_OK;
3528 }
3529 break;
3530
3531 case ANEG_STATE_LINK_OK:
3532 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3533 ret = ANEG_DONE;
3534 break;
3535
3536 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3537 /* ??? unimplemented */
3538 break;
3539
3540 case ANEG_STATE_NEXT_PAGE_WAIT:
3541 /* ??? unimplemented */
3542 break;
3543
3544 default:
3545 ret = ANEG_FAILED;
3546 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07003547 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003548
3549 return ret;
3550}
3551
Matt Carlson5be73b42007-12-20 20:09:29 -08003552static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003553{
3554 int res = 0;
3555 struct tg3_fiber_aneginfo aninfo;
3556 int status = ANEG_FAILED;
3557 unsigned int tick;
3558 u32 tmp;
3559
3560 tw32_f(MAC_TX_AUTO_NEG, 0);
3561
3562 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3563 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3564 udelay(40);
3565
3566 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3567 udelay(40);
3568
3569 memset(&aninfo, 0, sizeof(aninfo));
3570 aninfo.flags |= MR_AN_ENABLE;
3571 aninfo.state = ANEG_STATE_UNKNOWN;
3572 aninfo.cur_time = 0;
3573 tick = 0;
3574 while (++tick < 195000) {
3575 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3576 if (status == ANEG_DONE || status == ANEG_FAILED)
3577 break;
3578
3579 udelay(1);
3580 }
3581
3582 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3583 tw32_f(MAC_MODE, tp->mac_mode);
3584 udelay(40);
3585
Matt Carlson5be73b42007-12-20 20:09:29 -08003586 *txflags = aninfo.txconfig;
3587 *rxflags = aninfo.flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003588
3589 if (status == ANEG_DONE &&
3590 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3591 MR_LP_ADV_FULL_DUPLEX)))
3592 res = 1;
3593
3594 return res;
3595}
3596
3597static void tg3_init_bcm8002(struct tg3 *tp)
3598{
3599 u32 mac_status = tr32(MAC_STATUS);
3600 int i;
3601
3602 /* Reset when initting first time or we have a link. */
3603 if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
3604 !(mac_status & MAC_STATUS_PCS_SYNCED))
3605 return;
3606
3607 /* Set PLL lock range. */
3608 tg3_writephy(tp, 0x16, 0x8007);
3609
3610 /* SW reset */
3611 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
3612
3613 /* Wait for reset to complete. */
3614 /* XXX schedule_timeout() ... */
3615 for (i = 0; i < 500; i++)
3616 udelay(10);
3617
3618 /* Config mode; select PMA/Ch 1 regs. */
3619 tg3_writephy(tp, 0x10, 0x8411);
3620
3621 /* Enable auto-lock and comdet, select txclk for tx. */
3622 tg3_writephy(tp, 0x11, 0x0a10);
3623
3624 tg3_writephy(tp, 0x18, 0x00a0);
3625 tg3_writephy(tp, 0x16, 0x41ff);
3626
3627 /* Assert and deassert POR. */
3628 tg3_writephy(tp, 0x13, 0x0400);
3629 udelay(40);
3630 tg3_writephy(tp, 0x13, 0x0000);
3631
3632 tg3_writephy(tp, 0x11, 0x0a50);
3633 udelay(40);
3634 tg3_writephy(tp, 0x11, 0x0a10);
3635
3636 /* Wait for signal to stabilize */
3637 /* XXX schedule_timeout() ... */
3638 for (i = 0; i < 15000; i++)
3639 udelay(10);
3640
3641 /* Deselect the channel register so we can read the PHYID
3642 * later.
3643 */
3644 tg3_writephy(tp, 0x10, 0x8011);
3645}
3646
3647static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
3648{
Matt Carlson82cd3d12007-12-20 20:09:00 -08003649 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003650 u32 sg_dig_ctrl, sg_dig_status;
3651 u32 serdes_cfg, expected_sg_dig_ctrl;
3652 int workaround, port_a;
3653 int current_link_up;
3654
3655 serdes_cfg = 0;
3656 expected_sg_dig_ctrl = 0;
3657 workaround = 0;
3658 port_a = 1;
3659 current_link_up = 0;
3660
3661 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
3662 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
3663 workaround = 1;
3664 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
3665 port_a = 0;
3666
3667 /* preserve bits 0-11,13,14 for signal pre-emphasis */
3668 /* preserve bits 20-23 for voltage regulator */
3669 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
3670 }
3671
3672 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3673
3674 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003675 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003676 if (workaround) {
3677 u32 val = serdes_cfg;
3678
3679 if (port_a)
3680 val |= 0xc010000;
3681 else
3682 val |= 0x4010000;
3683 tw32_f(MAC_SERDES_CFG, val);
3684 }
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003685
3686 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003687 }
3688 if (mac_status & MAC_STATUS_PCS_SYNCED) {
3689 tg3_setup_flow_control(tp, 0, 0);
3690 current_link_up = 1;
3691 }
3692 goto out;
3693 }
3694
3695 /* Want auto-negotiation. */
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003696 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003697
Matt Carlson82cd3d12007-12-20 20:09:00 -08003698 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3699 if (flowctrl & ADVERTISE_1000XPAUSE)
3700 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
3701 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3702 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003703
3704 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07003705 if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
3706 tp->serdes_counter &&
3707 ((mac_status & (MAC_STATUS_PCS_SYNCED |
3708 MAC_STATUS_RCVD_CFG)) ==
3709 MAC_STATUS_PCS_SYNCED)) {
3710 tp->serdes_counter--;
3711 current_link_up = 1;
3712 goto out;
3713 }
3714restart_autoneg:
Linus Torvalds1da177e2005-04-16 15:20:36 -07003715 if (workaround)
3716 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003717 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003718 udelay(5);
3719 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
3720
Michael Chan3d3ebe72006-09-27 15:59:15 -07003721 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
3722 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003723 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
3724 MAC_STATUS_SIGNAL_DET)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07003725 sg_dig_status = tr32(SG_DIG_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003726 mac_status = tr32(MAC_STATUS);
3727
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003728 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07003729 (mac_status & MAC_STATUS_PCS_SYNCED)) {
Matt Carlson82cd3d12007-12-20 20:09:00 -08003730 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003731
Matt Carlson82cd3d12007-12-20 20:09:00 -08003732 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
3733 local_adv |= ADVERTISE_1000XPAUSE;
3734 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
3735 local_adv |= ADVERTISE_1000XPSE_ASYM;
3736
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003737 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08003738 remote_adv |= LPA_1000XPAUSE;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003739 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08003740 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003741
3742 tg3_setup_flow_control(tp, local_adv, remote_adv);
3743 current_link_up = 1;
Michael Chan3d3ebe72006-09-27 15:59:15 -07003744 tp->serdes_counter = 0;
3745 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003746 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07003747 if (tp->serdes_counter)
3748 tp->serdes_counter--;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003749 else {
3750 if (workaround) {
3751 u32 val = serdes_cfg;
3752
3753 if (port_a)
3754 val |= 0xc010000;
3755 else
3756 val |= 0x4010000;
3757
3758 tw32_f(MAC_SERDES_CFG, val);
3759 }
3760
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003761 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003762 udelay(40);
3763
3764 /* Link parallel detection - link is up */
3765 /* only if we have PCS_SYNC and not */
3766 /* receiving config code words */
3767 mac_status = tr32(MAC_STATUS);
3768 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
3769 !(mac_status & MAC_STATUS_RCVD_CFG)) {
3770 tg3_setup_flow_control(tp, 0, 0);
3771 current_link_up = 1;
Michael Chan3d3ebe72006-09-27 15:59:15 -07003772 tp->tg3_flags2 |=
3773 TG3_FLG2_PARALLEL_DETECT;
3774 tp->serdes_counter =
3775 SERDES_PARALLEL_DET_TIMEOUT;
3776 } else
3777 goto restart_autoneg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003778 }
3779 }
Michael Chan3d3ebe72006-09-27 15:59:15 -07003780 } else {
3781 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
3782 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003783 }
3784
3785out:
3786 return current_link_up;
3787}
3788
3789static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
3790{
3791 int current_link_up = 0;
3792
Michael Chan5cf64b8a2007-05-05 12:11:21 -07003793 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003794 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003795
3796 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
Matt Carlson5be73b42007-12-20 20:09:29 -08003797 u32 txflags, rxflags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003798 int i;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003799
Matt Carlson5be73b42007-12-20 20:09:29 -08003800 if (fiber_autoneg(tp, &txflags, &rxflags)) {
3801 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003802
Matt Carlson5be73b42007-12-20 20:09:29 -08003803 if (txflags & ANEG_CFG_PS1)
3804 local_adv |= ADVERTISE_1000XPAUSE;
3805 if (txflags & ANEG_CFG_PS2)
3806 local_adv |= ADVERTISE_1000XPSE_ASYM;
3807
3808 if (rxflags & MR_LP_ADV_SYM_PAUSE)
3809 remote_adv |= LPA_1000XPAUSE;
3810 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
3811 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003812
3813 tg3_setup_flow_control(tp, local_adv, remote_adv);
3814
Linus Torvalds1da177e2005-04-16 15:20:36 -07003815 current_link_up = 1;
3816 }
3817 for (i = 0; i < 30; i++) {
3818 udelay(20);
3819 tw32_f(MAC_STATUS,
3820 (MAC_STATUS_SYNC_CHANGED |
3821 MAC_STATUS_CFG_CHANGED));
3822 udelay(40);
3823 if ((tr32(MAC_STATUS) &
3824 (MAC_STATUS_SYNC_CHANGED |
3825 MAC_STATUS_CFG_CHANGED)) == 0)
3826 break;
3827 }
3828
3829 mac_status = tr32(MAC_STATUS);
3830 if (current_link_up == 0 &&
3831 (mac_status & MAC_STATUS_PCS_SYNCED) &&
3832 !(mac_status & MAC_STATUS_RCVD_CFG))
3833 current_link_up = 1;
3834 } else {
Matt Carlson5be73b42007-12-20 20:09:29 -08003835 tg3_setup_flow_control(tp, 0, 0);
3836
Linus Torvalds1da177e2005-04-16 15:20:36 -07003837 /* Forcing 1000FD link up. */
3838 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003839
3840 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
3841 udelay(40);
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003842
3843 tw32_f(MAC_MODE, tp->mac_mode);
3844 udelay(40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003845 }
3846
3847out:
3848 return current_link_up;
3849}
3850
3851static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
3852{
3853 u32 orig_pause_cfg;
3854 u16 orig_active_speed;
3855 u8 orig_active_duplex;
3856 u32 mac_status;
3857 int current_link_up;
3858 int i;
3859
Matt Carlson8d018622007-12-20 20:05:44 -08003860 orig_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003861 orig_active_speed = tp->link_config.active_speed;
3862 orig_active_duplex = tp->link_config.active_duplex;
3863
3864 if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
3865 netif_carrier_ok(tp->dev) &&
3866 (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
3867 mac_status = tr32(MAC_STATUS);
3868 mac_status &= (MAC_STATUS_PCS_SYNCED |
3869 MAC_STATUS_SIGNAL_DET |
3870 MAC_STATUS_CFG_CHANGED |
3871 MAC_STATUS_RCVD_CFG);
3872 if (mac_status == (MAC_STATUS_PCS_SYNCED |
3873 MAC_STATUS_SIGNAL_DET)) {
3874 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
3875 MAC_STATUS_CFG_CHANGED));
3876 return 0;
3877 }
3878 }
3879
3880 tw32_f(MAC_TX_AUTO_NEG, 0);
3881
3882 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
3883 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
3884 tw32_f(MAC_MODE, tp->mac_mode);
3885 udelay(40);
3886
3887 if (tp->phy_id == PHY_ID_BCM8002)
3888 tg3_init_bcm8002(tp);
3889
3890 /* Enable link change event even when serdes polling. */
3891 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3892 udelay(40);
3893
3894 current_link_up = 0;
3895 mac_status = tr32(MAC_STATUS);
3896
3897 if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
3898 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
3899 else
3900 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
3901
Linus Torvalds1da177e2005-04-16 15:20:36 -07003902 tp->hw_status->status =
3903 (SD_STATUS_UPDATED |
3904 (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
3905
3906 for (i = 0; i < 100; i++) {
3907 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
3908 MAC_STATUS_CFG_CHANGED));
3909 udelay(5);
3910 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
Michael Chan3d3ebe72006-09-27 15:59:15 -07003911 MAC_STATUS_CFG_CHANGED |
3912 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003913 break;
3914 }
3915
3916 mac_status = tr32(MAC_STATUS);
3917 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
3918 current_link_up = 0;
Michael Chan3d3ebe72006-09-27 15:59:15 -07003919 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
3920 tp->serdes_counter == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003921 tw32_f(MAC_MODE, (tp->mac_mode |
3922 MAC_MODE_SEND_CONFIGS));
3923 udelay(1);
3924 tw32_f(MAC_MODE, tp->mac_mode);
3925 }
3926 }
3927
3928 if (current_link_up == 1) {
3929 tp->link_config.active_speed = SPEED_1000;
3930 tp->link_config.active_duplex = DUPLEX_FULL;
3931 tw32(MAC_LED_CTRL, (tp->led_ctrl |
3932 LED_CTRL_LNKLED_OVERRIDE |
3933 LED_CTRL_1000MBPS_ON));
3934 } else {
3935 tp->link_config.active_speed = SPEED_INVALID;
3936 tp->link_config.active_duplex = DUPLEX_INVALID;
3937 tw32(MAC_LED_CTRL, (tp->led_ctrl |
3938 LED_CTRL_LNKLED_OVERRIDE |
3939 LED_CTRL_TRAFFIC_OVERRIDE));
3940 }
3941
3942 if (current_link_up != netif_carrier_ok(tp->dev)) {
3943 if (current_link_up)
3944 netif_carrier_on(tp->dev);
3945 else
3946 netif_carrier_off(tp->dev);
3947 tg3_link_report(tp);
3948 } else {
Matt Carlson8d018622007-12-20 20:05:44 -08003949 u32 now_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003950 if (orig_pause_cfg != now_pause_cfg ||
3951 orig_active_speed != tp->link_config.active_speed ||
3952 orig_active_duplex != tp->link_config.active_duplex)
3953 tg3_link_report(tp);
3954 }
3955
3956 return 0;
3957}
3958
Michael Chan747e8f82005-07-25 12:33:22 -07003959static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
3960{
3961 int current_link_up, err = 0;
3962 u32 bmsr, bmcr;
3963 u16 current_speed;
3964 u8 current_duplex;
Matt Carlsonef167e22007-12-20 20:10:01 -08003965 u32 local_adv, remote_adv;
Michael Chan747e8f82005-07-25 12:33:22 -07003966
3967 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3968 tw32_f(MAC_MODE, tp->mac_mode);
3969 udelay(40);
3970
3971 tw32(MAC_EVENT, 0);
3972
3973 tw32_f(MAC_STATUS,
3974 (MAC_STATUS_SYNC_CHANGED |
3975 MAC_STATUS_CFG_CHANGED |
3976 MAC_STATUS_MI_COMPLETION |
3977 MAC_STATUS_LNKSTATE_CHANGED));
3978 udelay(40);
3979
3980 if (force_reset)
3981 tg3_phy_reset(tp);
3982
3983 current_link_up = 0;
3984 current_speed = SPEED_INVALID;
3985 current_duplex = DUPLEX_INVALID;
3986
3987 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
3988 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Michael Chand4d2c552006-03-20 17:47:20 -08003989 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
3990 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
3991 bmsr |= BMSR_LSTATUS;
3992 else
3993 bmsr &= ~BMSR_LSTATUS;
3994 }
Michael Chan747e8f82005-07-25 12:33:22 -07003995
3996 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
3997
3998 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
Matt Carlson2bd3ed02008-06-09 15:39:55 -07003999 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
Michael Chan747e8f82005-07-25 12:33:22 -07004000 /* do nothing, just check for link up at the end */
4001 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4002 u32 adv, new_adv;
4003
4004 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4005 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4006 ADVERTISE_1000XPAUSE |
4007 ADVERTISE_1000XPSE_ASYM |
4008 ADVERTISE_SLCT);
4009
Matt Carlsonba4d07a2007-12-20 20:08:00 -08004010 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
Michael Chan747e8f82005-07-25 12:33:22 -07004011
4012 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4013 new_adv |= ADVERTISE_1000XHALF;
4014 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4015 new_adv |= ADVERTISE_1000XFULL;
4016
4017 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4018 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4019 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4020 tg3_writephy(tp, MII_BMCR, bmcr);
4021
4022 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
Michael Chan3d3ebe72006-09-27 15:59:15 -07004023 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
Michael Chan747e8f82005-07-25 12:33:22 -07004024 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4025
4026 return err;
4027 }
4028 } else {
4029 u32 new_bmcr;
4030
4031 bmcr &= ~BMCR_SPEED1000;
4032 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4033
4034 if (tp->link_config.duplex == DUPLEX_FULL)
4035 new_bmcr |= BMCR_FULLDPLX;
4036
4037 if (new_bmcr != bmcr) {
4038 /* BMCR_SPEED1000 is a reserved bit that needs
4039 * to be set on write.
4040 */
4041 new_bmcr |= BMCR_SPEED1000;
4042
4043 /* Force a linkdown */
4044 if (netif_carrier_ok(tp->dev)) {
4045 u32 adv;
4046
4047 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4048 adv &= ~(ADVERTISE_1000XFULL |
4049 ADVERTISE_1000XHALF |
4050 ADVERTISE_SLCT);
4051 tg3_writephy(tp, MII_ADVERTISE, adv);
4052 tg3_writephy(tp, MII_BMCR, bmcr |
4053 BMCR_ANRESTART |
4054 BMCR_ANENABLE);
4055 udelay(10);
4056 netif_carrier_off(tp->dev);
4057 }
4058 tg3_writephy(tp, MII_BMCR, new_bmcr);
4059 bmcr = new_bmcr;
4060 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4061 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Michael Chand4d2c552006-03-20 17:47:20 -08004062 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4063 ASIC_REV_5714) {
4064 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4065 bmsr |= BMSR_LSTATUS;
4066 else
4067 bmsr &= ~BMSR_LSTATUS;
4068 }
Michael Chan747e8f82005-07-25 12:33:22 -07004069 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4070 }
4071 }
4072
4073 if (bmsr & BMSR_LSTATUS) {
4074 current_speed = SPEED_1000;
4075 current_link_up = 1;
4076 if (bmcr & BMCR_FULLDPLX)
4077 current_duplex = DUPLEX_FULL;
4078 else
4079 current_duplex = DUPLEX_HALF;
4080
Matt Carlsonef167e22007-12-20 20:10:01 -08004081 local_adv = 0;
4082 remote_adv = 0;
4083
Michael Chan747e8f82005-07-25 12:33:22 -07004084 if (bmcr & BMCR_ANENABLE) {
Matt Carlsonef167e22007-12-20 20:10:01 -08004085 u32 common;
Michael Chan747e8f82005-07-25 12:33:22 -07004086
4087 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4088 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4089 common = local_adv & remote_adv;
4090 if (common & (ADVERTISE_1000XHALF |
4091 ADVERTISE_1000XFULL)) {
4092 if (common & ADVERTISE_1000XFULL)
4093 current_duplex = DUPLEX_FULL;
4094 else
4095 current_duplex = DUPLEX_HALF;
Michael Chan747e8f82005-07-25 12:33:22 -07004096 }
4097 else
4098 current_link_up = 0;
4099 }
4100 }
4101
Matt Carlsonef167e22007-12-20 20:10:01 -08004102 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4103 tg3_setup_flow_control(tp, local_adv, remote_adv);
4104
Michael Chan747e8f82005-07-25 12:33:22 -07004105 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4106 if (tp->link_config.active_duplex == DUPLEX_HALF)
4107 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4108
4109 tw32_f(MAC_MODE, tp->mac_mode);
4110 udelay(40);
4111
4112 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4113
4114 tp->link_config.active_speed = current_speed;
4115 tp->link_config.active_duplex = current_duplex;
4116
4117 if (current_link_up != netif_carrier_ok(tp->dev)) {
4118 if (current_link_up)
4119 netif_carrier_on(tp->dev);
4120 else {
4121 netif_carrier_off(tp->dev);
4122 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4123 }
4124 tg3_link_report(tp);
4125 }
4126 return err;
4127}
4128
4129static void tg3_serdes_parallel_detect(struct tg3 *tp)
4130{
Michael Chan3d3ebe72006-09-27 15:59:15 -07004131 if (tp->serdes_counter) {
Michael Chan747e8f82005-07-25 12:33:22 -07004132 /* Give autoneg time to complete. */
Michael Chan3d3ebe72006-09-27 15:59:15 -07004133 tp->serdes_counter--;
Michael Chan747e8f82005-07-25 12:33:22 -07004134 return;
4135 }
4136 if (!netif_carrier_ok(tp->dev) &&
4137 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4138 u32 bmcr;
4139
4140 tg3_readphy(tp, MII_BMCR, &bmcr);
4141 if (bmcr & BMCR_ANENABLE) {
4142 u32 phy1, phy2;
4143
4144 /* Select shadow register 0x1f */
4145 tg3_writephy(tp, 0x1c, 0x7c00);
4146 tg3_readphy(tp, 0x1c, &phy1);
4147
4148 /* Select expansion interrupt status register */
4149 tg3_writephy(tp, 0x17, 0x0f01);
4150 tg3_readphy(tp, 0x15, &phy2);
4151 tg3_readphy(tp, 0x15, &phy2);
4152
4153 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4154 /* We have signal detect and not receiving
4155 * config code words, link is up by parallel
4156 * detection.
4157 */
4158
4159 bmcr &= ~BMCR_ANENABLE;
4160 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4161 tg3_writephy(tp, MII_BMCR, bmcr);
4162 tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
4163 }
4164 }
4165 }
4166 else if (netif_carrier_ok(tp->dev) &&
4167 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
4168 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
4169 u32 phy2;
4170
4171 /* Select expansion interrupt status register */
4172 tg3_writephy(tp, 0x17, 0x0f01);
4173 tg3_readphy(tp, 0x15, &phy2);
4174 if (phy2 & 0x20) {
4175 u32 bmcr;
4176
4177 /* Config code words received, turn on autoneg. */
4178 tg3_readphy(tp, MII_BMCR, &bmcr);
4179 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4180
4181 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4182
4183 }
4184 }
4185}
4186
Linus Torvalds1da177e2005-04-16 15:20:36 -07004187static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4188{
4189 int err;
4190
4191 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
4192 err = tg3_setup_fiber_phy(tp, force_reset);
Michael Chan747e8f82005-07-25 12:33:22 -07004193 } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
4194 err = tg3_setup_fiber_mii_phy(tp, force_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004195 } else {
4196 err = tg3_setup_copper_phy(tp, force_reset);
4197 }
4198
Matt Carlsonbcb37f62008-11-03 16:52:09 -08004199 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
Matt Carlsonaa6c91f2007-11-12 21:18:04 -08004200 u32 val, scale;
4201
4202 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4203 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4204 scale = 65;
4205 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4206 scale = 6;
4207 else
4208 scale = 12;
4209
4210 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4211 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4212 tw32(GRC_MISC_CFG, val);
4213 }
4214
Linus Torvalds1da177e2005-04-16 15:20:36 -07004215 if (tp->link_config.active_speed == SPEED_1000 &&
4216 tp->link_config.active_duplex == DUPLEX_HALF)
4217 tw32(MAC_TX_LENGTHS,
4218 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4219 (6 << TX_LENGTHS_IPG_SHIFT) |
4220 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
4221 else
4222 tw32(MAC_TX_LENGTHS,
4223 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4224 (6 << TX_LENGTHS_IPG_SHIFT) |
4225 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
4226
4227 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
4228 if (netif_carrier_ok(tp->dev)) {
4229 tw32(HOSTCC_STAT_COAL_TICKS,
David S. Miller15f98502005-05-18 22:49:26 -07004230 tp->coal.stats_block_coalesce_usecs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004231 } else {
4232 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4233 }
4234 }
4235
Matt Carlson8ed5d972007-05-07 00:25:49 -07004236 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
4237 u32 val = tr32(PCIE_PWR_MGMT_THRESH);
4238 if (!netif_carrier_ok(tp->dev))
4239 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4240 tp->pwrmgmt_thresh;
4241 else
4242 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4243 tw32(PCIE_PWR_MGMT_THRESH, val);
4244 }
4245
Linus Torvalds1da177e2005-04-16 15:20:36 -07004246 return err;
4247}
4248
Michael Chandf3e6542006-05-26 17:48:07 -07004249/* This is called whenever we suspect that the system chipset is re-
4250 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4251 * is bogus tx completions. We try to recover by setting the
4252 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4253 * in the workqueue.
4254 */
4255static void tg3_tx_recover(struct tg3 *tp)
4256{
4257 BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
4258 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4259
4260 printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
4261 "mapped I/O cycles to the network device, attempting to "
4262 "recover. Please report the problem to the driver maintainer "
4263 "and include system chipset information.\n", tp->dev->name);
4264
4265 spin_lock(&tp->lock);
Michael Chandf3e6542006-05-26 17:48:07 -07004266 tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
Michael Chandf3e6542006-05-26 17:48:07 -07004267 spin_unlock(&tp->lock);
4268}
4269
Michael Chan1b2a7202006-08-07 21:46:02 -07004270static inline u32 tg3_tx_avail(struct tg3 *tp)
4271{
4272 smp_mb();
4273 return (tp->tx_pending -
4274 ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
4275}
4276
Linus Torvalds1da177e2005-04-16 15:20:36 -07004277/* Tigon3 never reports partial packet sends. So we do not
4278 * need special logic to handle SKBs that have not had all
4279 * of their frags sent yet, like SunGEM does.
4280 */
4281static void tg3_tx(struct tg3 *tp)
4282{
4283 u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
4284 u32 sw_idx = tp->tx_cons;
4285
4286 while (sw_idx != hw_idx) {
4287 struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
4288 struct sk_buff *skb = ri->skb;
Michael Chandf3e6542006-05-26 17:48:07 -07004289 int i, tx_bug = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004290
Michael Chandf3e6542006-05-26 17:48:07 -07004291 if (unlikely(skb == NULL)) {
4292 tg3_tx_recover(tp);
4293 return;
4294 }
4295
David S. Miller90079ce2008-09-11 04:52:51 -07004296 skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004297
4298 ri->skb = NULL;
4299
4300 sw_idx = NEXT_TX(sw_idx);
4301
4302 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004303 ri = &tp->tx_buffers[sw_idx];
Michael Chandf3e6542006-05-26 17:48:07 -07004304 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4305 tx_bug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004306 sw_idx = NEXT_TX(sw_idx);
4307 }
4308
David S. Millerf47c11e2005-06-24 20:18:35 -07004309 dev_kfree_skb(skb);
Michael Chandf3e6542006-05-26 17:48:07 -07004310
4311 if (unlikely(tx_bug)) {
4312 tg3_tx_recover(tp);
4313 return;
4314 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004315 }
4316
4317 tp->tx_cons = sw_idx;
4318
Michael Chan1b2a7202006-08-07 21:46:02 -07004319 /* Need to make the tx_cons update visible to tg3_start_xmit()
4320 * before checking for netif_queue_stopped(). Without the
4321 * memory barrier, there is a small possibility that tg3_start_xmit()
4322 * will miss it and cause the queue to be stopped forever.
4323 */
4324 smp_mb();
4325
4326 if (unlikely(netif_queue_stopped(tp->dev) &&
Ranjit Manomohan42952232006-10-18 20:54:26 -07004327 (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
Michael Chan1b2a7202006-08-07 21:46:02 -07004328 netif_tx_lock(tp->dev);
Michael Chan51b91462005-09-01 17:41:28 -07004329 if (netif_queue_stopped(tp->dev) &&
Ranjit Manomohan42952232006-10-18 20:54:26 -07004330 (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
Michael Chan51b91462005-09-01 17:41:28 -07004331 netif_wake_queue(tp->dev);
Michael Chan1b2a7202006-08-07 21:46:02 -07004332 netif_tx_unlock(tp->dev);
Michael Chan51b91462005-09-01 17:41:28 -07004333 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004334}
4335
4336/* Returns size of skb allocated or < 0 on error.
4337 *
4338 * We only need to fill in the address because the other members
4339 * of the RX descriptor are invariant, see tg3_init_rings.
4340 *
4341 * Note the purposeful assymetry of cpu vs. chip accesses. For
4342 * posting buffers we only dirty the first cache line of the RX
4343 * descriptor (containing the address). Whereas for the RX status
4344 * buffers the cpu only reads the last cacheline of the RX descriptor
4345 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4346 */
4347static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
4348 int src_idx, u32 dest_idx_unmasked)
4349{
4350 struct tg3_rx_buffer_desc *desc;
4351 struct ring_info *map, *src_map;
4352 struct sk_buff *skb;
4353 dma_addr_t mapping;
4354 int skb_size, dest_idx;
Matt Carlson21f581a2009-08-28 14:00:25 +00004355 struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004356
4357 src_map = NULL;
4358 switch (opaque_key) {
4359 case RXD_OPAQUE_RING_STD:
4360 dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
Matt Carlson21f581a2009-08-28 14:00:25 +00004361 desc = &tpr->rx_std[dest_idx];
4362 map = &tpr->rx_std_buffers[dest_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004363 if (src_idx >= 0)
Matt Carlson21f581a2009-08-28 14:00:25 +00004364 src_map = &tpr->rx_std_buffers[src_idx];
Matt Carlson287be122009-08-28 13:58:46 +00004365 skb_size = tp->rx_pkt_map_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004366 break;
4367
4368 case RXD_OPAQUE_RING_JUMBO:
4369 dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
Matt Carlson21f581a2009-08-28 14:00:25 +00004370 desc = &tpr->rx_jmb[dest_idx];
4371 map = &tpr->rx_jmb_buffers[dest_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004372 if (src_idx >= 0)
Matt Carlson21f581a2009-08-28 14:00:25 +00004373 src_map = &tpr->rx_jmb_buffers[src_idx];
Matt Carlson287be122009-08-28 13:58:46 +00004374 skb_size = TG3_RX_JMB_MAP_SZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004375 break;
4376
4377 default:
4378 return -EINVAL;
Stephen Hemminger855e1112008-04-16 16:37:28 -07004379 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004380
4381 /* Do not overwrite any of the map or rp information
4382 * until we are sure we can commit to a new buffer.
4383 *
4384 * Callers depend upon this behavior and assume that
4385 * we leave everything unchanged if we fail.
4386 */
Matt Carlson287be122009-08-28 13:58:46 +00004387 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004388 if (skb == NULL)
4389 return -ENOMEM;
4390
Linus Torvalds1da177e2005-04-16 15:20:36 -07004391 skb_reserve(skb, tp->rx_offset);
4392
Matt Carlson287be122009-08-28 13:58:46 +00004393 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004394 PCI_DMA_FROMDEVICE);
4395
4396 map->skb = skb;
4397 pci_unmap_addr_set(map, mapping, mapping);
4398
4399 if (src_map != NULL)
4400 src_map->skb = NULL;
4401
4402 desc->addr_hi = ((u64)mapping >> 32);
4403 desc->addr_lo = ((u64)mapping & 0xffffffff);
4404
4405 return skb_size;
4406}
4407
4408/* We only need to move over in the address because the other
4409 * members of the RX descriptor are invariant. See notes above
4410 * tg3_alloc_rx_skb for full details.
4411 */
4412static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
4413 int src_idx, u32 dest_idx_unmasked)
4414{
4415 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4416 struct ring_info *src_map, *dest_map;
4417 int dest_idx;
Matt Carlson21f581a2009-08-28 14:00:25 +00004418 struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004419
4420 switch (opaque_key) {
4421 case RXD_OPAQUE_RING_STD:
4422 dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
Matt Carlson21f581a2009-08-28 14:00:25 +00004423 dest_desc = &tpr->rx_std[dest_idx];
4424 dest_map = &tpr->rx_std_buffers[dest_idx];
4425 src_desc = &tpr->rx_std[src_idx];
4426 src_map = &tpr->rx_std_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004427 break;
4428
4429 case RXD_OPAQUE_RING_JUMBO:
4430 dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
Matt Carlson21f581a2009-08-28 14:00:25 +00004431 dest_desc = &tpr->rx_jmb[dest_idx];
4432 dest_map = &tpr->rx_jmb_buffers[dest_idx];
4433 src_desc = &tpr->rx_jmb[src_idx];
4434 src_map = &tpr->rx_jmb_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004435 break;
4436
4437 default:
4438 return;
Stephen Hemminger855e1112008-04-16 16:37:28 -07004439 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004440
4441 dest_map->skb = src_map->skb;
4442 pci_unmap_addr_set(dest_map, mapping,
4443 pci_unmap_addr(src_map, mapping));
4444 dest_desc->addr_hi = src_desc->addr_hi;
4445 dest_desc->addr_lo = src_desc->addr_lo;
4446
4447 src_map->skb = NULL;
4448}
4449
4450#if TG3_VLAN_TAG_USED
4451static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
4452{
David S. Miller1383bdb2009-03-29 01:39:49 -07004453 return vlan_gro_receive(&tp->napi, tp->vlgrp, vlan_tag, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004454}
4455#endif
4456
4457/* The RX ring scheme is composed of multiple rings which post fresh
4458 * buffers to the chip, and one special ring the chip uses to report
4459 * status back to the host.
4460 *
4461 * The special ring reports the status of received packets to the
4462 * host. The chip does not write into the original descriptor the
4463 * RX buffer was obtained from. The chip simply takes the original
4464 * descriptor as provided by the host, updates the status and length
4465 * field, then writes this into the next status ring entry.
4466 *
4467 * Each ring the host uses to post buffers to the chip is described
4468 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
4469 * it is first placed into the on-chip ram. When the packet's length
4470 * is known, it walks down the TG3_BDINFO entries to select the ring.
4471 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
4472 * which is within the range of the new packet's length is chosen.
4473 *
4474 * The "separate ring for rx status" scheme may sound queer, but it makes
4475 * sense from a cache coherency perspective. If only the host writes
4476 * to the buffer post rings, and only the chip writes to the rx status
4477 * rings, then cache lines never move beyond shared-modified state.
4478 * If both the host and chip were to write into the same ring, cache line
4479 * eviction could occur since both entities want it in an exclusive state.
4480 */
4481static int tg3_rx(struct tg3 *tp, int budget)
4482{
Michael Chanf92905d2006-06-29 20:14:29 -07004483 u32 work_mask, rx_std_posted = 0;
Michael Chan483ba502005-04-25 15:14:03 -07004484 u32 sw_idx = tp->rx_rcb_ptr;
4485 u16 hw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004486 int received;
Matt Carlson21f581a2009-08-28 14:00:25 +00004487 struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004488
4489 hw_idx = tp->hw_status->idx[0].rx_producer;
4490 /*
4491 * We need to order the read of hw_idx and the read of
4492 * the opaque cookie.
4493 */
4494 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07004495 work_mask = 0;
4496 received = 0;
4497 while (sw_idx != hw_idx && budget > 0) {
4498 struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
4499 unsigned int len;
4500 struct sk_buff *skb;
4501 dma_addr_t dma_addr;
4502 u32 opaque_key, desc_idx, *post_ptr;
4503
4504 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
4505 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
4506 if (opaque_key == RXD_OPAQUE_RING_STD) {
Matt Carlson21f581a2009-08-28 14:00:25 +00004507 struct ring_info *ri = &tpr->rx_std_buffers[desc_idx];
4508 dma_addr = pci_unmap_addr(ri, mapping);
4509 skb = ri->skb;
4510 post_ptr = &tpr->rx_std_ptr;
Michael Chanf92905d2006-06-29 20:14:29 -07004511 rx_std_posted++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004512 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
Matt Carlson21f581a2009-08-28 14:00:25 +00004513 struct ring_info *ri = &tpr->rx_jmb_buffers[desc_idx];
4514 dma_addr = pci_unmap_addr(ri, mapping);
4515 skb = ri->skb;
4516 post_ptr = &tpr->rx_jmb_ptr;
4517 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004518 goto next_pkt_nopost;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004519
4520 work_mask |= opaque_key;
4521
4522 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
4523 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
4524 drop_it:
4525 tg3_recycle_rx(tp, opaque_key,
4526 desc_idx, *post_ptr);
4527 drop_it_no_recycle:
4528 /* Other statistics kept track of by card. */
4529 tp->net_stats.rx_dropped++;
4530 goto next_pkt;
4531 }
4532
Matt Carlsonad829262008-11-21 17:16:16 -08004533 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
4534 ETH_FCS_LEN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004535
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004536 if (len > RX_COPY_THRESHOLD
Matt Carlsonad829262008-11-21 17:16:16 -08004537 && tp->rx_offset == NET_IP_ALIGN
4538 /* rx_offset will likely not equal NET_IP_ALIGN
4539 * if this is a 5701 card running in PCI-X mode
4540 * [see tg3_get_invariants()]
4541 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004542 ) {
4543 int skb_size;
4544
4545 skb_size = tg3_alloc_rx_skb(tp, opaque_key,
4546 desc_idx, *post_ptr);
4547 if (skb_size < 0)
4548 goto drop_it;
4549
Matt Carlson287be122009-08-28 13:58:46 +00004550 pci_unmap_single(tp->pdev, dma_addr, skb_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004551 PCI_DMA_FROMDEVICE);
4552
4553 skb_put(skb, len);
4554 } else {
4555 struct sk_buff *copy_skb;
4556
4557 tg3_recycle_rx(tp, opaque_key,
4558 desc_idx, *post_ptr);
4559
Matt Carlsonad829262008-11-21 17:16:16 -08004560 copy_skb = netdev_alloc_skb(tp->dev,
4561 len + TG3_RAW_IP_ALIGN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004562 if (copy_skb == NULL)
4563 goto drop_it_no_recycle;
4564
Matt Carlsonad829262008-11-21 17:16:16 -08004565 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004566 skb_put(copy_skb, len);
4567 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03004568 skb_copy_from_linear_data(skb, copy_skb->data, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004569 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
4570
4571 /* We'll reuse the original ring buffer. */
4572 skb = copy_skb;
4573 }
4574
4575 if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
4576 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
4577 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
4578 >> RXD_TCPCSUM_SHIFT) == 0xffff))
4579 skb->ip_summed = CHECKSUM_UNNECESSARY;
4580 else
4581 skb->ip_summed = CHECKSUM_NONE;
4582
4583 skb->protocol = eth_type_trans(skb, tp->dev);
Matt Carlsonf7b493e2009-02-25 14:21:52 +00004584
4585 if (len > (tp->dev->mtu + ETH_HLEN) &&
4586 skb->protocol != htons(ETH_P_8021Q)) {
4587 dev_kfree_skb(skb);
4588 goto next_pkt;
4589 }
4590
Linus Torvalds1da177e2005-04-16 15:20:36 -07004591#if TG3_VLAN_TAG_USED
4592 if (tp->vlgrp != NULL &&
4593 desc->type_flags & RXD_FLAG_VLAN) {
4594 tg3_vlan_rx(tp, skb,
4595 desc->err_vlan & RXD_VLAN_MASK);
4596 } else
4597#endif
David S. Miller1383bdb2009-03-29 01:39:49 -07004598 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004599
Linus Torvalds1da177e2005-04-16 15:20:36 -07004600 received++;
4601 budget--;
4602
4603next_pkt:
4604 (*post_ptr)++;
Michael Chanf92905d2006-06-29 20:14:29 -07004605
4606 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
4607 u32 idx = *post_ptr % TG3_RX_RING_SIZE;
4608
4609 tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
4610 TG3_64BIT_REG_LOW, idx);
4611 work_mask &= ~RXD_OPAQUE_RING_STD;
4612 rx_std_posted = 0;
4613 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004614next_pkt_nopost:
Michael Chan483ba502005-04-25 15:14:03 -07004615 sw_idx++;
Eric Dumazet6b31a512007-02-06 13:29:21 -08004616 sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
Michael Chan52f6d692005-04-25 15:14:32 -07004617
4618 /* Refresh hw_idx to see if there is new work */
4619 if (sw_idx == hw_idx) {
4620 hw_idx = tp->hw_status->idx[0].rx_producer;
4621 rmb();
4622 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004623 }
4624
4625 /* ACK the status ring. */
Michael Chan483ba502005-04-25 15:14:03 -07004626 tp->rx_rcb_ptr = sw_idx;
4627 tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004628
4629 /* Refill RX ring(s). */
4630 if (work_mask & RXD_OPAQUE_RING_STD) {
Matt Carlson21f581a2009-08-28 14:00:25 +00004631 sw_idx = tpr->rx_std_ptr % TG3_RX_RING_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004632 tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
4633 sw_idx);
4634 }
4635 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
Matt Carlson21f581a2009-08-28 14:00:25 +00004636 sw_idx = tpr->rx_jmb_ptr % TG3_RX_JUMBO_RING_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004637 tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
4638 sw_idx);
4639 }
4640 mmiowb();
4641
4642 return received;
4643}
4644
David S. Miller6f535762007-10-11 18:08:29 -07004645static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004646{
Linus Torvalds1da177e2005-04-16 15:20:36 -07004647 struct tg3_hw_status *sblk = tp->hw_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004648
Linus Torvalds1da177e2005-04-16 15:20:36 -07004649 /* handle link change and other phy events */
4650 if (!(tp->tg3_flags &
4651 (TG3_FLAG_USE_LINKCHG_REG |
4652 TG3_FLAG_POLL_SERDES))) {
4653 if (sblk->status & SD_STATUS_LINK_CHG) {
4654 sblk->status = SD_STATUS_UPDATED |
4655 (sblk->status & ~SD_STATUS_LINK_CHG);
David S. Millerf47c11e2005-06-24 20:18:35 -07004656 spin_lock(&tp->lock);
Matt Carlsondd477002008-05-25 23:45:58 -07004657 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
4658 tw32_f(MAC_STATUS,
4659 (MAC_STATUS_SYNC_CHANGED |
4660 MAC_STATUS_CFG_CHANGED |
4661 MAC_STATUS_MI_COMPLETION |
4662 MAC_STATUS_LNKSTATE_CHANGED));
4663 udelay(40);
4664 } else
4665 tg3_setup_phy(tp, 0);
David S. Millerf47c11e2005-06-24 20:18:35 -07004666 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004667 }
4668 }
4669
4670 /* run TX completion thread */
4671 if (sblk->idx[0].tx_consumer != tp->tx_cons) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004672 tg3_tx(tp);
David S. Miller6f535762007-10-11 18:08:29 -07004673 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
Michael Chan4fd7ab52007-10-12 01:39:50 -07004674 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004675 }
4676
Linus Torvalds1da177e2005-04-16 15:20:36 -07004677 /* run RX thread, within the bounds set by NAPI.
4678 * All RX "locking" is done by ensuring outside
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004679 * code synchronizes with tg3->napi.poll()
Linus Torvalds1da177e2005-04-16 15:20:36 -07004680 */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004681 if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
David S. Miller6f535762007-10-11 18:08:29 -07004682 work_done += tg3_rx(tp, budget - work_done);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004683
David S. Miller6f535762007-10-11 18:08:29 -07004684 return work_done;
4685}
David S. Millerf7383c22005-05-18 22:50:53 -07004686
David S. Miller6f535762007-10-11 18:08:29 -07004687static int tg3_poll(struct napi_struct *napi, int budget)
4688{
4689 struct tg3 *tp = container_of(napi, struct tg3, napi);
4690 int work_done = 0;
Michael Chan4fd7ab52007-10-12 01:39:50 -07004691 struct tg3_hw_status *sblk = tp->hw_status;
David S. Miller6f535762007-10-11 18:08:29 -07004692
4693 while (1) {
4694 work_done = tg3_poll_work(tp, work_done, budget);
4695
4696 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
4697 goto tx_recovery;
4698
4699 if (unlikely(work_done >= budget))
4700 break;
4701
Michael Chan4fd7ab52007-10-12 01:39:50 -07004702 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
4703 /* tp->last_tag is used in tg3_restart_ints() below
4704 * to tell the hw how much work has been processed,
4705 * so we must read it before checking for more work.
4706 */
4707 tp->last_tag = sblk->status_tag;
Matt Carlson624f8e52009-04-20 06:55:01 +00004708 tp->last_irq_tag = tp->last_tag;
Michael Chan4fd7ab52007-10-12 01:39:50 -07004709 rmb();
4710 } else
4711 sblk->status &= ~SD_STATUS_UPDATED;
4712
David S. Miller6f535762007-10-11 18:08:29 -07004713 if (likely(!tg3_has_work(tp))) {
Ben Hutchings288379f2009-01-19 16:43:59 -08004714 napi_complete(napi);
David S. Miller6f535762007-10-11 18:08:29 -07004715 tg3_restart_ints(tp);
4716 break;
4717 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004718 }
4719
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004720 return work_done;
David S. Miller6f535762007-10-11 18:08:29 -07004721
4722tx_recovery:
Michael Chan4fd7ab52007-10-12 01:39:50 -07004723 /* work_done is guaranteed to be less than budget. */
Ben Hutchings288379f2009-01-19 16:43:59 -08004724 napi_complete(napi);
David S. Miller6f535762007-10-11 18:08:29 -07004725 schedule_work(&tp->reset_task);
Michael Chan4fd7ab52007-10-12 01:39:50 -07004726 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004727}
4728
David S. Millerf47c11e2005-06-24 20:18:35 -07004729static void tg3_irq_quiesce(struct tg3 *tp)
4730{
4731 BUG_ON(tp->irq_sync);
4732
4733 tp->irq_sync = 1;
4734 smp_mb();
4735
4736 synchronize_irq(tp->pdev->irq);
4737}
4738
4739static inline int tg3_irq_sync(struct tg3 *tp)
4740{
4741 return tp->irq_sync;
4742}
4743
4744/* Fully shutdown all tg3 driver activity elsewhere in the system.
4745 * If irq_sync is non-zero, then the IRQ handler must be synchronized
4746 * with as well. Most of the time, this is not necessary except when
4747 * shutting down the device.
4748 */
4749static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
4750{
Michael Chan46966542007-07-11 19:47:19 -07004751 spin_lock_bh(&tp->lock);
David S. Millerf47c11e2005-06-24 20:18:35 -07004752 if (irq_sync)
4753 tg3_irq_quiesce(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07004754}
4755
4756static inline void tg3_full_unlock(struct tg3 *tp)
4757{
David S. Millerf47c11e2005-06-24 20:18:35 -07004758 spin_unlock_bh(&tp->lock);
4759}
4760
Michael Chanfcfa0a32006-03-20 22:28:41 -08004761/* One-shot MSI handler - Chip automatically disables interrupt
4762 * after sending MSI so driver doesn't have to do it.
4763 */
David Howells7d12e782006-10-05 14:55:46 +01004764static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
Michael Chanfcfa0a32006-03-20 22:28:41 -08004765{
4766 struct net_device *dev = dev_id;
4767 struct tg3 *tp = netdev_priv(dev);
4768
4769 prefetch(tp->hw_status);
4770 prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
4771
4772 if (likely(!tg3_irq_sync(tp)))
Ben Hutchings288379f2009-01-19 16:43:59 -08004773 napi_schedule(&tp->napi);
Michael Chanfcfa0a32006-03-20 22:28:41 -08004774
4775 return IRQ_HANDLED;
4776}
4777
Michael Chan88b06bc22005-04-21 17:13:25 -07004778/* MSI ISR - No need to check for interrupt sharing and no need to
4779 * flush status block and interrupt mailbox. PCI ordering rules
4780 * guarantee that MSI will arrive after the status block.
4781 */
David Howells7d12e782006-10-05 14:55:46 +01004782static irqreturn_t tg3_msi(int irq, void *dev_id)
Michael Chan88b06bc22005-04-21 17:13:25 -07004783{
4784 struct net_device *dev = dev_id;
4785 struct tg3 *tp = netdev_priv(dev);
Michael Chan88b06bc22005-04-21 17:13:25 -07004786
Michael Chan61487482005-09-05 17:53:19 -07004787 prefetch(tp->hw_status);
4788 prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
Michael Chan88b06bc22005-04-21 17:13:25 -07004789 /*
David S. Millerfac9b832005-05-18 22:46:34 -07004790 * Writing any value to intr-mbox-0 clears PCI INTA# and
Michael Chan88b06bc22005-04-21 17:13:25 -07004791 * chip-internal interrupt pending events.
David S. Millerfac9b832005-05-18 22:46:34 -07004792 * Writing non-zero to intr-mbox-0 additional tells the
Michael Chan88b06bc22005-04-21 17:13:25 -07004793 * NIC to stop sending us irqs, engaging "in-intr-handler"
4794 * event coalescing.
4795 */
4796 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Michael Chan61487482005-09-05 17:53:19 -07004797 if (likely(!tg3_irq_sync(tp)))
Ben Hutchings288379f2009-01-19 16:43:59 -08004798 napi_schedule(&tp->napi);
Michael Chan61487482005-09-05 17:53:19 -07004799
Michael Chan88b06bc22005-04-21 17:13:25 -07004800 return IRQ_RETVAL(1);
4801}
4802
David Howells7d12e782006-10-05 14:55:46 +01004803static irqreturn_t tg3_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004804{
4805 struct net_device *dev = dev_id;
4806 struct tg3 *tp = netdev_priv(dev);
4807 struct tg3_hw_status *sblk = tp->hw_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004808 unsigned int handled = 1;
4809
Linus Torvalds1da177e2005-04-16 15:20:36 -07004810 /* In INTx mode, it is possible for the interrupt to arrive at
4811 * the CPU before the status block posted prior to the interrupt.
4812 * Reading the PCI State register will confirm whether the
4813 * interrupt is ours and will flush the status block.
4814 */
Michael Chand18edcb2007-03-24 20:57:11 -07004815 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
4816 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
4817 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
4818 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07004819 goto out;
David S. Millerfac9b832005-05-18 22:46:34 -07004820 }
Michael Chand18edcb2007-03-24 20:57:11 -07004821 }
4822
4823 /*
4824 * Writing any value to intr-mbox-0 clears PCI INTA# and
4825 * chip-internal interrupt pending events.
4826 * Writing non-zero to intr-mbox-0 additional tells the
4827 * NIC to stop sending us irqs, engaging "in-intr-handler"
4828 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07004829 *
4830 * Flush the mailbox to de-assert the IRQ immediately to prevent
4831 * spurious interrupts. The flush impacts performance but
4832 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07004833 */
Michael Chanc04cb342007-05-07 00:26:15 -07004834 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Michael Chand18edcb2007-03-24 20:57:11 -07004835 if (tg3_irq_sync(tp))
4836 goto out;
4837 sblk->status &= ~SD_STATUS_UPDATED;
4838 if (likely(tg3_has_work(tp))) {
4839 prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
Ben Hutchings288379f2009-01-19 16:43:59 -08004840 napi_schedule(&tp->napi);
Michael Chand18edcb2007-03-24 20:57:11 -07004841 } else {
4842 /* No work, shared interrupt perhaps? re-enable
4843 * interrupts, and flush that PCI write
4844 */
4845 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
4846 0x00000000);
David S. Millerfac9b832005-05-18 22:46:34 -07004847 }
David S. Millerf47c11e2005-06-24 20:18:35 -07004848out:
David S. Millerfac9b832005-05-18 22:46:34 -07004849 return IRQ_RETVAL(handled);
4850}
4851
David Howells7d12e782006-10-05 14:55:46 +01004852static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
David S. Millerfac9b832005-05-18 22:46:34 -07004853{
4854 struct net_device *dev = dev_id;
4855 struct tg3 *tp = netdev_priv(dev);
4856 struct tg3_hw_status *sblk = tp->hw_status;
David S. Millerfac9b832005-05-18 22:46:34 -07004857 unsigned int handled = 1;
4858
David S. Millerfac9b832005-05-18 22:46:34 -07004859 /* In INTx mode, it is possible for the interrupt to arrive at
4860 * the CPU before the status block posted prior to the interrupt.
4861 * Reading the PCI State register will confirm whether the
4862 * interrupt is ours and will flush the status block.
4863 */
Matt Carlson624f8e52009-04-20 06:55:01 +00004864 if (unlikely(sblk->status_tag == tp->last_irq_tag)) {
Michael Chand18edcb2007-03-24 20:57:11 -07004865 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
4866 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
4867 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07004868 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004869 }
Michael Chand18edcb2007-03-24 20:57:11 -07004870 }
4871
4872 /*
4873 * writing any value to intr-mbox-0 clears PCI INTA# and
4874 * chip-internal interrupt pending events.
4875 * writing non-zero to intr-mbox-0 additional tells the
4876 * NIC to stop sending us irqs, engaging "in-intr-handler"
4877 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07004878 *
4879 * Flush the mailbox to de-assert the IRQ immediately to prevent
4880 * spurious interrupts. The flush impacts performance but
4881 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07004882 */
Michael Chanc04cb342007-05-07 00:26:15 -07004883 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Matt Carlson624f8e52009-04-20 06:55:01 +00004884
4885 /*
4886 * In a shared interrupt configuration, sometimes other devices'
4887 * interrupts will scream. We record the current status tag here
4888 * so that the above check can report that the screaming interrupts
4889 * are unhandled. Eventually they will be silenced.
4890 */
4891 tp->last_irq_tag = sblk->status_tag;
4892
Michael Chand18edcb2007-03-24 20:57:11 -07004893 if (tg3_irq_sync(tp))
4894 goto out;
Matt Carlson624f8e52009-04-20 06:55:01 +00004895
4896 prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
4897
4898 napi_schedule(&tp->napi);
4899
David S. Millerf47c11e2005-06-24 20:18:35 -07004900out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07004901 return IRQ_RETVAL(handled);
4902}
4903
Michael Chan79381092005-04-21 17:13:59 -07004904/* ISR for interrupt test */
David Howells7d12e782006-10-05 14:55:46 +01004905static irqreturn_t tg3_test_isr(int irq, void *dev_id)
Michael Chan79381092005-04-21 17:13:59 -07004906{
4907 struct net_device *dev = dev_id;
4908 struct tg3 *tp = netdev_priv(dev);
4909 struct tg3_hw_status *sblk = tp->hw_status;
4910
Michael Chanf9804dd2005-09-27 12:13:10 -07004911 if ((sblk->status & SD_STATUS_UPDATED) ||
4912 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
Michael Chanb16250e2006-09-27 16:10:14 -07004913 tg3_disable_ints(tp);
Michael Chan79381092005-04-21 17:13:59 -07004914 return IRQ_RETVAL(1);
4915 }
4916 return IRQ_RETVAL(0);
4917}
4918
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07004919static int tg3_init_hw(struct tg3 *, int);
Michael Chan944d9802005-05-29 14:57:48 -07004920static int tg3_halt(struct tg3 *, int, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004921
Michael Chanb9ec6c12006-07-25 16:37:27 -07004922/* Restart hardware after configuration changes, self-test, etc.
4923 * Invoked with tp->lock held.
4924 */
4925static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
Eric Dumazet78c61462008-04-24 23:33:06 -07004926 __releases(tp->lock)
4927 __acquires(tp->lock)
Michael Chanb9ec6c12006-07-25 16:37:27 -07004928{
4929 int err;
4930
4931 err = tg3_init_hw(tp, reset_phy);
4932 if (err) {
4933 printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
4934 "aborting.\n", tp->dev->name);
4935 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
4936 tg3_full_unlock(tp);
4937 del_timer_sync(&tp->timer);
4938 tp->irq_sync = 0;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004939 napi_enable(&tp->napi);
Michael Chanb9ec6c12006-07-25 16:37:27 -07004940 dev_close(tp->dev);
4941 tg3_full_lock(tp, 0);
4942 }
4943 return err;
4944}
4945
Linus Torvalds1da177e2005-04-16 15:20:36 -07004946#ifdef CONFIG_NET_POLL_CONTROLLER
4947static void tg3_poll_controller(struct net_device *dev)
4948{
Michael Chan88b06bc22005-04-21 17:13:25 -07004949 struct tg3 *tp = netdev_priv(dev);
4950
David Howells7d12e782006-10-05 14:55:46 +01004951 tg3_interrupt(tp->pdev->irq, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004952}
4953#endif
4954
David Howellsc4028952006-11-22 14:57:56 +00004955static void tg3_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004956{
David Howellsc4028952006-11-22 14:57:56 +00004957 struct tg3 *tp = container_of(work, struct tg3, reset_task);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07004958 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004959 unsigned int restart_timer;
4960
Michael Chan7faa0062006-02-02 17:29:28 -08004961 tg3_full_lock(tp, 0);
Michael Chan7faa0062006-02-02 17:29:28 -08004962
4963 if (!netif_running(tp->dev)) {
Michael Chan7faa0062006-02-02 17:29:28 -08004964 tg3_full_unlock(tp);
4965 return;
4966 }
4967
4968 tg3_full_unlock(tp);
4969
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07004970 tg3_phy_stop(tp);
4971
Linus Torvalds1da177e2005-04-16 15:20:36 -07004972 tg3_netif_stop(tp);
4973
David S. Millerf47c11e2005-06-24 20:18:35 -07004974 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004975
4976 restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
4977 tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
4978
Michael Chandf3e6542006-05-26 17:48:07 -07004979 if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
4980 tp->write32_tx_mbox = tg3_write32_tx_mbox;
4981 tp->write32_rx_mbox = tg3_write_flush_reg32;
4982 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
4983 tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
4984 }
4985
Michael Chan944d9802005-05-29 14:57:48 -07004986 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07004987 err = tg3_init_hw(tp, 1);
4988 if (err)
Michael Chanb9ec6c12006-07-25 16:37:27 -07004989 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004990
4991 tg3_netif_start(tp);
4992
Linus Torvalds1da177e2005-04-16 15:20:36 -07004993 if (restart_timer)
4994 mod_timer(&tp->timer, jiffies + 1);
Michael Chan7faa0062006-02-02 17:29:28 -08004995
Michael Chanb9ec6c12006-07-25 16:37:27 -07004996out:
Michael Chan7faa0062006-02-02 17:29:28 -08004997 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07004998
4999 if (!err)
5000 tg3_phy_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005001}
5002
Michael Chanb0408752007-02-13 12:18:30 -08005003static void tg3_dump_short_state(struct tg3 *tp)
5004{
5005 printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
5006 tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
5007 printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
5008 tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
5009}
5010
Linus Torvalds1da177e2005-04-16 15:20:36 -07005011static void tg3_tx_timeout(struct net_device *dev)
5012{
5013 struct tg3 *tp = netdev_priv(dev);
5014
Michael Chanb0408752007-02-13 12:18:30 -08005015 if (netif_msg_tx_err(tp)) {
Michael Chan9f88f292006-12-07 00:22:54 -08005016 printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
5017 dev->name);
Michael Chanb0408752007-02-13 12:18:30 -08005018 tg3_dump_short_state(tp);
5019 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005020
5021 schedule_work(&tp->reset_task);
5022}
5023
Michael Chanc58ec932005-09-17 00:46:27 -07005024/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5025static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5026{
5027 u32 base = (u32) mapping & 0xffffffff;
5028
5029 return ((base > 0xffffdcc0) &&
5030 (base + len + 8 < base));
5031}
5032
Michael Chan72f2afb2006-03-06 19:28:35 -08005033/* Test for DMA addresses > 40-bit */
5034static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5035 int len)
5036{
5037#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
Michael Chan6728a8e2006-03-27 23:16:49 -08005038 if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
Yang Hongyang50cf1562009-04-06 19:01:14 -07005039 return (((u64) mapping + len) > DMA_BIT_MASK(40));
Michael Chan72f2afb2006-03-06 19:28:35 -08005040 return 0;
5041#else
5042 return 0;
5043#endif
5044}
5045
Linus Torvalds1da177e2005-04-16 15:20:36 -07005046static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
5047
Michael Chan72f2afb2006-03-06 19:28:35 -08005048/* Workaround 4GB and 40-bit hardware DMA bugs. */
5049static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
Michael Chanc58ec932005-09-17 00:46:27 -07005050 u32 last_plus_one, u32 *start,
5051 u32 base_flags, u32 mss)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005052{
Matt Carlson41588ba2008-04-19 18:12:33 -07005053 struct sk_buff *new_skb;
Michael Chanc58ec932005-09-17 00:46:27 -07005054 dma_addr_t new_addr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005055 u32 entry = *start;
Michael Chanc58ec932005-09-17 00:46:27 -07005056 int i, ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005057
Matt Carlson41588ba2008-04-19 18:12:33 -07005058 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5059 new_skb = skb_copy(skb, GFP_ATOMIC);
5060 else {
5061 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5062
5063 new_skb = skb_copy_expand(skb,
5064 skb_headroom(skb) + more_headroom,
5065 skb_tailroom(skb), GFP_ATOMIC);
5066 }
5067
Linus Torvalds1da177e2005-04-16 15:20:36 -07005068 if (!new_skb) {
Michael Chanc58ec932005-09-17 00:46:27 -07005069 ret = -1;
5070 } else {
5071 /* New SKB is guaranteed to be linear. */
5072 entry = *start;
David S. Miller90079ce2008-09-11 04:52:51 -07005073 ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
Eric Dumazet042a53a2009-06-05 04:04:16 +00005074 new_addr = skb_shinfo(new_skb)->dma_head;
David S. Miller90079ce2008-09-11 04:52:51 -07005075
Michael Chanc58ec932005-09-17 00:46:27 -07005076 /* Make sure new skb does not cross any 4G boundaries.
5077 * Drop the packet if it does.
5078 */
David S. Miller90079ce2008-09-11 04:52:51 -07005079 if (ret || tg3_4g_overflow_test(new_addr, new_skb->len)) {
David S. Miller638266f2008-09-11 15:45:19 -07005080 if (!ret)
5081 skb_dma_unmap(&tp->pdev->dev, new_skb,
5082 DMA_TO_DEVICE);
Michael Chanc58ec932005-09-17 00:46:27 -07005083 ret = -1;
5084 dev_kfree_skb(new_skb);
5085 new_skb = NULL;
5086 } else {
5087 tg3_set_txd(tp, entry, new_addr, new_skb->len,
5088 base_flags, 1 | (mss << 1));
5089 *start = NEXT_TX(entry);
5090 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005091 }
5092
Linus Torvalds1da177e2005-04-16 15:20:36 -07005093 /* Now clean up the sw ring entries. */
5094 i = 0;
5095 while (entry != last_plus_one) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005096 if (i == 0) {
5097 tp->tx_buffers[entry].skb = new_skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005098 } else {
5099 tp->tx_buffers[entry].skb = NULL;
5100 }
5101 entry = NEXT_TX(entry);
5102 i++;
5103 }
5104
David S. Miller90079ce2008-09-11 04:52:51 -07005105 skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005106 dev_kfree_skb(skb);
5107
Michael Chanc58ec932005-09-17 00:46:27 -07005108 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005109}
5110
5111static void tg3_set_txd(struct tg3 *tp, int entry,
5112 dma_addr_t mapping, int len, u32 flags,
5113 u32 mss_and_is_end)
5114{
5115 struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
5116 int is_end = (mss_and_is_end & 0x1);
5117 u32 mss = (mss_and_is_end >> 1);
5118 u32 vlan_tag = 0;
5119
5120 if (is_end)
5121 flags |= TXD_FLAG_END;
5122 if (flags & TXD_FLAG_VLAN) {
5123 vlan_tag = flags >> 16;
5124 flags &= 0xffff;
5125 }
5126 vlan_tag |= (mss << TXD_MSS_SHIFT);
5127
5128 txd->addr_hi = ((u64) mapping >> 32);
5129 txd->addr_lo = ((u64) mapping & 0xffffffff);
5130 txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
5131 txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
5132}
5133
Michael Chan5a6f3072006-03-20 22:28:05 -08005134/* hard_start_xmit for devices that don't have any bugs and
5135 * support TG3_FLG2_HW_TSO_2 only.
5136 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005137static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
5138{
5139 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005140 u32 len, entry, base_flags, mss;
David S. Miller90079ce2008-09-11 04:52:51 -07005141 struct skb_shared_info *sp;
5142 dma_addr_t mapping;
Michael Chan5a6f3072006-03-20 22:28:05 -08005143
5144 len = skb_headlen(skb);
5145
Michael Chan00b70502006-06-17 21:58:45 -07005146 /* We are running in BH disabled context with netif_tx_lock
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005147 * and TX reclaim runs via tp->napi.poll inside of a software
Michael Chan5a6f3072006-03-20 22:28:05 -08005148 * interrupt. Furthermore, IRQ processing runs lockless so we have
5149 * no IRQ context deadlocks to worry about either. Rejoice!
5150 */
Michael Chan1b2a7202006-08-07 21:46:02 -07005151 if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
Michael Chan5a6f3072006-03-20 22:28:05 -08005152 if (!netif_queue_stopped(dev)) {
5153 netif_stop_queue(dev);
5154
5155 /* This is a hard error, log it. */
5156 printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
5157 "queue awake!\n", dev->name);
5158 }
Michael Chan5a6f3072006-03-20 22:28:05 -08005159 return NETDEV_TX_BUSY;
5160 }
5161
5162 entry = tp->tx_prod;
5163 base_flags = 0;
Michael Chan5a6f3072006-03-20 22:28:05 -08005164 mss = 0;
Matt Carlsonc13e3712007-05-05 11:50:04 -07005165 if ((mss = skb_shinfo(skb)->gso_size) != 0) {
Michael Chan5a6f3072006-03-20 22:28:05 -08005166 int tcp_opt_len, ip_tcp_len;
5167
5168 if (skb_header_cloned(skb) &&
5169 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5170 dev_kfree_skb(skb);
5171 goto out_unlock;
5172 }
5173
Michael Chanb0026622006-07-03 19:42:14 -07005174 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
5175 mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
5176 else {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005177 struct iphdr *iph = ip_hdr(skb);
5178
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07005179 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -03005180 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
Michael Chanb0026622006-07-03 19:42:14 -07005181
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005182 iph->check = 0;
5183 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
Michael Chanb0026622006-07-03 19:42:14 -07005184 mss |= (ip_tcp_len + tcp_opt_len) << 9;
5185 }
Michael Chan5a6f3072006-03-20 22:28:05 -08005186
5187 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5188 TXD_FLAG_CPU_POST_DMA);
5189
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07005190 tcp_hdr(skb)->check = 0;
Michael Chan5a6f3072006-03-20 22:28:05 -08005191
Michael Chan5a6f3072006-03-20 22:28:05 -08005192 }
Patrick McHardy84fa7932006-08-29 16:44:56 -07005193 else if (skb->ip_summed == CHECKSUM_PARTIAL)
Michael Chan5a6f3072006-03-20 22:28:05 -08005194 base_flags |= TXD_FLAG_TCPUDP_CSUM;
Michael Chan5a6f3072006-03-20 22:28:05 -08005195#if TG3_VLAN_TAG_USED
5196 if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
5197 base_flags |= (TXD_FLAG_VLAN |
5198 (vlan_tx_tag_get(skb) << 16));
5199#endif
5200
David S. Miller90079ce2008-09-11 04:52:51 -07005201 if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
5202 dev_kfree_skb(skb);
5203 goto out_unlock;
5204 }
5205
5206 sp = skb_shinfo(skb);
5207
Eric Dumazet042a53a2009-06-05 04:04:16 +00005208 mapping = sp->dma_head;
Michael Chan5a6f3072006-03-20 22:28:05 -08005209
5210 tp->tx_buffers[entry].skb = skb;
Michael Chan5a6f3072006-03-20 22:28:05 -08005211
5212 tg3_set_txd(tp, entry, mapping, len, base_flags,
5213 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5214
5215 entry = NEXT_TX(entry);
5216
5217 /* Now loop through additional data fragments, and queue them. */
5218 if (skb_shinfo(skb)->nr_frags > 0) {
5219 unsigned int i, last;
5220
5221 last = skb_shinfo(skb)->nr_frags - 1;
5222 for (i = 0; i <= last; i++) {
5223 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5224
5225 len = frag->size;
Eric Dumazet042a53a2009-06-05 04:04:16 +00005226 mapping = sp->dma_maps[i];
Michael Chan5a6f3072006-03-20 22:28:05 -08005227 tp->tx_buffers[entry].skb = NULL;
Michael Chan5a6f3072006-03-20 22:28:05 -08005228
5229 tg3_set_txd(tp, entry, mapping, len,
5230 base_flags, (i == last) | (mss << 1));
5231
5232 entry = NEXT_TX(entry);
5233 }
5234 }
5235
5236 /* Packets are ready, update Tx producer idx local and on card. */
5237 tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
5238
5239 tp->tx_prod = entry;
Michael Chan1b2a7202006-08-07 21:46:02 -07005240 if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
Michael Chan5a6f3072006-03-20 22:28:05 -08005241 netif_stop_queue(dev);
Ranjit Manomohan42952232006-10-18 20:54:26 -07005242 if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
Michael Chan5a6f3072006-03-20 22:28:05 -08005243 netif_wake_queue(tp->dev);
5244 }
5245
5246out_unlock:
Eric Dumazetcdd0db02009-05-28 00:00:41 +00005247 mmiowb();
Michael Chan5a6f3072006-03-20 22:28:05 -08005248
5249 return NETDEV_TX_OK;
5250}
5251
Michael Chan52c0fd82006-06-29 20:15:54 -07005252static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
5253
5254/* Use GSO to workaround a rare TSO bug that may be triggered when the
5255 * TSO header is greater than 80 bytes.
5256 */
5257static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
5258{
5259 struct sk_buff *segs, *nskb;
5260
5261 /* Estimate the number of fragments in the worst case */
Michael Chan1b2a7202006-08-07 21:46:02 -07005262 if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
Michael Chan52c0fd82006-06-29 20:15:54 -07005263 netif_stop_queue(tp->dev);
Michael Chan7f62ad52007-02-20 23:25:40 -08005264 if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
5265 return NETDEV_TX_BUSY;
5266
5267 netif_wake_queue(tp->dev);
Michael Chan52c0fd82006-06-29 20:15:54 -07005268 }
5269
5270 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
Hirofumi Nakagawa801678c2008-04-29 01:03:09 -07005271 if (IS_ERR(segs))
Michael Chan52c0fd82006-06-29 20:15:54 -07005272 goto tg3_tso_bug_end;
5273
5274 do {
5275 nskb = segs;
5276 segs = segs->next;
5277 nskb->next = NULL;
5278 tg3_start_xmit_dma_bug(nskb, tp->dev);
5279 } while (segs);
5280
5281tg3_tso_bug_end:
5282 dev_kfree_skb(skb);
5283
5284 return NETDEV_TX_OK;
5285}
Michael Chan52c0fd82006-06-29 20:15:54 -07005286
Michael Chan5a6f3072006-03-20 22:28:05 -08005287/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
5288 * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
5289 */
5290static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
5291{
5292 struct tg3 *tp = netdev_priv(dev);
Michael Chan5a6f3072006-03-20 22:28:05 -08005293 u32 len, entry, base_flags, mss;
David S. Miller90079ce2008-09-11 04:52:51 -07005294 struct skb_shared_info *sp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005295 int would_hit_hwbug;
David S. Miller90079ce2008-09-11 04:52:51 -07005296 dma_addr_t mapping;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005297
5298 len = skb_headlen(skb);
5299
Michael Chan00b70502006-06-17 21:58:45 -07005300 /* We are running in BH disabled context with netif_tx_lock
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005301 * and TX reclaim runs via tp->napi.poll inside of a software
David S. Millerf47c11e2005-06-24 20:18:35 -07005302 * interrupt. Furthermore, IRQ processing runs lockless so we have
5303 * no IRQ context deadlocks to worry about either. Rejoice!
Linus Torvalds1da177e2005-04-16 15:20:36 -07005304 */
Michael Chan1b2a7202006-08-07 21:46:02 -07005305 if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
Stephen Hemminger1f064a82005-12-06 17:36:44 -08005306 if (!netif_queue_stopped(dev)) {
5307 netif_stop_queue(dev);
5308
5309 /* This is a hard error, log it. */
5310 printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
5311 "queue awake!\n", dev->name);
5312 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005313 return NETDEV_TX_BUSY;
5314 }
5315
5316 entry = tp->tx_prod;
5317 base_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07005318 if (skb->ip_summed == CHECKSUM_PARTIAL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005319 base_flags |= TXD_FLAG_TCPUDP_CSUM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005320 mss = 0;
Matt Carlsonc13e3712007-05-05 11:50:04 -07005321 if ((mss = skb_shinfo(skb)->gso_size) != 0) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005322 struct iphdr *iph;
Michael Chan52c0fd82006-06-29 20:15:54 -07005323 int tcp_opt_len, ip_tcp_len, hdr_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005324
5325 if (skb_header_cloned(skb) &&
5326 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5327 dev_kfree_skb(skb);
5328 goto out_unlock;
5329 }
5330
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07005331 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -03005332 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005333
Michael Chan52c0fd82006-06-29 20:15:54 -07005334 hdr_len = ip_tcp_len + tcp_opt_len;
5335 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
Michael Chan7f62ad52007-02-20 23:25:40 -08005336 (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
Michael Chan52c0fd82006-06-29 20:15:54 -07005337 return (tg3_tso_bug(tp, skb));
5338
Linus Torvalds1da177e2005-04-16 15:20:36 -07005339 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5340 TXD_FLAG_CPU_POST_DMA);
5341
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005342 iph = ip_hdr(skb);
5343 iph->check = 0;
5344 iph->tot_len = htons(mss + hdr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005345 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07005346 tcp_hdr(skb)->check = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005347 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07005348 } else
5349 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5350 iph->daddr, 0,
5351 IPPROTO_TCP,
5352 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005353
5354 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
5355 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005356 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005357 int tsflags;
5358
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005359 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005360 mss |= (tsflags << 11);
5361 }
5362 } else {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005363 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005364 int tsflags;
5365
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005366 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005367 base_flags |= tsflags << 12;
5368 }
5369 }
5370 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005371#if TG3_VLAN_TAG_USED
5372 if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
5373 base_flags |= (TXD_FLAG_VLAN |
5374 (vlan_tx_tag_get(skb) << 16));
5375#endif
5376
David S. Miller90079ce2008-09-11 04:52:51 -07005377 if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
5378 dev_kfree_skb(skb);
5379 goto out_unlock;
5380 }
5381
5382 sp = skb_shinfo(skb);
5383
Eric Dumazet042a53a2009-06-05 04:04:16 +00005384 mapping = sp->dma_head;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005385
5386 tp->tx_buffers[entry].skb = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005387
5388 would_hit_hwbug = 0;
5389
Matt Carlson41588ba2008-04-19 18:12:33 -07005390 if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
5391 would_hit_hwbug = 1;
5392 else if (tg3_4g_overflow_test(mapping, len))
Michael Chanc58ec932005-09-17 00:46:27 -07005393 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005394
5395 tg3_set_txd(tp, entry, mapping, len, base_flags,
5396 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5397
5398 entry = NEXT_TX(entry);
5399
5400 /* Now loop through additional data fragments, and queue them. */
5401 if (skb_shinfo(skb)->nr_frags > 0) {
5402 unsigned int i, last;
5403
5404 last = skb_shinfo(skb)->nr_frags - 1;
5405 for (i = 0; i <= last; i++) {
5406 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5407
5408 len = frag->size;
Eric Dumazet042a53a2009-06-05 04:04:16 +00005409 mapping = sp->dma_maps[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005410
5411 tp->tx_buffers[entry].skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005412
Michael Chanc58ec932005-09-17 00:46:27 -07005413 if (tg3_4g_overflow_test(mapping, len))
5414 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005415
Michael Chan72f2afb2006-03-06 19:28:35 -08005416 if (tg3_40bit_overflow_test(tp, mapping, len))
5417 would_hit_hwbug = 1;
5418
Linus Torvalds1da177e2005-04-16 15:20:36 -07005419 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
5420 tg3_set_txd(tp, entry, mapping, len,
5421 base_flags, (i == last)|(mss << 1));
5422 else
5423 tg3_set_txd(tp, entry, mapping, len,
5424 base_flags, (i == last));
5425
5426 entry = NEXT_TX(entry);
5427 }
5428 }
5429
5430 if (would_hit_hwbug) {
5431 u32 last_plus_one = entry;
5432 u32 start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005433
Michael Chanc58ec932005-09-17 00:46:27 -07005434 start = entry - 1 - skb_shinfo(skb)->nr_frags;
5435 start &= (TG3_TX_RING_SIZE - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005436
5437 /* If the workaround fails due to memory/mapping
5438 * failure, silently drop this packet.
5439 */
Michael Chan72f2afb2006-03-06 19:28:35 -08005440 if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
Michael Chanc58ec932005-09-17 00:46:27 -07005441 &start, base_flags, mss))
Linus Torvalds1da177e2005-04-16 15:20:36 -07005442 goto out_unlock;
5443
5444 entry = start;
5445 }
5446
5447 /* Packets are ready, update Tx producer idx local and on card. */
5448 tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
5449
5450 tp->tx_prod = entry;
Michael Chan1b2a7202006-08-07 21:46:02 -07005451 if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005452 netif_stop_queue(dev);
Ranjit Manomohan42952232006-10-18 20:54:26 -07005453 if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
Michael Chan51b91462005-09-01 17:41:28 -07005454 netif_wake_queue(tp->dev);
5455 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005456
5457out_unlock:
Eric Dumazetcdd0db02009-05-28 00:00:41 +00005458 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005459
5460 return NETDEV_TX_OK;
5461}
5462
5463static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
5464 int new_mtu)
5465{
5466 dev->mtu = new_mtu;
5467
Michael Chanef7f5ec2005-07-25 12:32:25 -07005468 if (new_mtu > ETH_DATA_LEN) {
Michael Chana4e2b342005-10-26 15:46:52 -07005469 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
Michael Chanef7f5ec2005-07-25 12:32:25 -07005470 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
5471 ethtool_op_set_tso(dev, 0);
5472 }
5473 else
5474 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
5475 } else {
Michael Chana4e2b342005-10-26 15:46:52 -07005476 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
Michael Chanef7f5ec2005-07-25 12:32:25 -07005477 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
Michael Chan0f893dc2005-07-25 12:30:38 -07005478 tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
Michael Chanef7f5ec2005-07-25 12:32:25 -07005479 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005480}
5481
5482static int tg3_change_mtu(struct net_device *dev, int new_mtu)
5483{
5484 struct tg3 *tp = netdev_priv(dev);
Michael Chanb9ec6c12006-07-25 16:37:27 -07005485 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005486
5487 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
5488 return -EINVAL;
5489
5490 if (!netif_running(dev)) {
5491 /* We'll just catch it later when the
5492 * device is up'd.
5493 */
5494 tg3_set_mtu(dev, tp, new_mtu);
5495 return 0;
5496 }
5497
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005498 tg3_phy_stop(tp);
5499
Linus Torvalds1da177e2005-04-16 15:20:36 -07005500 tg3_netif_stop(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07005501
5502 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005503
Michael Chan944d9802005-05-29 14:57:48 -07005504 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005505
5506 tg3_set_mtu(dev, tp, new_mtu);
5507
Michael Chanb9ec6c12006-07-25 16:37:27 -07005508 err = tg3_restart_hw(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005509
Michael Chanb9ec6c12006-07-25 16:37:27 -07005510 if (!err)
5511 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005512
David S. Millerf47c11e2005-06-24 20:18:35 -07005513 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005514
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005515 if (!err)
5516 tg3_phy_start(tp);
5517
Michael Chanb9ec6c12006-07-25 16:37:27 -07005518 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005519}
5520
Matt Carlson21f581a2009-08-28 14:00:25 +00005521static void tg3_rx_prodring_free(struct tg3 *tp,
5522 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005523{
5524 struct ring_info *rxp;
5525 int i;
5526
5527 for (i = 0; i < TG3_RX_RING_SIZE; i++) {
Matt Carlson21f581a2009-08-28 14:00:25 +00005528 rxp = &tpr->rx_std_buffers[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005529
5530 if (rxp->skb == NULL)
5531 continue;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00005532
Linus Torvalds1da177e2005-04-16 15:20:36 -07005533 pci_unmap_single(tp->pdev,
5534 pci_unmap_addr(rxp, mapping),
Matt Carlson287be122009-08-28 13:58:46 +00005535 tp->rx_pkt_map_sz,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005536 PCI_DMA_FROMDEVICE);
5537 dev_kfree_skb_any(rxp->skb);
5538 rxp->skb = NULL;
5539 }
5540
Matt Carlsoncf7a7292009-08-28 13:59:57 +00005541 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
5542 for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
Matt Carlson21f581a2009-08-28 14:00:25 +00005543 rxp = &tpr->rx_jmb_buffers[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005544
Matt Carlsoncf7a7292009-08-28 13:59:57 +00005545 if (rxp->skb == NULL)
5546 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005547
Matt Carlsoncf7a7292009-08-28 13:59:57 +00005548 pci_unmap_single(tp->pdev,
5549 pci_unmap_addr(rxp, mapping),
5550 TG3_RX_JMB_MAP_SZ,
5551 PCI_DMA_FROMDEVICE);
5552 dev_kfree_skb_any(rxp->skb);
5553 rxp->skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005554 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005555 }
5556}
5557
5558/* Initialize tx/rx rings for packet processing.
5559 *
5560 * The chip has been shut down and the driver detached from
5561 * the networking, so no interrupts or new tx packets will
5562 * end up in the driver. tp->{tx,}lock are held and thus
5563 * we may not sleep.
5564 */
Matt Carlson21f581a2009-08-28 14:00:25 +00005565static int tg3_rx_prodring_alloc(struct tg3 *tp,
5566 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005567{
Matt Carlson287be122009-08-28 13:58:46 +00005568 u32 i, rx_pkt_dma_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005569
Linus Torvalds1da177e2005-04-16 15:20:36 -07005570 /* Zero out all descriptors. */
Matt Carlson21f581a2009-08-28 14:00:25 +00005571 memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005572
Matt Carlson287be122009-08-28 13:58:46 +00005573 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
Michael Chana4e2b342005-10-26 15:46:52 -07005574 if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
Matt Carlson287be122009-08-28 13:58:46 +00005575 tp->dev->mtu > ETH_DATA_LEN)
5576 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
5577 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
Michael Chan7e72aad2005-07-25 12:31:17 -07005578
Linus Torvalds1da177e2005-04-16 15:20:36 -07005579 /* Initialize invariants of the rings, we only set this
5580 * stuff once. This works because the card does not
5581 * write into the rx buffer posting rings.
5582 */
5583 for (i = 0; i < TG3_RX_RING_SIZE; i++) {
5584 struct tg3_rx_buffer_desc *rxd;
5585
Matt Carlson21f581a2009-08-28 14:00:25 +00005586 rxd = &tpr->rx_std[i];
Matt Carlson287be122009-08-28 13:58:46 +00005587 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005588 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
5589 rxd->opaque = (RXD_OPAQUE_RING_STD |
5590 (i << RXD_OPAQUE_INDEX_SHIFT));
5591 }
5592
Matt Carlsoncf7a7292009-08-28 13:59:57 +00005593 /* Now allocate fresh SKBs for each rx ring. */
5594 for (i = 0; i < tp->rx_pending; i++) {
5595 if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
5596 printk(KERN_WARNING PFX
5597 "%s: Using a smaller RX standard ring, "
5598 "only %d out of %d buffers were allocated "
5599 "successfully.\n",
5600 tp->dev->name, i, tp->rx_pending);
5601 if (i == 0)
5602 goto initfail;
5603 tp->rx_pending = i;
5604 break;
5605 }
5606 }
5607
5608 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
5609 goto done;
5610
Matt Carlson21f581a2009-08-28 14:00:25 +00005611 memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00005612
Michael Chan0f893dc2005-07-25 12:30:38 -07005613 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005614 for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
5615 struct tg3_rx_buffer_desc *rxd;
5616
Matt Carlson21f581a2009-08-28 14:00:25 +00005617 rxd = &tpr->rx_jmb[i];
Matt Carlson287be122009-08-28 13:58:46 +00005618 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005619 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
5620 RXD_FLAG_JUMBO;
5621 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
5622 (i << RXD_OPAQUE_INDEX_SHIFT));
5623 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005624
Linus Torvalds1da177e2005-04-16 15:20:36 -07005625 for (i = 0; i < tp->rx_jumbo_pending; i++) {
5626 if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
Michael Chan32d8c572006-07-25 16:38:29 -07005627 -1, i) < 0) {
5628 printk(KERN_WARNING PFX
5629 "%s: Using a smaller RX jumbo ring, "
5630 "only %d out of %d buffers were "
5631 "allocated successfully.\n",
5632 tp->dev->name, i, tp->rx_jumbo_pending);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00005633 if (i == 0)
5634 goto initfail;
Michael Chan32d8c572006-07-25 16:38:29 -07005635 tp->rx_jumbo_pending = i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005636 break;
Michael Chan32d8c572006-07-25 16:38:29 -07005637 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005638 }
5639 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00005640
5641done:
Michael Chan32d8c572006-07-25 16:38:29 -07005642 return 0;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00005643
5644initfail:
Matt Carlson21f581a2009-08-28 14:00:25 +00005645 tg3_rx_prodring_free(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00005646 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005647}
5648
Matt Carlson21f581a2009-08-28 14:00:25 +00005649static void tg3_rx_prodring_fini(struct tg3 *tp,
5650 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005651{
Matt Carlson21f581a2009-08-28 14:00:25 +00005652 kfree(tpr->rx_std_buffers);
5653 tpr->rx_std_buffers = NULL;
5654 kfree(tpr->rx_jmb_buffers);
5655 tpr->rx_jmb_buffers = NULL;
5656 if (tpr->rx_std) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005657 pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
Matt Carlson21f581a2009-08-28 14:00:25 +00005658 tpr->rx_std, tpr->rx_std_mapping);
5659 tpr->rx_std = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005660 }
Matt Carlson21f581a2009-08-28 14:00:25 +00005661 if (tpr->rx_jmb) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005662 pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
Matt Carlson21f581a2009-08-28 14:00:25 +00005663 tpr->rx_jmb, tpr->rx_jmb_mapping);
5664 tpr->rx_jmb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005665 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00005666}
5667
Matt Carlson21f581a2009-08-28 14:00:25 +00005668static int tg3_rx_prodring_init(struct tg3 *tp,
5669 struct tg3_rx_prodring_set *tpr)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00005670{
Matt Carlson21f581a2009-08-28 14:00:25 +00005671 tpr->rx_std_buffers = kzalloc(sizeof(struct ring_info) *
5672 TG3_RX_RING_SIZE, GFP_KERNEL);
5673 if (!tpr->rx_std_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00005674 return -ENOMEM;
5675
Matt Carlson21f581a2009-08-28 14:00:25 +00005676 tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
5677 &tpr->rx_std_mapping);
5678 if (!tpr->rx_std)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00005679 goto err_out;
5680
5681 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
Matt Carlson21f581a2009-08-28 14:00:25 +00005682 tpr->rx_jmb_buffers = kzalloc(sizeof(struct ring_info) *
5683 TG3_RX_JUMBO_RING_SIZE,
5684 GFP_KERNEL);
5685 if (!tpr->rx_jmb_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00005686 goto err_out;
5687
Matt Carlson21f581a2009-08-28 14:00:25 +00005688 tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
5689 TG3_RX_JUMBO_RING_BYTES,
5690 &tpr->rx_jmb_mapping);
5691 if (!tpr->rx_jmb)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00005692 goto err_out;
5693 }
5694
5695 return 0;
5696
5697err_out:
Matt Carlson21f581a2009-08-28 14:00:25 +00005698 tg3_rx_prodring_fini(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00005699 return -ENOMEM;
5700}
5701
5702/* Free up pending packets in all rx/tx rings.
5703 *
5704 * The chip has been shut down and the driver detached from
5705 * the networking, so no interrupts or new tx packets will
5706 * end up in the driver. tp->{tx,}lock is not held and we are not
5707 * in an interrupt context and thus may sleep.
5708 */
5709static void tg3_free_rings(struct tg3 *tp)
5710{
5711 int i;
5712
5713 for (i = 0; i < TG3_TX_RING_SIZE; ) {
5714 struct tx_ring_info *txp;
5715 struct sk_buff *skb;
5716
5717 txp = &tp->tx_buffers[i];
5718 skb = txp->skb;
5719
5720 if (skb == NULL) {
5721 i++;
5722 continue;
5723 }
5724
5725 skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
5726
5727 txp->skb = NULL;
5728
5729 i += skb_shinfo(skb)->nr_frags + 1;
5730
5731 dev_kfree_skb_any(skb);
5732 }
5733
Matt Carlson21f581a2009-08-28 14:00:25 +00005734 tg3_rx_prodring_free(tp, &tp->prodring[0]);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00005735}
5736
5737/* Initialize tx/rx rings for packet processing.
5738 *
5739 * The chip has been shut down and the driver detached from
5740 * the networking, so no interrupts or new tx packets will
5741 * end up in the driver. tp->{tx,}lock are held and thus
5742 * we may not sleep.
5743 */
5744static int tg3_init_rings(struct tg3 *tp)
5745{
5746 /* Free up all the SKBs. */
5747 tg3_free_rings(tp);
5748
5749 /* Zero out all descriptors. */
5750 memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
5751 memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
5752
Matt Carlson21f581a2009-08-28 14:00:25 +00005753 return tg3_rx_prodring_alloc(tp, &tp->prodring[0]);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00005754}
5755
5756/*
5757 * Must not be invoked with interrupt sources disabled and
5758 * the hardware shutdown down.
5759 */
5760static void tg3_free_consistent(struct tg3 *tp)
5761{
5762 kfree(tp->tx_buffers);
5763 tp->tx_buffers = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005764 if (tp->rx_rcb) {
5765 pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
5766 tp->rx_rcb, tp->rx_rcb_mapping);
5767 tp->rx_rcb = NULL;
5768 }
5769 if (tp->tx_ring) {
5770 pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
5771 tp->tx_ring, tp->tx_desc_mapping);
5772 tp->tx_ring = NULL;
5773 }
5774 if (tp->hw_status) {
5775 pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
5776 tp->hw_status, tp->status_mapping);
5777 tp->hw_status = NULL;
5778 }
5779 if (tp->hw_stats) {
5780 pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
5781 tp->hw_stats, tp->stats_mapping);
5782 tp->hw_stats = NULL;
5783 }
Matt Carlson21f581a2009-08-28 14:00:25 +00005784 tg3_rx_prodring_fini(tp, &tp->prodring[0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005785}
5786
5787/*
5788 * Must not be invoked with interrupt sources disabled and
5789 * the hardware shutdown down. Can sleep.
5790 */
5791static int tg3_alloc_consistent(struct tg3 *tp)
5792{
Matt Carlson21f581a2009-08-28 14:00:25 +00005793 if (tg3_rx_prodring_init(tp, &tp->prodring[0]))
Linus Torvalds1da177e2005-04-16 15:20:36 -07005794 return -ENOMEM;
5795
Matt Carlsoncf7a7292009-08-28 13:59:57 +00005796 tp->tx_buffers = kzalloc(sizeof(struct tx_ring_info) *
5797 TG3_TX_RING_SIZE, GFP_KERNEL);
5798 if (!tp->tx_buffers)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005799 goto err_out;
5800
5801 tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
5802 &tp->rx_rcb_mapping);
5803 if (!tp->rx_rcb)
5804 goto err_out;
5805
5806 tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
5807 &tp->tx_desc_mapping);
5808 if (!tp->tx_ring)
5809 goto err_out;
5810
5811 tp->hw_status = pci_alloc_consistent(tp->pdev,
5812 TG3_HW_STATUS_SIZE,
5813 &tp->status_mapping);
5814 if (!tp->hw_status)
5815 goto err_out;
5816
5817 tp->hw_stats = pci_alloc_consistent(tp->pdev,
5818 sizeof(struct tg3_hw_stats),
5819 &tp->stats_mapping);
5820 if (!tp->hw_stats)
5821 goto err_out;
5822
5823 memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
5824 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
5825
5826 return 0;
5827
5828err_out:
5829 tg3_free_consistent(tp);
5830 return -ENOMEM;
5831}
5832
5833#define MAX_WAIT_CNT 1000
5834
5835/* To stop a block, clear the enable bit and poll till it
5836 * clears. tp->lock is held.
5837 */
David S. Millerb3b7d6b2005-05-05 14:40:20 -07005838static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005839{
5840 unsigned int i;
5841 u32 val;
5842
5843 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
5844 switch (ofs) {
5845 case RCVLSC_MODE:
5846 case DMAC_MODE:
5847 case MBFREE_MODE:
5848 case BUFMGR_MODE:
5849 case MEMARB_MODE:
5850 /* We can't enable/disable these bits of the
5851 * 5705/5750, just say success.
5852 */
5853 return 0;
5854
5855 default:
5856 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07005857 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005858 }
5859
5860 val = tr32(ofs);
5861 val &= ~enable_bit;
5862 tw32_f(ofs, val);
5863
5864 for (i = 0; i < MAX_WAIT_CNT; i++) {
5865 udelay(100);
5866 val = tr32(ofs);
5867 if ((val & enable_bit) == 0)
5868 break;
5869 }
5870
David S. Millerb3b7d6b2005-05-05 14:40:20 -07005871 if (i == MAX_WAIT_CNT && !silent) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005872 printk(KERN_ERR PFX "tg3_stop_block timed out, "
5873 "ofs=%lx enable_bit=%x\n",
5874 ofs, enable_bit);
5875 return -ENODEV;
5876 }
5877
5878 return 0;
5879}
5880
5881/* tp->lock is held. */
David S. Millerb3b7d6b2005-05-05 14:40:20 -07005882static int tg3_abort_hw(struct tg3 *tp, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005883{
5884 int i, err;
5885
5886 tg3_disable_ints(tp);
5887
5888 tp->rx_mode &= ~RX_MODE_ENABLE;
5889 tw32_f(MAC_RX_MODE, tp->rx_mode);
5890 udelay(10);
5891
David S. Millerb3b7d6b2005-05-05 14:40:20 -07005892 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
5893 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
5894 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
5895 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
5896 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
5897 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005898
David S. Millerb3b7d6b2005-05-05 14:40:20 -07005899 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
5900 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
5901 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
5902 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
5903 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
5904 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
5905 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005906
5907 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
5908 tw32_f(MAC_MODE, tp->mac_mode);
5909 udelay(40);
5910
5911 tp->tx_mode &= ~TX_MODE_ENABLE;
5912 tw32_f(MAC_TX_MODE, tp->tx_mode);
5913
5914 for (i = 0; i < MAX_WAIT_CNT; i++) {
5915 udelay(100);
5916 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
5917 break;
5918 }
5919 if (i >= MAX_WAIT_CNT) {
5920 printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
5921 "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
5922 tp->dev->name, tr32(MAC_TX_MODE));
Michael Chane6de8ad2005-05-05 14:42:41 -07005923 err |= -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005924 }
5925
Michael Chane6de8ad2005-05-05 14:42:41 -07005926 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
David S. Millerb3b7d6b2005-05-05 14:40:20 -07005927 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
5928 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005929
5930 tw32(FTQ_RESET, 0xffffffff);
5931 tw32(FTQ_RESET, 0x00000000);
5932
David S. Millerb3b7d6b2005-05-05 14:40:20 -07005933 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
5934 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005935
5936 if (tp->hw_status)
5937 memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
5938 if (tp->hw_stats)
5939 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
5940
Linus Torvalds1da177e2005-04-16 15:20:36 -07005941 return err;
5942}
5943
Matt Carlson0d3031d2007-10-10 18:02:43 -07005944static void tg3_ape_send_event(struct tg3 *tp, u32 event)
5945{
5946 int i;
5947 u32 apedata;
5948
5949 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
5950 if (apedata != APE_SEG_SIG_MAGIC)
5951 return;
5952
5953 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
Matt Carlson731fd792008-08-15 14:07:51 -07005954 if (!(apedata & APE_FW_STATUS_READY))
Matt Carlson0d3031d2007-10-10 18:02:43 -07005955 return;
5956
5957 /* Wait for up to 1 millisecond for APE to service previous event. */
5958 for (i = 0; i < 10; i++) {
5959 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
5960 return;
5961
5962 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
5963
5964 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
5965 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
5966 event | APE_EVENT_STATUS_EVENT_PENDING);
5967
5968 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
5969
5970 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
5971 break;
5972
5973 udelay(100);
5974 }
5975
5976 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
5977 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
5978}
5979
5980static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
5981{
5982 u32 event;
5983 u32 apedata;
5984
5985 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
5986 return;
5987
5988 switch (kind) {
5989 case RESET_KIND_INIT:
5990 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
5991 APE_HOST_SEG_SIG_MAGIC);
5992 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
5993 APE_HOST_SEG_LEN_MAGIC);
5994 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
5995 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
5996 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
5997 APE_HOST_DRIVER_ID_MAGIC);
5998 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
5999 APE_HOST_BEHAV_NO_PHYLOCK);
6000
6001 event = APE_EVENT_STATUS_STATE_START;
6002 break;
6003 case RESET_KIND_SHUTDOWN:
Matt Carlsonb2aee152008-11-03 16:51:11 -08006004 /* With the interface we are currently using,
6005 * APE does not track driver state. Wiping
6006 * out the HOST SEGMENT SIGNATURE forces
6007 * the APE to assume OS absent status.
6008 */
6009 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
6010
Matt Carlson0d3031d2007-10-10 18:02:43 -07006011 event = APE_EVENT_STATUS_STATE_UNLOAD;
6012 break;
6013 case RESET_KIND_SUSPEND:
6014 event = APE_EVENT_STATUS_STATE_SUSPEND;
6015 break;
6016 default:
6017 return;
6018 }
6019
6020 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
6021
6022 tg3_ape_send_event(tp, event);
6023}
6024
Michael Chane6af3012005-04-21 17:12:05 -07006025/* tp->lock is held. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07006026static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
6027{
David S. Millerf49639e2006-06-09 11:58:36 -07006028 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
6029 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006030
6031 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6032 switch (kind) {
6033 case RESET_KIND_INIT:
6034 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6035 DRV_STATE_START);
6036 break;
6037
6038 case RESET_KIND_SHUTDOWN:
6039 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6040 DRV_STATE_UNLOAD);
6041 break;
6042
6043 case RESET_KIND_SUSPEND:
6044 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6045 DRV_STATE_SUSPEND);
6046 break;
6047
6048 default:
6049 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07006050 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006051 }
Matt Carlson0d3031d2007-10-10 18:02:43 -07006052
6053 if (kind == RESET_KIND_INIT ||
6054 kind == RESET_KIND_SUSPEND)
6055 tg3_ape_driver_state_change(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006056}
6057
6058/* tp->lock is held. */
6059static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
6060{
6061 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6062 switch (kind) {
6063 case RESET_KIND_INIT:
6064 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6065 DRV_STATE_START_DONE);
6066 break;
6067
6068 case RESET_KIND_SHUTDOWN:
6069 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6070 DRV_STATE_UNLOAD_DONE);
6071 break;
6072
6073 default:
6074 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07006075 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006076 }
Matt Carlson0d3031d2007-10-10 18:02:43 -07006077
6078 if (kind == RESET_KIND_SHUTDOWN)
6079 tg3_ape_driver_state_change(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006080}
6081
6082/* tp->lock is held. */
6083static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
6084{
6085 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
6086 switch (kind) {
6087 case RESET_KIND_INIT:
6088 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6089 DRV_STATE_START);
6090 break;
6091
6092 case RESET_KIND_SHUTDOWN:
6093 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6094 DRV_STATE_UNLOAD);
6095 break;
6096
6097 case RESET_KIND_SUSPEND:
6098 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6099 DRV_STATE_SUSPEND);
6100 break;
6101
6102 default:
6103 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07006104 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006105 }
6106}
6107
Michael Chan7a6f4362006-09-27 16:03:31 -07006108static int tg3_poll_fw(struct tg3 *tp)
6109{
6110 int i;
6111 u32 val;
6112
Michael Chanb5d37722006-09-27 16:06:21 -07006113 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Gary Zambrano0ccead12006-11-14 16:34:00 -08006114 /* Wait up to 20ms for init done. */
6115 for (i = 0; i < 200; i++) {
Michael Chanb5d37722006-09-27 16:06:21 -07006116 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
6117 return 0;
Gary Zambrano0ccead12006-11-14 16:34:00 -08006118 udelay(100);
Michael Chanb5d37722006-09-27 16:06:21 -07006119 }
6120 return -ENODEV;
6121 }
6122
Michael Chan7a6f4362006-09-27 16:03:31 -07006123 /* Wait for firmware initialization to complete. */
6124 for (i = 0; i < 100000; i++) {
6125 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
6126 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
6127 break;
6128 udelay(10);
6129 }
6130
6131 /* Chip might not be fitted with firmware. Some Sun onboard
6132 * parts are configured like that. So don't signal the timeout
6133 * of the above loop as an error, but do report the lack of
6134 * running firmware once.
6135 */
6136 if (i >= 100000 &&
6137 !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
6138 tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
6139
6140 printk(KERN_INFO PFX "%s: No firmware running.\n",
6141 tp->dev->name);
6142 }
6143
6144 return 0;
6145}
6146
Michael Chanee6a99b2007-07-18 21:49:10 -07006147/* Save PCI command register before chip reset */
6148static void tg3_save_pci_state(struct tg3 *tp)
6149{
Matt Carlson8a6eac92007-10-21 16:17:55 -07006150 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07006151}
6152
6153/* Restore PCI state after chip reset */
6154static void tg3_restore_pci_state(struct tg3 *tp)
6155{
6156 u32 val;
6157
6158 /* Re-enable indirect register accesses. */
6159 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
6160 tp->misc_host_ctrl);
6161
6162 /* Set MAX PCI retry to zero. */
6163 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
6164 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
6165 (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
6166 val |= PCISTATE_RETRY_SAME_DMA;
Matt Carlson0d3031d2007-10-10 18:02:43 -07006167 /* Allow reads and writes to the APE register and memory space. */
6168 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
6169 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
6170 PCISTATE_ALLOW_APE_SHMEM_WR;
Michael Chanee6a99b2007-07-18 21:49:10 -07006171 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
6172
Matt Carlson8a6eac92007-10-21 16:17:55 -07006173 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07006174
Matt Carlsonfcb389d2008-11-03 16:55:44 -08006175 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
6176 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
6177 pcie_set_readrq(tp->pdev, 4096);
6178 else {
6179 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
6180 tp->pci_cacheline_sz);
6181 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
6182 tp->pci_lat_timer);
6183 }
Michael Chan114342f2007-10-15 02:12:26 -07006184 }
Matt Carlson5f5c51e2007-11-12 21:19:37 -08006185
Michael Chanee6a99b2007-07-18 21:49:10 -07006186 /* Make sure PCI-X relaxed ordering bit is clear. */
Matt Carlson52f44902008-11-21 17:17:04 -08006187 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
Matt Carlson9974a352007-10-07 23:27:28 -07006188 u16 pcix_cmd;
6189
6190 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
6191 &pcix_cmd);
6192 pcix_cmd &= ~PCI_X_CMD_ERO;
6193 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
6194 pcix_cmd);
6195 }
Michael Chanee6a99b2007-07-18 21:49:10 -07006196
6197 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
Michael Chanee6a99b2007-07-18 21:49:10 -07006198
6199 /* Chip reset on 5780 will reset MSI enable bit,
6200 * so need to restore it.
6201 */
6202 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
6203 u16 ctrl;
6204
6205 pci_read_config_word(tp->pdev,
6206 tp->msi_cap + PCI_MSI_FLAGS,
6207 &ctrl);
6208 pci_write_config_word(tp->pdev,
6209 tp->msi_cap + PCI_MSI_FLAGS,
6210 ctrl | PCI_MSI_FLAGS_ENABLE);
6211 val = tr32(MSGINT_MODE);
6212 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
6213 }
6214 }
6215}
6216
Linus Torvalds1da177e2005-04-16 15:20:36 -07006217static void tg3_stop_fw(struct tg3 *);
6218
6219/* tp->lock is held. */
6220static int tg3_chip_reset(struct tg3 *tp)
6221{
6222 u32 val;
Michael Chan1ee582d2005-08-09 20:16:46 -07006223 void (*write_op)(struct tg3 *, u32, u32);
Michael Chan7a6f4362006-09-27 16:03:31 -07006224 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006225
David S. Millerf49639e2006-06-09 11:58:36 -07006226 tg3_nvram_lock(tp);
6227
Matt Carlson158d7ab2008-05-29 01:37:54 -07006228 tg3_mdio_stop(tp);
6229
Matt Carlson77b483f2008-08-15 14:07:24 -07006230 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
6231
David S. Millerf49639e2006-06-09 11:58:36 -07006232 /* No matching tg3_nvram_unlock() after this because
6233 * chip reset below will undo the nvram lock.
6234 */
6235 tp->nvram_lock_cnt = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006236
Michael Chanee6a99b2007-07-18 21:49:10 -07006237 /* GRC_MISC_CFG core clock reset will clear the memory
6238 * enable bit in PCI register 4 and the MSI enable bit
6239 * on some chips, so we save relevant registers here.
6240 */
6241 tg3_save_pci_state(tp);
6242
Michael Chand9ab5ad2006-03-20 22:27:35 -08006243 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
Matt Carlson321d32a2008-11-21 17:22:19 -08006244 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
Michael Chand9ab5ad2006-03-20 22:27:35 -08006245 tw32(GRC_FASTBOOT_PC, 0);
6246
Linus Torvalds1da177e2005-04-16 15:20:36 -07006247 /*
6248 * We must avoid the readl() that normally takes place.
6249 * It locks machines, causes machine checks, and other
6250 * fun things. So, temporarily disable the 5701
6251 * hardware workaround, while we do the reset.
6252 */
Michael Chan1ee582d2005-08-09 20:16:46 -07006253 write_op = tp->write32;
6254 if (write_op == tg3_write_flush_reg32)
6255 tp->write32 = tg3_write32;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006256
Michael Chand18edcb2007-03-24 20:57:11 -07006257 /* Prevent the irq handler from reading or writing PCI registers
6258 * during chip reset when the memory enable bit in the PCI command
6259 * register may be cleared. The chip does not generate interrupt
6260 * at this time, but the irq handler may still be called due to irq
6261 * sharing or irqpoll.
6262 */
6263 tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
Michael Chanb8fa2f32007-04-06 17:35:37 -07006264 if (tp->hw_status) {
6265 tp->hw_status->status = 0;
6266 tp->hw_status->status_tag = 0;
6267 }
Michael Chand18edcb2007-03-24 20:57:11 -07006268 tp->last_tag = 0;
Matt Carlson624f8e52009-04-20 06:55:01 +00006269 tp->last_irq_tag = 0;
Michael Chand18edcb2007-03-24 20:57:11 -07006270 smp_mb();
6271 synchronize_irq(tp->pdev->irq);
6272
Matt Carlson255ca312009-08-25 10:07:27 +00006273 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
6274 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
6275 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
6276 }
6277
Linus Torvalds1da177e2005-04-16 15:20:36 -07006278 /* do the reset */
6279 val = GRC_MISC_CFG_CORECLK_RESET;
6280
6281 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
6282 if (tr32(0x7e2c) == 0x60) {
6283 tw32(0x7e2c, 0x20);
6284 }
6285 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
6286 tw32(GRC_MISC_CFG, (1 << 29));
6287 val |= (1 << 29);
6288 }
6289 }
6290
Michael Chanb5d37722006-09-27 16:06:21 -07006291 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
6292 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
6293 tw32(GRC_VCPU_EXT_CTRL,
6294 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
6295 }
6296
Linus Torvalds1da177e2005-04-16 15:20:36 -07006297 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
6298 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
6299 tw32(GRC_MISC_CFG, val);
6300
Michael Chan1ee582d2005-08-09 20:16:46 -07006301 /* restore 5701 hardware bug workaround write method */
6302 tp->write32 = write_op;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006303
6304 /* Unfortunately, we have to delay before the PCI read back.
6305 * Some 575X chips even will not respond to a PCI cfg access
6306 * when the reset command is given to the chip.
6307 *
6308 * How do these hardware designers expect things to work
6309 * properly if the PCI write is posted for a long period
6310 * of time? It is always necessary to have some method by
6311 * which a register read back can occur to push the write
6312 * out which does the reset.
6313 *
6314 * For most tg3 variants the trick below was working.
6315 * Ho hum...
6316 */
6317 udelay(120);
6318
6319 /* Flush PCI posted writes. The normal MMIO registers
6320 * are inaccessible at this time so this is the only
6321 * way to make this reliably (actually, this is no longer
6322 * the case, see above). I tried to use indirect
6323 * register read/write but this upset some 5701 variants.
6324 */
6325 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
6326
6327 udelay(120);
6328
Matt Carlson5e7dfd02008-11-21 17:18:16 -08006329 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
Matt Carlsone7126992009-08-25 10:08:16 +00006330 u16 val16;
6331
Linus Torvalds1da177e2005-04-16 15:20:36 -07006332 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
6333 int i;
6334 u32 cfg_val;
6335
6336 /* Wait for link training to complete. */
6337 for (i = 0; i < 5000; i++)
6338 udelay(100);
6339
6340 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
6341 pci_write_config_dword(tp->pdev, 0xc4,
6342 cfg_val | (1 << 15));
6343 }
Matt Carlson5e7dfd02008-11-21 17:18:16 -08006344
Matt Carlsone7126992009-08-25 10:08:16 +00006345 /* Clear the "no snoop" and "relaxed ordering" bits. */
6346 pci_read_config_word(tp->pdev,
6347 tp->pcie_cap + PCI_EXP_DEVCTL,
6348 &val16);
6349 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
6350 PCI_EXP_DEVCTL_NOSNOOP_EN);
6351 /*
6352 * Older PCIe devices only support the 128 byte
6353 * MPS setting. Enforce the restriction.
Matt Carlson5e7dfd02008-11-21 17:18:16 -08006354 */
Matt Carlsone7126992009-08-25 10:08:16 +00006355 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
6356 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
6357 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
Matt Carlson5e7dfd02008-11-21 17:18:16 -08006358 pci_write_config_word(tp->pdev,
6359 tp->pcie_cap + PCI_EXP_DEVCTL,
Matt Carlsone7126992009-08-25 10:08:16 +00006360 val16);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08006361
6362 pcie_set_readrq(tp->pdev, 4096);
6363
6364 /* Clear error status */
6365 pci_write_config_word(tp->pdev,
6366 tp->pcie_cap + PCI_EXP_DEVSTA,
6367 PCI_EXP_DEVSTA_CED |
6368 PCI_EXP_DEVSTA_NFED |
6369 PCI_EXP_DEVSTA_FED |
6370 PCI_EXP_DEVSTA_URD);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006371 }
6372
Michael Chanee6a99b2007-07-18 21:49:10 -07006373 tg3_restore_pci_state(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006374
Michael Chand18edcb2007-03-24 20:57:11 -07006375 tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
6376
Michael Chanee6a99b2007-07-18 21:49:10 -07006377 val = 0;
6378 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
Michael Chan4cf78e42005-07-25 12:29:19 -07006379 val = tr32(MEMARB_MODE);
Michael Chanee6a99b2007-07-18 21:49:10 -07006380 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006381
6382 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
6383 tg3_stop_fw(tp);
6384 tw32(0x5000, 0x400);
6385 }
6386
6387 tw32(GRC_MODE, tp->grc_mode);
6388
6389 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01006390 val = tr32(0xc4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006391
6392 tw32(0xc4, val | (1 << 15));
6393 }
6394
6395 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
6396 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
6397 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
6398 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
6399 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
6400 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
6401 }
6402
6403 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
6404 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
6405 tw32_f(MAC_MODE, tp->mac_mode);
Michael Chan747e8f82005-07-25 12:33:22 -07006406 } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
6407 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
6408 tw32_f(MAC_MODE, tp->mac_mode);
Matt Carlson3bda1252008-08-15 14:08:22 -07006409 } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
6410 tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
6411 if (tp->mac_mode & MAC_MODE_APE_TX_EN)
6412 tp->mac_mode |= MAC_MODE_TDE_ENABLE;
6413 tw32_f(MAC_MODE, tp->mac_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006414 } else
6415 tw32_f(MAC_MODE, 0);
6416 udelay(40);
6417
Matt Carlson77b483f2008-08-15 14:07:24 -07006418 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
6419
Michael Chan7a6f4362006-09-27 16:03:31 -07006420 err = tg3_poll_fw(tp);
6421 if (err)
6422 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006423
Matt Carlson0a9140c2009-08-28 12:27:50 +00006424 tg3_mdio_start(tp);
6425
Linus Torvalds1da177e2005-04-16 15:20:36 -07006426 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
6427 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01006428 val = tr32(0x7c00);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006429
6430 tw32(0x7c00, val | (1 << 25));
6431 }
6432
6433 /* Reprobe ASF enable state. */
6434 tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
6435 tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
6436 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
6437 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
6438 u32 nic_cfg;
6439
6440 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
6441 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
6442 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
Matt Carlson4ba526c2008-08-15 14:10:04 -07006443 tp->last_event_jiffies = jiffies;
John W. Linvillecbf46852005-04-21 17:01:29 -07006444 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006445 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
6446 }
6447 }
6448
6449 return 0;
6450}
6451
6452/* tp->lock is held. */
6453static void tg3_stop_fw(struct tg3 *tp)
6454{
Matt Carlson0d3031d2007-10-10 18:02:43 -07006455 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
6456 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
Matt Carlson7c5026a2008-05-02 16:49:29 -07006457 /* Wait for RX cpu to ACK the previous event. */
6458 tg3_wait_for_event_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006459
6460 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
Matt Carlson4ba526c2008-08-15 14:10:04 -07006461
6462 tg3_generate_fw_event(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006463
Matt Carlson7c5026a2008-05-02 16:49:29 -07006464 /* Wait for RX cpu to ACK this event. */
6465 tg3_wait_for_event_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006466 }
6467}
6468
6469/* tp->lock is held. */
Michael Chan944d9802005-05-29 14:57:48 -07006470static int tg3_halt(struct tg3 *tp, int kind, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006471{
6472 int err;
6473
6474 tg3_stop_fw(tp);
6475
Michael Chan944d9802005-05-29 14:57:48 -07006476 tg3_write_sig_pre_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006477
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006478 tg3_abort_hw(tp, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006479 err = tg3_chip_reset(tp);
6480
Matt Carlsondaba2a62009-04-20 06:58:52 +00006481 __tg3_set_mac_addr(tp, 0);
6482
Michael Chan944d9802005-05-29 14:57:48 -07006483 tg3_write_sig_legacy(tp, kind);
6484 tg3_write_sig_post_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006485
6486 if (err)
6487 return err;
6488
6489 return 0;
6490}
6491
Linus Torvalds1da177e2005-04-16 15:20:36 -07006492#define RX_CPU_SCRATCH_BASE 0x30000
6493#define RX_CPU_SCRATCH_SIZE 0x04000
6494#define TX_CPU_SCRATCH_BASE 0x34000
6495#define TX_CPU_SCRATCH_SIZE 0x04000
6496
6497/* tp->lock is held. */
6498static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
6499{
6500 int i;
6501
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +02006502 BUG_ON(offset == TX_CPU_BASE &&
6503 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006504
Michael Chanb5d37722006-09-27 16:06:21 -07006505 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
6506 u32 val = tr32(GRC_VCPU_EXT_CTRL);
6507
6508 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
6509 return 0;
6510 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006511 if (offset == RX_CPU_BASE) {
6512 for (i = 0; i < 10000; i++) {
6513 tw32(offset + CPU_STATE, 0xffffffff);
6514 tw32(offset + CPU_MODE, CPU_MODE_HALT);
6515 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
6516 break;
6517 }
6518
6519 tw32(offset + CPU_STATE, 0xffffffff);
6520 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
6521 udelay(10);
6522 } else {
6523 for (i = 0; i < 10000; i++) {
6524 tw32(offset + CPU_STATE, 0xffffffff);
6525 tw32(offset + CPU_MODE, CPU_MODE_HALT);
6526 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
6527 break;
6528 }
6529 }
6530
6531 if (i >= 10000) {
6532 printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
6533 "and %s CPU\n",
6534 tp->dev->name,
6535 (offset == RX_CPU_BASE ? "RX" : "TX"));
6536 return -ENODEV;
6537 }
Michael Chanec41c7d2006-01-17 02:40:55 -08006538
6539 /* Clear firmware's nvram arbitration. */
6540 if (tp->tg3_flags & TG3_FLAG_NVRAM)
6541 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006542 return 0;
6543}
6544
6545struct fw_info {
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08006546 unsigned int fw_base;
6547 unsigned int fw_len;
6548 const __be32 *fw_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006549};
6550
6551/* tp->lock is held. */
6552static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
6553 int cpu_scratch_size, struct fw_info *info)
6554{
Michael Chanec41c7d2006-01-17 02:40:55 -08006555 int err, lock_err, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006556 void (*write_op)(struct tg3 *, u32, u32);
6557
6558 if (cpu_base == TX_CPU_BASE &&
6559 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
6560 printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
6561 "TX cpu firmware on %s which is 5705.\n",
6562 tp->dev->name);
6563 return -EINVAL;
6564 }
6565
6566 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
6567 write_op = tg3_write_mem;
6568 else
6569 write_op = tg3_write_indirect_reg32;
6570
Michael Chan1b628152005-05-29 14:59:49 -07006571 /* It is possible that bootcode is still loading at this point.
6572 * Get the nvram lock first before halting the cpu.
6573 */
Michael Chanec41c7d2006-01-17 02:40:55 -08006574 lock_err = tg3_nvram_lock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006575 err = tg3_halt_cpu(tp, cpu_base);
Michael Chanec41c7d2006-01-17 02:40:55 -08006576 if (!lock_err)
6577 tg3_nvram_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006578 if (err)
6579 goto out;
6580
6581 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
6582 write_op(tp, cpu_scratch_base + i, 0);
6583 tw32(cpu_base + CPU_STATE, 0xffffffff);
6584 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08006585 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006586 write_op(tp, (cpu_scratch_base +
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08006587 (info->fw_base & 0xffff) +
Linus Torvalds1da177e2005-04-16 15:20:36 -07006588 (i * sizeof(u32))),
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08006589 be32_to_cpu(info->fw_data[i]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006590
6591 err = 0;
6592
6593out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07006594 return err;
6595}
6596
6597/* tp->lock is held. */
6598static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
6599{
6600 struct fw_info info;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08006601 const __be32 *fw_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006602 int err, i;
6603
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08006604 fw_data = (void *)tp->fw->data;
6605
6606 /* Firmware blob starts with version numbers, followed by
6607 start address and length. We are setting complete length.
6608 length = end_address_of_bss - start_address_of_text.
6609 Remainder is the blob to be loaded contiguously
6610 from start address. */
6611
6612 info.fw_base = be32_to_cpu(fw_data[1]);
6613 info.fw_len = tp->fw->size - 12;
6614 info.fw_data = &fw_data[3];
Linus Torvalds1da177e2005-04-16 15:20:36 -07006615
6616 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
6617 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
6618 &info);
6619 if (err)
6620 return err;
6621
6622 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
6623 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
6624 &info);
6625 if (err)
6626 return err;
6627
6628 /* Now startup only the RX cpu. */
6629 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08006630 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006631
6632 for (i = 0; i < 5; i++) {
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08006633 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006634 break;
6635 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
6636 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08006637 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006638 udelay(1000);
6639 }
6640 if (i >= 5) {
6641 printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
6642 "to set RX CPU PC, is %08x should be %08x\n",
6643 tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08006644 info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006645 return -ENODEV;
6646 }
6647 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
6648 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
6649
6650 return 0;
6651}
6652
Linus Torvalds1da177e2005-04-16 15:20:36 -07006653/* 5705 needs a special version of the TSO firmware. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07006654
6655/* tp->lock is held. */
6656static int tg3_load_tso_firmware(struct tg3 *tp)
6657{
6658 struct fw_info info;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08006659 const __be32 *fw_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006660 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
6661 int err, i;
6662
6663 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
6664 return 0;
6665
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08006666 fw_data = (void *)tp->fw->data;
6667
6668 /* Firmware blob starts with version numbers, followed by
6669 start address and length. We are setting complete length.
6670 length = end_address_of_bss - start_address_of_text.
6671 Remainder is the blob to be loaded contiguously
6672 from start address. */
6673
6674 info.fw_base = be32_to_cpu(fw_data[1]);
6675 cpu_scratch_size = tp->fw_len;
6676 info.fw_len = tp->fw->size - 12;
6677 info.fw_data = &fw_data[3];
6678
Linus Torvalds1da177e2005-04-16 15:20:36 -07006679 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006680 cpu_base = RX_CPU_BASE;
6681 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006682 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006683 cpu_base = TX_CPU_BASE;
6684 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
6685 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
6686 }
6687
6688 err = tg3_load_firmware_cpu(tp, cpu_base,
6689 cpu_scratch_base, cpu_scratch_size,
6690 &info);
6691 if (err)
6692 return err;
6693
6694 /* Now startup the cpu. */
6695 tw32(cpu_base + CPU_STATE, 0xffffffff);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08006696 tw32_f(cpu_base + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006697
6698 for (i = 0; i < 5; i++) {
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08006699 if (tr32(cpu_base + CPU_PC) == info.fw_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006700 break;
6701 tw32(cpu_base + CPU_STATE, 0xffffffff);
6702 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08006703 tw32_f(cpu_base + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006704 udelay(1000);
6705 }
6706 if (i >= 5) {
6707 printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
6708 "to set CPU PC, is %08x should be %08x\n",
6709 tp->dev->name, tr32(cpu_base + CPU_PC),
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08006710 info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006711 return -ENODEV;
6712 }
6713 tw32(cpu_base + CPU_STATE, 0xffffffff);
6714 tw32_f(cpu_base + CPU_MODE, 0x00000000);
6715 return 0;
6716}
6717
Linus Torvalds1da177e2005-04-16 15:20:36 -07006718
Linus Torvalds1da177e2005-04-16 15:20:36 -07006719static int tg3_set_mac_addr(struct net_device *dev, void *p)
6720{
6721 struct tg3 *tp = netdev_priv(dev);
6722 struct sockaddr *addr = p;
Michael Chan986e0ae2007-05-05 12:10:20 -07006723 int err = 0, skip_mac_1 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006724
Michael Chanf9804dd2005-09-27 12:13:10 -07006725 if (!is_valid_ether_addr(addr->sa_data))
6726 return -EINVAL;
6727
Linus Torvalds1da177e2005-04-16 15:20:36 -07006728 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
6729
Michael Chane75f7c92006-03-20 21:33:26 -08006730 if (!netif_running(dev))
6731 return 0;
6732
Michael Chan58712ef2006-04-29 18:58:01 -07006733 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
Michael Chan986e0ae2007-05-05 12:10:20 -07006734 u32 addr0_high, addr0_low, addr1_high, addr1_low;
Michael Chan58712ef2006-04-29 18:58:01 -07006735
Michael Chan986e0ae2007-05-05 12:10:20 -07006736 addr0_high = tr32(MAC_ADDR_0_HIGH);
6737 addr0_low = tr32(MAC_ADDR_0_LOW);
6738 addr1_high = tr32(MAC_ADDR_1_HIGH);
6739 addr1_low = tr32(MAC_ADDR_1_LOW);
6740
6741 /* Skip MAC addr 1 if ASF is using it. */
6742 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
6743 !(addr1_high == 0 && addr1_low == 0))
6744 skip_mac_1 = 1;
Michael Chan58712ef2006-04-29 18:58:01 -07006745 }
Michael Chan986e0ae2007-05-05 12:10:20 -07006746 spin_lock_bh(&tp->lock);
6747 __tg3_set_mac_addr(tp, skip_mac_1);
6748 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006749
Michael Chanb9ec6c12006-07-25 16:37:27 -07006750 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006751}
6752
6753/* tp->lock is held. */
6754static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
6755 dma_addr_t mapping, u32 maxlen_flags,
6756 u32 nic_addr)
6757{
6758 tg3_write_mem(tp,
6759 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
6760 ((u64) mapping >> 32));
6761 tg3_write_mem(tp,
6762 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
6763 ((u64) mapping & 0xffffffff));
6764 tg3_write_mem(tp,
6765 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
6766 maxlen_flags);
6767
6768 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
6769 tg3_write_mem(tp,
6770 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
6771 nic_addr);
6772}
6773
6774static void __tg3_set_rx_mode(struct net_device *);
Michael Chand244c892005-07-05 14:42:33 -07006775static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
David S. Miller15f98502005-05-18 22:49:26 -07006776{
6777 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
6778 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
6779 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
6780 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
6781 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
6782 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
6783 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
6784 }
6785 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
6786 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
6787 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
6788 u32 val = ec->stats_block_coalesce_usecs;
6789
6790 if (!netif_carrier_ok(tp->dev))
6791 val = 0;
6792
6793 tw32(HOSTCC_STAT_COAL_TICKS, val);
6794 }
6795}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006796
6797/* tp->lock is held. */
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07006798static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006799{
6800 u32 val, rdmac_mode;
6801 int i, err, limit;
Matt Carlson21f581a2009-08-28 14:00:25 +00006802 struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -07006803
6804 tg3_disable_ints(tp);
6805
6806 tg3_stop_fw(tp);
6807
6808 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
6809
6810 if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
Michael Chane6de8ad2005-05-05 14:42:41 -07006811 tg3_abort_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006812 }
6813
Matt Carlsondd477002008-05-25 23:45:58 -07006814 if (reset_phy &&
6815 !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
Michael Chand4d2c552006-03-20 17:47:20 -08006816 tg3_phy_reset(tp);
6817
Linus Torvalds1da177e2005-04-16 15:20:36 -07006818 err = tg3_chip_reset(tp);
6819 if (err)
6820 return err;
6821
6822 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
6823
Matt Carlsonbcb37f62008-11-03 16:52:09 -08006824 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07006825 val = tr32(TG3_CPMU_CTRL);
6826 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
6827 tw32(TG3_CPMU_CTRL, val);
Matt Carlson9acb9612007-11-12 21:10:06 -08006828
6829 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
6830 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
6831 val |= CPMU_LSPD_10MB_MACCLK_6_25;
6832 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
6833
6834 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
6835 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
6836 val |= CPMU_LNK_AWARE_MACCLK_6_25;
6837 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
6838
6839 val = tr32(TG3_CPMU_HST_ACC);
6840 val &= ~CPMU_HST_ACC_MACCLK_MASK;
6841 val |= CPMU_HST_ACC_MACCLK_6_25;
6842 tw32(TG3_CPMU_HST_ACC, val);
Matt Carlsond30cdd22007-10-07 23:28:35 -07006843 }
6844
Matt Carlson33466d92009-04-20 06:57:41 +00006845 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
6846 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
6847 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
6848 PCIE_PWR_MGMT_L1_THRESH_4MS;
6849 tw32(PCIE_PWR_MGMT_THRESH, val);
Matt Carlson521e6b92009-08-25 10:06:01 +00006850
6851 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
6852 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
6853
6854 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
Matt Carlson33466d92009-04-20 06:57:41 +00006855 }
6856
Matt Carlson255ca312009-08-25 10:07:27 +00006857 if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) {
6858 val = tr32(TG3_PCIE_LNKCTL);
6859 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG)
6860 val |= TG3_PCIE_LNKCTL_L1_PLL_PD_DIS;
6861 else
6862 val &= ~TG3_PCIE_LNKCTL_L1_PLL_PD_DIS;
6863 tw32(TG3_PCIE_LNKCTL, val);
6864 }
6865
Linus Torvalds1da177e2005-04-16 15:20:36 -07006866 /* This works around an issue with Athlon chipsets on
6867 * B3 tigon3 silicon. This bit has no effect on any
6868 * other revision. But do not set this on PCI Express
Matt Carlson795d01c2007-10-07 23:28:17 -07006869 * chips and don't even touch the clocks if the CPMU is present.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006870 */
Matt Carlson795d01c2007-10-07 23:28:17 -07006871 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
6872 if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
6873 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
6874 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
6875 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006876
6877 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
6878 (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
6879 val = tr32(TG3PCI_PCISTATE);
6880 val |= PCISTATE_RETRY_SAME_DMA;
6881 tw32(TG3PCI_PCISTATE, val);
6882 }
6883
Matt Carlson0d3031d2007-10-10 18:02:43 -07006884 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
6885 /* Allow reads and writes to the
6886 * APE register and memory space.
6887 */
6888 val = tr32(TG3PCI_PCISTATE);
6889 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
6890 PCISTATE_ALLOW_APE_SHMEM_WR;
6891 tw32(TG3PCI_PCISTATE, val);
6892 }
6893
Linus Torvalds1da177e2005-04-16 15:20:36 -07006894 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
6895 /* Enable some hw fixes. */
6896 val = tr32(TG3PCI_MSI_DATA);
6897 val |= (1 << 26) | (1 << 28) | (1 << 29);
6898 tw32(TG3PCI_MSI_DATA, val);
6899 }
6900
6901 /* Descriptor ring init may make accesses to the
6902 * NIC SRAM area to setup the TX descriptors, so we
6903 * can only do this after the hardware has been
6904 * successfully reset.
6905 */
Michael Chan32d8c572006-07-25 16:38:29 -07006906 err = tg3_init_rings(tp);
6907 if (err)
6908 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006909
Matt Carlson9936bcf2007-10-10 18:03:07 -07006910 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
Matt Carlsonfcb389d2008-11-03 16:55:44 -08006911 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07006912 /* This value is determined during the probe time DMA
6913 * engine test, tg3_test_dma.
6914 */
6915 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
6916 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006917
6918 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
6919 GRC_MODE_4X_NIC_SEND_RINGS |
6920 GRC_MODE_NO_TX_PHDR_CSUM |
6921 GRC_MODE_NO_RX_PHDR_CSUM);
6922 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
Michael Chand2d746f2006-04-06 21:45:39 -07006923
6924 /* Pseudo-header checksum is done by hardware logic and not
6925 * the offload processers, so make the chip do the pseudo-
6926 * header checksums on receive. For transmit it is more
6927 * convenient to do the pseudo-header checksum in software
6928 * as Linux does that on transmit for us in all cases.
6929 */
6930 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006931
6932 tw32(GRC_MODE,
6933 tp->grc_mode |
6934 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
6935
6936 /* Setup the timer prescalar register. Clock is always 66Mhz. */
6937 val = tr32(GRC_MISC_CFG);
6938 val &= ~0xff;
6939 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
6940 tw32(GRC_MISC_CFG, val);
6941
6942 /* Initialize MBUF/DESC pool. */
John W. Linvillecbf46852005-04-21 17:01:29 -07006943 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006944 /* Do nothing. */
6945 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
6946 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
6947 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
6948 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
6949 else
6950 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
6951 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
6952 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
6953 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006954 else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
6955 int fw_len;
6956
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08006957 fw_len = tp->fw_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006958 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
6959 tw32(BUFMGR_MB_POOL_ADDR,
6960 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
6961 tw32(BUFMGR_MB_POOL_SIZE,
6962 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
6963 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006964
Michael Chan0f893dc2005-07-25 12:30:38 -07006965 if (tp->dev->mtu <= ETH_DATA_LEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006966 tw32(BUFMGR_MB_RDMA_LOW_WATER,
6967 tp->bufmgr_config.mbuf_read_dma_low_water);
6968 tw32(BUFMGR_MB_MACRX_LOW_WATER,
6969 tp->bufmgr_config.mbuf_mac_rx_low_water);
6970 tw32(BUFMGR_MB_HIGH_WATER,
6971 tp->bufmgr_config.mbuf_high_water);
6972 } else {
6973 tw32(BUFMGR_MB_RDMA_LOW_WATER,
6974 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
6975 tw32(BUFMGR_MB_MACRX_LOW_WATER,
6976 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
6977 tw32(BUFMGR_MB_HIGH_WATER,
6978 tp->bufmgr_config.mbuf_high_water_jumbo);
6979 }
6980 tw32(BUFMGR_DMA_LOW_WATER,
6981 tp->bufmgr_config.dma_low_water);
6982 tw32(BUFMGR_DMA_HIGH_WATER,
6983 tp->bufmgr_config.dma_high_water);
6984
6985 tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
6986 for (i = 0; i < 2000; i++) {
6987 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
6988 break;
6989 udelay(10);
6990 }
6991 if (i >= 2000) {
6992 printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
6993 tp->dev->name);
6994 return -ENODEV;
6995 }
6996
6997 /* Setup replenish threshold. */
Michael Chanf92905d2006-06-29 20:14:29 -07006998 val = tp->rx_pending / 8;
6999 if (val == 0)
7000 val = 1;
7001 else if (val > tp->rx_std_max_post)
7002 val = tp->rx_std_max_post;
Michael Chanb5d37722006-09-27 16:06:21 -07007003 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7004 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
7005 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
7006
7007 if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
7008 val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
7009 }
Michael Chanf92905d2006-06-29 20:14:29 -07007010
7011 tw32(RCVBDI_STD_THRESH, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007012
7013 /* Initialize TG3_BDINFO's at:
7014 * RCVDBDI_STD_BD: standard eth size rx ring
7015 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
7016 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
7017 *
7018 * like so:
7019 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
7020 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
7021 * ring attribute flags
7022 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
7023 *
7024 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
7025 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
7026 *
7027 * The size of each ring is fixed in the firmware, but the location is
7028 * configurable.
7029 */
7030 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +00007031 ((u64) tpr->rx_std_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007032 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +00007033 ((u64) tpr->rx_std_mapping & 0xffffffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007034 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
7035 NIC_SRAM_RX_BUFFER_DESC);
7036
Matt Carlsonfdb72b32009-08-28 13:57:12 +00007037 /* Disable the mini ring */
7038 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007039 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
7040 BDINFO_FLAGS_DISABLED);
7041
Matt Carlsonfdb72b32009-08-28 13:57:12 +00007042 /* Program the jumbo buffer descriptor ring control
7043 * blocks on those devices that have them.
7044 */
Matt Carlson8f666b02009-08-28 13:58:24 +00007045 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
Matt Carlsonfdb72b32009-08-28 13:57:12 +00007046 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007047 /* Setup replenish threshold. */
7048 tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
7049
Michael Chan0f893dc2005-07-25 12:30:38 -07007050 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007051 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +00007052 ((u64) tpr->rx_jmb_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007053 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +00007054 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007055 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
7056 RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
7057 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
7058 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
7059 } else {
7060 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
7061 BDINFO_FLAGS_DISABLED);
7062 }
7063
Matt Carlsonfdb72b32009-08-28 13:57:12 +00007064 val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
7065 } else
7066 val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
7067
7068 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007069
7070 /* There is only one send ring on 5705/5750, no need to explicitly
7071 * disable the others.
7072 */
7073 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7074 /* Clear out send RCB ring in SRAM. */
7075 for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
7076 tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
7077 BDINFO_FLAGS_DISABLED);
7078 }
7079
7080 tp->tx_prod = 0;
7081 tp->tx_cons = 0;
7082 tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
7083 tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
7084
7085 tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
7086 tp->tx_desc_mapping,
7087 (TG3_TX_RING_SIZE <<
7088 BDINFO_FLAGS_MAXLEN_SHIFT),
7089 NIC_SRAM_TX_BUFFER_DESC);
7090
7091 /* There is only one receive return ring on 5705/5750, no need
7092 * to explicitly disable the others.
7093 */
7094 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7095 for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
7096 i += TG3_BDINFO_SIZE) {
7097 tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
7098 BDINFO_FLAGS_DISABLED);
7099 }
7100 }
7101
7102 tp->rx_rcb_ptr = 0;
7103 tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
7104
7105 tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
7106 tp->rx_rcb_mapping,
7107 (TG3_RX_RCB_RING_SIZE(tp) <<
7108 BDINFO_FLAGS_MAXLEN_SHIFT),
7109 0);
7110
Matt Carlson21f581a2009-08-28 14:00:25 +00007111 tpr->rx_std_ptr = tp->rx_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007112 tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +00007113 tpr->rx_std_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007114
Matt Carlson21f581a2009-08-28 14:00:25 +00007115 tpr->rx_jmb_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
7116 tp->rx_jumbo_pending : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007117 tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +00007118 tpr->rx_jmb_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007119
7120 /* Initialize MAC address and backoff seed. */
Michael Chan986e0ae2007-05-05 12:10:20 -07007121 __tg3_set_mac_addr(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007122
7123 /* MTU + ethernet header + FCS + optional VLAN tag */
Matt Carlsonf7b493e2009-02-25 14:21:52 +00007124 tw32(MAC_RX_MTU_SIZE,
7125 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007126
7127 /* The slot time is changed by tg3_setup_phy if we
7128 * run at gigabit with half duplex.
7129 */
7130 tw32(MAC_TX_LENGTHS,
7131 (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
7132 (6 << TX_LENGTHS_IPG_SHIFT) |
7133 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
7134
7135 /* Receive rules. */
7136 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
7137 tw32(RCVLPC_CONFIG, 0x0181);
7138
7139 /* Calculate RDMAC_MODE setting early, we need it to determine
7140 * the RCVLPC_STATE_ENABLE mask.
7141 */
7142 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
7143 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
7144 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
7145 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
7146 RDMAC_MODE_LNGREAD_ENAB);
Michael Chan85e94ce2005-04-21 17:05:28 -07007147
Matt Carlson57e69832008-05-25 23:48:31 -07007148 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson321d32a2008-11-21 17:22:19 -08007149 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
7150 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlsond30cdd22007-10-07 23:28:35 -07007151 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
7152 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
7153 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
7154
Michael Chan85e94ce2005-04-21 17:05:28 -07007155 /* If statement applies to 5705 and 5750 PCI devices only */
7156 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
7157 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
7158 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007159 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
Matt Carlsonc13e3712007-05-05 11:50:04 -07007160 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007161 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
7162 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
7163 !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
7164 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
7165 }
7166 }
7167
Michael Chan85e94ce2005-04-21 17:05:28 -07007168 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
7169 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
7170
Linus Torvalds1da177e2005-04-16 15:20:36 -07007171 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
Matt Carlson027455a2008-12-21 20:19:30 -08007172 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
7173
7174 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
7175 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
7176 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007177
7178 /* Receive/send statistics. */
Michael Chan16613942006-06-29 20:15:13 -07007179 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
7180 val = tr32(RCVLPC_STATS_ENABLE);
7181 val &= ~RCVLPC_STATSENAB_DACK_FIX;
7182 tw32(RCVLPC_STATS_ENABLE, val);
7183 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
7184 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007185 val = tr32(RCVLPC_STATS_ENABLE);
7186 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
7187 tw32(RCVLPC_STATS_ENABLE, val);
7188 } else {
7189 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
7190 }
7191 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
7192 tw32(SNDDATAI_STATSENAB, 0xffffff);
7193 tw32(SNDDATAI_STATSCTRL,
7194 (SNDDATAI_SCTRL_ENABLE |
7195 SNDDATAI_SCTRL_FASTUPD));
7196
7197 /* Setup host coalescing engine. */
7198 tw32(HOSTCC_MODE, 0);
7199 for (i = 0; i < 2000; i++) {
7200 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
7201 break;
7202 udelay(10);
7203 }
7204
Michael Chand244c892005-07-05 14:42:33 -07007205 __tg3_set_coalesce(tp, &tp->coal);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007206
7207 /* set status block DMA address */
7208 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7209 ((u64) tp->status_mapping >> 32));
7210 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7211 ((u64) tp->status_mapping & 0xffffffff));
7212
7213 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7214 /* Status/statistics block address. See tg3_timer,
7215 * the tg3_periodic_fetch_stats call there, and
7216 * tg3_get_stats to see how this works for 5705/5750 chips.
7217 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007218 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7219 ((u64) tp->stats_mapping >> 32));
7220 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7221 ((u64) tp->stats_mapping & 0xffffffff));
7222 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
7223 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
7224 }
7225
7226 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
7227
7228 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
7229 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
7230 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7231 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
7232
7233 /* Clear statistics/status block in chip, and status block in ram. */
7234 for (i = NIC_SRAM_STATS_BLK;
7235 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
7236 i += sizeof(u32)) {
7237 tg3_write_mem(tp, i, 0);
7238 udelay(40);
7239 }
7240 memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
7241
Michael Chanc94e3942005-09-27 12:12:42 -07007242 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
7243 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
7244 /* reset to prevent losing 1st rx packet intermittently */
7245 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
7246 udelay(10);
7247 }
7248
Matt Carlson3bda1252008-08-15 14:08:22 -07007249 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
7250 tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
7251 else
7252 tp->mac_mode = 0;
7253 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
Linus Torvalds1da177e2005-04-16 15:20:36 -07007254 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07007255 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
7256 !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
7257 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
7258 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007259 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
7260 udelay(40);
7261
Michael Chan314fba32005-04-21 17:07:04 -07007262 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
Michael Chan9d26e212006-12-07 00:21:14 -08007263 * If TG3_FLG2_IS_NIC is zero, we should read the
Michael Chan314fba32005-04-21 17:07:04 -07007264 * register to preserve the GPIO settings for LOMs. The GPIOs,
7265 * whether used as inputs or outputs, are set by boot code after
7266 * reset.
7267 */
Michael Chan9d26e212006-12-07 00:21:14 -08007268 if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
Michael Chan314fba32005-04-21 17:07:04 -07007269 u32 gpio_mask;
7270
Michael Chan9d26e212006-12-07 00:21:14 -08007271 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
7272 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
7273 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
Michael Chan3e7d83b2005-04-21 17:10:36 -07007274
7275 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
7276 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
7277 GRC_LCLCTRL_GPIO_OUTPUT3;
7278
Michael Chanaf36e6b2006-03-23 01:28:06 -08007279 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
7280 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
7281
Gary Zambranoaaf84462007-05-05 11:51:45 -07007282 tp->grc_local_ctrl &= ~gpio_mask;
Michael Chan314fba32005-04-21 17:07:04 -07007283 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
7284
7285 /* GPIO1 must be driven high for eeprom write protect */
Michael Chan9d26e212006-12-07 00:21:14 -08007286 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
7287 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
7288 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan314fba32005-04-21 17:07:04 -07007289 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007290 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
7291 udelay(100);
7292
Michael Chan09ee9292005-08-09 20:17:00 -07007293 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007294
7295 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7296 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
7297 udelay(40);
7298 }
7299
7300 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
7301 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
7302 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
7303 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
7304 WDMAC_MODE_LNGREAD_ENAB);
7305
Michael Chan85e94ce2005-04-21 17:05:28 -07007306 /* If statement applies to 5705 and 5750 PCI devices only */
7307 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
7308 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
7309 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
Matt Carlson29ea0952009-08-25 10:07:54 +00007310 if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07007311 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
7312 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
7313 /* nothing */
7314 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
7315 !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
7316 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
7317 val |= WDMAC_MODE_RX_ACCEL;
7318 }
7319 }
7320
Michael Chand9ab5ad2006-03-20 22:27:35 -08007321 /* Enable host coalescing bug fix */
Matt Carlson321d32a2008-11-21 17:22:19 -08007322 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
Matt Carlsonf51f3562008-05-25 23:45:08 -07007323 val |= WDMAC_MODE_STATUS_TAG_FIX;
Michael Chand9ab5ad2006-03-20 22:27:35 -08007324
Linus Torvalds1da177e2005-04-16 15:20:36 -07007325 tw32_f(WDMAC_MODE, val);
7326 udelay(40);
7327
Matt Carlson9974a352007-10-07 23:27:28 -07007328 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
7329 u16 pcix_cmd;
7330
7331 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7332 &pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007333 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
Matt Carlson9974a352007-10-07 23:27:28 -07007334 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
7335 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007336 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
Matt Carlson9974a352007-10-07 23:27:28 -07007337 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
7338 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007339 }
Matt Carlson9974a352007-10-07 23:27:28 -07007340 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7341 pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007342 }
7343
7344 tw32_f(RDMAC_MODE, rdmac_mode);
7345 udelay(40);
7346
7347 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
7348 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7349 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
Matt Carlson9936bcf2007-10-10 18:03:07 -07007350
7351 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
7352 tw32(SNDDATAC_MODE,
7353 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
7354 else
7355 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
7356
Linus Torvalds1da177e2005-04-16 15:20:36 -07007357 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
7358 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7359 tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
7360 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007361 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
7362 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007363 tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
7364 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
7365
7366 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
7367 err = tg3_load_5701_a0_firmware_fix(tp);
7368 if (err)
7369 return err;
7370 }
7371
Linus Torvalds1da177e2005-04-16 15:20:36 -07007372 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
7373 err = tg3_load_tso_firmware(tp);
7374 if (err)
7375 return err;
7376 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007377
7378 tp->tx_mode = TX_MODE_ENABLE;
7379 tw32_f(MAC_TX_MODE, tp->tx_mode);
7380 udelay(100);
7381
7382 tp->rx_mode = RX_MODE_ENABLE;
Matt Carlson321d32a2008-11-21 17:22:19 -08007383 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
Michael Chanaf36e6b2006-03-23 01:28:06 -08007384 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
7385
Linus Torvalds1da177e2005-04-16 15:20:36 -07007386 tw32_f(MAC_RX_MODE, tp->rx_mode);
7387 udelay(10);
7388
Linus Torvalds1da177e2005-04-16 15:20:36 -07007389 tw32(MAC_LED_CTRL, tp->led_ctrl);
7390
7391 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
Michael Chanc94e3942005-09-27 12:12:42 -07007392 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007393 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
7394 udelay(10);
7395 }
7396 tw32_f(MAC_RX_MODE, tp->rx_mode);
7397 udelay(10);
7398
7399 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
7400 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
7401 !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
7402 /* Set drive transmission level to 1.2V */
7403 /* only if the signal pre-emphasis bit is not set */
7404 val = tr32(MAC_SERDES_CFG);
7405 val &= 0xfffff000;
7406 val |= 0x880;
7407 tw32(MAC_SERDES_CFG, val);
7408 }
7409 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
7410 tw32(MAC_SERDES_CFG, 0x616000);
7411 }
7412
7413 /* Prevent chip from dropping frames when flow control
7414 * is enabled.
7415 */
7416 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
7417
7418 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
7419 (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
7420 /* Use hardware link auto-negotiation */
7421 tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
7422 }
7423
Michael Chand4d2c552006-03-20 17:47:20 -08007424 if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
7425 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
7426 u32 tmp;
7427
7428 tmp = tr32(SERDES_RX_CTRL);
7429 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
7430 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
7431 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
7432 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
7433 }
7434
Matt Carlsondd477002008-05-25 23:45:58 -07007435 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
7436 if (tp->link_config.phy_is_low_power) {
7437 tp->link_config.phy_is_low_power = 0;
7438 tp->link_config.speed = tp->link_config.orig_speed;
7439 tp->link_config.duplex = tp->link_config.orig_duplex;
7440 tp->link_config.autoneg = tp->link_config.orig_autoneg;
7441 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007442
Matt Carlsondd477002008-05-25 23:45:58 -07007443 err = tg3_setup_phy(tp, 0);
7444 if (err)
7445 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007446
Matt Carlsondd477002008-05-25 23:45:58 -07007447 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
Matt Carlson7f97a4b2009-08-25 10:10:03 +00007448 !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
Matt Carlsondd477002008-05-25 23:45:58 -07007449 u32 tmp;
7450
7451 /* Clear CRC stats. */
7452 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
7453 tg3_writephy(tp, MII_TG3_TEST1,
7454 tmp | MII_TG3_TEST1_CRC_EN);
7455 tg3_readphy(tp, 0x14, &tmp);
7456 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007457 }
7458 }
7459
7460 __tg3_set_rx_mode(tp->dev);
7461
7462 /* Initialize receive rules. */
7463 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
7464 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
7465 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
7466 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
7467
Michael Chan4cf78e42005-07-25 12:29:19 -07007468 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
Michael Chana4e2b342005-10-26 15:46:52 -07007469 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007470 limit = 8;
7471 else
7472 limit = 16;
7473 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
7474 limit -= 4;
7475 switch (limit) {
7476 case 16:
7477 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
7478 case 15:
7479 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
7480 case 14:
7481 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
7482 case 13:
7483 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
7484 case 12:
7485 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
7486 case 11:
7487 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
7488 case 10:
7489 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
7490 case 9:
7491 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
7492 case 8:
7493 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
7494 case 7:
7495 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
7496 case 6:
7497 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
7498 case 5:
7499 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
7500 case 4:
7501 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
7502 case 3:
7503 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
7504 case 2:
7505 case 1:
7506
7507 default:
7508 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07007509 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007510
Matt Carlson9ce768e2007-10-11 19:49:11 -07007511 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
7512 /* Write our heartbeat update interval to APE. */
7513 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
7514 APE_HOST_HEARTBEAT_INT_DISABLE);
Matt Carlson0d3031d2007-10-10 18:02:43 -07007515
Linus Torvalds1da177e2005-04-16 15:20:36 -07007516 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
7517
Linus Torvalds1da177e2005-04-16 15:20:36 -07007518 return 0;
7519}
7520
7521/* Called at device open time to get the chip ready for
7522 * packet processing. Invoked with tp->lock held.
7523 */
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07007524static int tg3_init_hw(struct tg3 *tp, int reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007525{
Linus Torvalds1da177e2005-04-16 15:20:36 -07007526 tg3_switch_clocks(tp);
7527
7528 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
7529
Matt Carlson2f751b62008-08-04 23:17:34 -07007530 return tg3_reset_hw(tp, reset_phy);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007531}
7532
7533#define TG3_STAT_ADD32(PSTAT, REG) \
7534do { u32 __val = tr32(REG); \
7535 (PSTAT)->low += __val; \
7536 if ((PSTAT)->low < __val) \
7537 (PSTAT)->high += 1; \
7538} while (0)
7539
7540static void tg3_periodic_fetch_stats(struct tg3 *tp)
7541{
7542 struct tg3_hw_stats *sp = tp->hw_stats;
7543
7544 if (!netif_carrier_ok(tp->dev))
7545 return;
7546
7547 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
7548 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
7549 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
7550 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
7551 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
7552 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
7553 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
7554 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
7555 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
7556 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
7557 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
7558 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
7559 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
7560
7561 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
7562 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
7563 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
7564 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
7565 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
7566 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
7567 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
7568 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
7569 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
7570 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
7571 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
7572 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
7573 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
7574 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
Michael Chan463d3052006-05-22 16:36:27 -07007575
7576 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
7577 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
7578 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007579}
7580
7581static void tg3_timer(unsigned long __opaque)
7582{
7583 struct tg3 *tp = (struct tg3 *) __opaque;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007584
Michael Chanf475f162006-03-27 23:20:14 -08007585 if (tp->irq_sync)
7586 goto restart_timer;
7587
David S. Millerf47c11e2005-06-24 20:18:35 -07007588 spin_lock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007589
David S. Millerfac9b832005-05-18 22:46:34 -07007590 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
7591 /* All of this garbage is because when using non-tagged
7592 * IRQ status the mailbox/status_block protocol the chip
7593 * uses with the cpu is race prone.
7594 */
7595 if (tp->hw_status->status & SD_STATUS_UPDATED) {
7596 tw32(GRC_LOCAL_CTRL,
7597 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
7598 } else {
7599 tw32(HOSTCC_MODE, tp->coalesce_mode |
7600 (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
7601 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007602
David S. Millerfac9b832005-05-18 22:46:34 -07007603 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
7604 tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
David S. Millerf47c11e2005-06-24 20:18:35 -07007605 spin_unlock(&tp->lock);
David S. Millerfac9b832005-05-18 22:46:34 -07007606 schedule_work(&tp->reset_task);
7607 return;
7608 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007609 }
7610
Linus Torvalds1da177e2005-04-16 15:20:36 -07007611 /* This part only runs once per second. */
7612 if (!--tp->timer_counter) {
David S. Millerfac9b832005-05-18 22:46:34 -07007613 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
7614 tg3_periodic_fetch_stats(tp);
7615
Linus Torvalds1da177e2005-04-16 15:20:36 -07007616 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
7617 u32 mac_stat;
7618 int phy_event;
7619
7620 mac_stat = tr32(MAC_STATUS);
7621
7622 phy_event = 0;
7623 if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
7624 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
7625 phy_event = 1;
7626 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
7627 phy_event = 1;
7628
7629 if (phy_event)
7630 tg3_setup_phy(tp, 0);
7631 } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
7632 u32 mac_stat = tr32(MAC_STATUS);
7633 int need_setup = 0;
7634
7635 if (netif_carrier_ok(tp->dev) &&
7636 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
7637 need_setup = 1;
7638 }
7639 if (! netif_carrier_ok(tp->dev) &&
7640 (mac_stat & (MAC_STATUS_PCS_SYNCED |
7641 MAC_STATUS_SIGNAL_DET))) {
7642 need_setup = 1;
7643 }
7644 if (need_setup) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07007645 if (!tp->serdes_counter) {
7646 tw32_f(MAC_MODE,
7647 (tp->mac_mode &
7648 ~MAC_MODE_PORT_MODE_MASK));
7649 udelay(40);
7650 tw32_f(MAC_MODE, tp->mac_mode);
7651 udelay(40);
7652 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007653 tg3_setup_phy(tp, 0);
7654 }
Michael Chan747e8f82005-07-25 12:33:22 -07007655 } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
7656 tg3_serdes_parallel_detect(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007657
7658 tp->timer_counter = tp->timer_multiplier;
7659 }
7660
Michael Chan130b8e42006-09-27 16:00:40 -07007661 /* Heartbeat is only sent once every 2 seconds.
7662 *
7663 * The heartbeat is to tell the ASF firmware that the host
7664 * driver is still alive. In the event that the OS crashes,
7665 * ASF needs to reset the hardware to free up the FIFO space
7666 * that may be filled with rx packets destined for the host.
7667 * If the FIFO is full, ASF will no longer function properly.
7668 *
7669 * Unintended resets have been reported on real time kernels
7670 * where the timer doesn't run on time. Netpoll will also have
7671 * same problem.
7672 *
7673 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
7674 * to check the ring condition when the heartbeat is expiring
7675 * before doing the reset. This will prevent most unintended
7676 * resets.
7677 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007678 if (!--tp->asf_counter) {
Matt Carlsonbc7959b2008-08-15 14:08:55 -07007679 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
7680 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
Matt Carlson7c5026a2008-05-02 16:49:29 -07007681 tg3_wait_for_event_ack(tp);
7682
Michael Chanbbadf502006-04-06 21:46:34 -07007683 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
Michael Chan130b8e42006-09-27 16:00:40 -07007684 FWCMD_NICDRV_ALIVE3);
Michael Chanbbadf502006-04-06 21:46:34 -07007685 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
Michael Chan28fbef72005-10-26 15:48:35 -07007686 /* 5 seconds timeout */
Michael Chanbbadf502006-04-06 21:46:34 -07007687 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
Matt Carlson4ba526c2008-08-15 14:10:04 -07007688
7689 tg3_generate_fw_event(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007690 }
7691 tp->asf_counter = tp->asf_multiplier;
7692 }
7693
David S. Millerf47c11e2005-06-24 20:18:35 -07007694 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007695
Michael Chanf475f162006-03-27 23:20:14 -08007696restart_timer:
Linus Torvalds1da177e2005-04-16 15:20:36 -07007697 tp->timer.expires = jiffies + tp->timer_offset;
7698 add_timer(&tp->timer);
7699}
7700
Adrian Bunk81789ef2006-03-20 23:00:14 -08007701static int tg3_request_irq(struct tg3 *tp)
Michael Chanfcfa0a32006-03-20 22:28:41 -08007702{
David Howells7d12e782006-10-05 14:55:46 +01007703 irq_handler_t fn;
Michael Chanfcfa0a32006-03-20 22:28:41 -08007704 unsigned long flags;
7705 struct net_device *dev = tp->dev;
7706
7707 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7708 fn = tg3_msi;
7709 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
7710 fn = tg3_msi_1shot;
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07007711 flags = IRQF_SAMPLE_RANDOM;
Michael Chanfcfa0a32006-03-20 22:28:41 -08007712 } else {
7713 fn = tg3_interrupt;
7714 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
7715 fn = tg3_interrupt_tagged;
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07007716 flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
Michael Chanfcfa0a32006-03-20 22:28:41 -08007717 }
7718 return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
7719}
7720
Michael Chan79381092005-04-21 17:13:59 -07007721static int tg3_test_interrupt(struct tg3 *tp)
7722{
7723 struct net_device *dev = tp->dev;
Michael Chanb16250e2006-09-27 16:10:14 -07007724 int err, i, intr_ok = 0;
Michael Chan79381092005-04-21 17:13:59 -07007725
Michael Chand4bc3922005-05-29 14:59:20 -07007726 if (!netif_running(dev))
7727 return -ENODEV;
7728
Michael Chan79381092005-04-21 17:13:59 -07007729 tg3_disable_ints(tp);
7730
7731 free_irq(tp->pdev->irq, dev);
7732
7733 err = request_irq(tp->pdev->irq, tg3_test_isr,
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07007734 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
Michael Chan79381092005-04-21 17:13:59 -07007735 if (err)
7736 return err;
7737
Michael Chan38f38432005-09-05 17:53:32 -07007738 tp->hw_status->status &= ~SD_STATUS_UPDATED;
Michael Chan79381092005-04-21 17:13:59 -07007739 tg3_enable_ints(tp);
7740
7741 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
7742 HOSTCC_MODE_NOW);
7743
7744 for (i = 0; i < 5; i++) {
Michael Chanb16250e2006-09-27 16:10:14 -07007745 u32 int_mbox, misc_host_ctrl;
7746
Michael Chan09ee9292005-08-09 20:17:00 -07007747 int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
7748 TG3_64BIT_REG_LOW);
Michael Chanb16250e2006-09-27 16:10:14 -07007749 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
7750
7751 if ((int_mbox != 0) ||
7752 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
7753 intr_ok = 1;
Michael Chan79381092005-04-21 17:13:59 -07007754 break;
Michael Chanb16250e2006-09-27 16:10:14 -07007755 }
7756
Michael Chan79381092005-04-21 17:13:59 -07007757 msleep(10);
7758 }
7759
7760 tg3_disable_ints(tp);
7761
7762 free_irq(tp->pdev->irq, dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007763
Michael Chanfcfa0a32006-03-20 22:28:41 -08007764 err = tg3_request_irq(tp);
Michael Chan79381092005-04-21 17:13:59 -07007765
7766 if (err)
7767 return err;
7768
Michael Chanb16250e2006-09-27 16:10:14 -07007769 if (intr_ok)
Michael Chan79381092005-04-21 17:13:59 -07007770 return 0;
7771
7772 return -EIO;
7773}
7774
7775/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
7776 * successfully restored
7777 */
7778static int tg3_test_msi(struct tg3 *tp)
7779{
7780 struct net_device *dev = tp->dev;
7781 int err;
7782 u16 pci_cmd;
7783
7784 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
7785 return 0;
7786
7787 /* Turn off SERR reporting in case MSI terminates with Master
7788 * Abort.
7789 */
7790 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
7791 pci_write_config_word(tp->pdev, PCI_COMMAND,
7792 pci_cmd & ~PCI_COMMAND_SERR);
7793
7794 err = tg3_test_interrupt(tp);
7795
7796 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
7797
7798 if (!err)
7799 return 0;
7800
7801 /* other failures */
7802 if (err != -EIO)
7803 return err;
7804
7805 /* MSI test failed, go back to INTx mode */
7806 printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
7807 "switching to INTx mode. Please report this failure to "
7808 "the PCI maintainer and include system chipset information.\n",
7809 tp->dev->name);
7810
7811 free_irq(tp->pdev->irq, dev);
7812 pci_disable_msi(tp->pdev);
7813
7814 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
7815
Michael Chanfcfa0a32006-03-20 22:28:41 -08007816 err = tg3_request_irq(tp);
Michael Chan79381092005-04-21 17:13:59 -07007817 if (err)
7818 return err;
7819
7820 /* Need to reset the chip because the MSI cycle may have terminated
7821 * with Master Abort.
7822 */
David S. Millerf47c11e2005-06-24 20:18:35 -07007823 tg3_full_lock(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -07007824
Michael Chan944d9802005-05-29 14:57:48 -07007825 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07007826 err = tg3_init_hw(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -07007827
David S. Millerf47c11e2005-06-24 20:18:35 -07007828 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -07007829
7830 if (err)
7831 free_irq(tp->pdev->irq, dev);
7832
7833 return err;
7834}
7835
Matt Carlson9e9fd122009-01-19 16:57:45 -08007836static int tg3_request_firmware(struct tg3 *tp)
7837{
7838 const __be32 *fw_data;
7839
7840 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
7841 printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
7842 tp->dev->name, tp->fw_needed);
7843 return -ENOENT;
7844 }
7845
7846 fw_data = (void *)tp->fw->data;
7847
7848 /* Firmware blob starts with version numbers, followed by
7849 * start address and _full_ length including BSS sections
7850 * (which must be longer than the actual data, of course
7851 */
7852
7853 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
7854 if (tp->fw_len < (tp->fw->size - 12)) {
7855 printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
7856 tp->dev->name, tp->fw_len, tp->fw_needed);
7857 release_firmware(tp->fw);
7858 tp->fw = NULL;
7859 return -EINVAL;
7860 }
7861
7862 /* We no longer need firmware; we have it. */
7863 tp->fw_needed = NULL;
7864 return 0;
7865}
7866
Linus Torvalds1da177e2005-04-16 15:20:36 -07007867static int tg3_open(struct net_device *dev)
7868{
7869 struct tg3 *tp = netdev_priv(dev);
7870 int err;
7871
Matt Carlson9e9fd122009-01-19 16:57:45 -08007872 if (tp->fw_needed) {
7873 err = tg3_request_firmware(tp);
7874 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
7875 if (err)
7876 return err;
7877 } else if (err) {
7878 printk(KERN_WARNING "%s: TSO capability disabled.\n",
7879 tp->dev->name);
7880 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
7881 } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
7882 printk(KERN_NOTICE "%s: TSO capability restored.\n",
7883 tp->dev->name);
7884 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
7885 }
7886 }
7887
Michael Chanc49a1562006-12-17 17:07:29 -08007888 netif_carrier_off(tp->dev);
7889
Michael Chanbc1c7562006-03-20 17:48:03 -08007890 err = tg3_set_power_state(tp, PCI_D0);
Matt Carlson2f751b62008-08-04 23:17:34 -07007891 if (err)
Michael Chanbc1c7562006-03-20 17:48:03 -08007892 return err;
Matt Carlson2f751b62008-08-04 23:17:34 -07007893
7894 tg3_full_lock(tp, 0);
Michael Chanbc1c7562006-03-20 17:48:03 -08007895
Linus Torvalds1da177e2005-04-16 15:20:36 -07007896 tg3_disable_ints(tp);
7897 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
7898
David S. Millerf47c11e2005-06-24 20:18:35 -07007899 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007900
7901 /* The placement of this call is tied
7902 * to the setup and use of Host TX descriptors.
7903 */
7904 err = tg3_alloc_consistent(tp);
7905 if (err)
7906 return err;
7907
Michael Chan7544b092007-05-05 13:08:32 -07007908 if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
David S. Millerfac9b832005-05-18 22:46:34 -07007909 /* All MSI supporting chips should support tagged
7910 * status. Assert that this is the case.
7911 */
7912 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
7913 printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
7914 "Not using MSI.\n", tp->dev->name);
7915 } else if (pci_enable_msi(tp->pdev) == 0) {
Michael Chan88b06bc22005-04-21 17:13:25 -07007916 u32 msi_mode;
7917
7918 msi_mode = tr32(MSGINT_MODE);
7919 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
7920 tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
7921 }
7922 }
Michael Chanfcfa0a32006-03-20 22:28:41 -08007923 err = tg3_request_irq(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007924
7925 if (err) {
Michael Chan88b06bc22005-04-21 17:13:25 -07007926 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7927 pci_disable_msi(tp->pdev);
7928 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
7929 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007930 tg3_free_consistent(tp);
7931 return err;
7932 }
7933
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007934 napi_enable(&tp->napi);
7935
David S. Millerf47c11e2005-06-24 20:18:35 -07007936 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007937
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07007938 err = tg3_init_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007939 if (err) {
Michael Chan944d9802005-05-29 14:57:48 -07007940 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007941 tg3_free_rings(tp);
7942 } else {
David S. Millerfac9b832005-05-18 22:46:34 -07007943 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
7944 tp->timer_offset = HZ;
7945 else
7946 tp->timer_offset = HZ / 10;
7947
7948 BUG_ON(tp->timer_offset > HZ);
7949 tp->timer_counter = tp->timer_multiplier =
7950 (HZ / tp->timer_offset);
7951 tp->asf_counter = tp->asf_multiplier =
Michael Chan28fbef72005-10-26 15:48:35 -07007952 ((HZ / tp->timer_offset) * 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007953
7954 init_timer(&tp->timer);
7955 tp->timer.expires = jiffies + tp->timer_offset;
7956 tp->timer.data = (unsigned long) tp;
7957 tp->timer.function = tg3_timer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007958 }
7959
David S. Millerf47c11e2005-06-24 20:18:35 -07007960 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007961
7962 if (err) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007963 napi_disable(&tp->napi);
Michael Chan88b06bc22005-04-21 17:13:25 -07007964 free_irq(tp->pdev->irq, dev);
7965 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7966 pci_disable_msi(tp->pdev);
7967 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
7968 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007969 tg3_free_consistent(tp);
7970 return err;
7971 }
7972
Michael Chan79381092005-04-21 17:13:59 -07007973 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7974 err = tg3_test_msi(tp);
David S. Millerfac9b832005-05-18 22:46:34 -07007975
Michael Chan79381092005-04-21 17:13:59 -07007976 if (err) {
David S. Millerf47c11e2005-06-24 20:18:35 -07007977 tg3_full_lock(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -07007978
7979 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7980 pci_disable_msi(tp->pdev);
7981 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
7982 }
Michael Chan944d9802005-05-29 14:57:48 -07007983 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chan79381092005-04-21 17:13:59 -07007984 tg3_free_rings(tp);
7985 tg3_free_consistent(tp);
7986
David S. Millerf47c11e2005-06-24 20:18:35 -07007987 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -07007988
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007989 napi_disable(&tp->napi);
7990
Michael Chan79381092005-04-21 17:13:59 -07007991 return err;
7992 }
Michael Chanfcfa0a32006-03-20 22:28:41 -08007993
7994 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7995 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
Michael Chanb5d37722006-09-27 16:06:21 -07007996 u32 val = tr32(PCIE_TRANSACTION_CFG);
Michael Chanfcfa0a32006-03-20 22:28:41 -08007997
Michael Chanb5d37722006-09-27 16:06:21 -07007998 tw32(PCIE_TRANSACTION_CFG,
7999 val | PCIE_TRANS_CFG_1SHOT_MSI);
Michael Chanfcfa0a32006-03-20 22:28:41 -08008000 }
8001 }
Michael Chan79381092005-04-21 17:13:59 -07008002 }
8003
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07008004 tg3_phy_start(tp);
8005
David S. Millerf47c11e2005-06-24 20:18:35 -07008006 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008007
Michael Chan79381092005-04-21 17:13:59 -07008008 add_timer(&tp->timer);
8009 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008010 tg3_enable_ints(tp);
8011
David S. Millerf47c11e2005-06-24 20:18:35 -07008012 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008013
8014 netif_start_queue(dev);
8015
8016 return 0;
8017}
8018
8019#if 0
8020/*static*/ void tg3_dump_state(struct tg3 *tp)
8021{
8022 u32 val32, val32_2, val32_3, val32_4, val32_5;
8023 u16 val16;
8024 int i;
8025
8026 pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
8027 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
8028 printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
8029 val16, val32);
8030
8031 /* MAC block */
8032 printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
8033 tr32(MAC_MODE), tr32(MAC_STATUS));
8034 printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
8035 tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
8036 printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
8037 tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
8038 printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
8039 tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
8040
8041 /* Send data initiator control block */
8042 printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
8043 tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
8044 printk(" SNDDATAI_STATSCTRL[%08x]\n",
8045 tr32(SNDDATAI_STATSCTRL));
8046
8047 /* Send data completion control block */
8048 printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
8049
8050 /* Send BD ring selector block */
8051 printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
8052 tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
8053
8054 /* Send BD initiator control block */
8055 printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
8056 tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
8057
8058 /* Send BD completion control block */
8059 printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
8060
8061 /* Receive list placement control block */
8062 printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
8063 tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
8064 printk(" RCVLPC_STATSCTRL[%08x]\n",
8065 tr32(RCVLPC_STATSCTRL));
8066
8067 /* Receive data and receive BD initiator control block */
8068 printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
8069 tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
8070
8071 /* Receive data completion control block */
8072 printk("DEBUG: RCVDCC_MODE[%08x]\n",
8073 tr32(RCVDCC_MODE));
8074
8075 /* Receive BD initiator control block */
8076 printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
8077 tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
8078
8079 /* Receive BD completion control block */
8080 printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
8081 tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
8082
8083 /* Receive list selector control block */
8084 printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
8085 tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
8086
8087 /* Mbuf cluster free block */
8088 printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
8089 tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
8090
8091 /* Host coalescing control block */
8092 printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
8093 tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
8094 printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
8095 tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
8096 tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
8097 printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
8098 tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
8099 tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
8100 printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
8101 tr32(HOSTCC_STATS_BLK_NIC_ADDR));
8102 printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
8103 tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
8104
8105 /* Memory arbiter control block */
8106 printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
8107 tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
8108
8109 /* Buffer manager control block */
8110 printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
8111 tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
8112 printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
8113 tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
8114 printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
8115 "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
8116 tr32(BUFMGR_DMA_DESC_POOL_ADDR),
8117 tr32(BUFMGR_DMA_DESC_POOL_SIZE));
8118
8119 /* Read DMA control block */
8120 printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
8121 tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
8122
8123 /* Write DMA control block */
8124 printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
8125 tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
8126
8127 /* DMA completion block */
8128 printk("DEBUG: DMAC_MODE[%08x]\n",
8129 tr32(DMAC_MODE));
8130
8131 /* GRC block */
8132 printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
8133 tr32(GRC_MODE), tr32(GRC_MISC_CFG));
8134 printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
8135 tr32(GRC_LOCAL_CTRL));
8136
8137 /* TG3_BDINFOs */
8138 printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
8139 tr32(RCVDBDI_JUMBO_BD + 0x0),
8140 tr32(RCVDBDI_JUMBO_BD + 0x4),
8141 tr32(RCVDBDI_JUMBO_BD + 0x8),
8142 tr32(RCVDBDI_JUMBO_BD + 0xc));
8143 printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
8144 tr32(RCVDBDI_STD_BD + 0x0),
8145 tr32(RCVDBDI_STD_BD + 0x4),
8146 tr32(RCVDBDI_STD_BD + 0x8),
8147 tr32(RCVDBDI_STD_BD + 0xc));
8148 printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
8149 tr32(RCVDBDI_MINI_BD + 0x0),
8150 tr32(RCVDBDI_MINI_BD + 0x4),
8151 tr32(RCVDBDI_MINI_BD + 0x8),
8152 tr32(RCVDBDI_MINI_BD + 0xc));
8153
8154 tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
8155 tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
8156 tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
8157 tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
8158 printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
8159 val32, val32_2, val32_3, val32_4);
8160
8161 tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
8162 tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
8163 tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
8164 tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
8165 printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
8166 val32, val32_2, val32_3, val32_4);
8167
8168 tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
8169 tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
8170 tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
8171 tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
8172 tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
8173 printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
8174 val32, val32_2, val32_3, val32_4, val32_5);
8175
8176 /* SW status block */
8177 printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
8178 tp->hw_status->status,
8179 tp->hw_status->status_tag,
8180 tp->hw_status->rx_jumbo_consumer,
8181 tp->hw_status->rx_consumer,
8182 tp->hw_status->rx_mini_consumer,
8183 tp->hw_status->idx[0].rx_producer,
8184 tp->hw_status->idx[0].tx_consumer);
8185
8186 /* SW statistics block */
8187 printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
8188 ((u32 *)tp->hw_stats)[0],
8189 ((u32 *)tp->hw_stats)[1],
8190 ((u32 *)tp->hw_stats)[2],
8191 ((u32 *)tp->hw_stats)[3]);
8192
8193 /* Mailboxes */
8194 printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
Michael Chan09ee9292005-08-09 20:17:00 -07008195 tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
8196 tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
8197 tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
8198 tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07008199
8200 /* NIC side send descriptors. */
8201 for (i = 0; i < 6; i++) {
8202 unsigned long txd;
8203
8204 txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
8205 + (i * sizeof(struct tg3_tx_buffer_desc));
8206 printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
8207 i,
8208 readl(txd + 0x0), readl(txd + 0x4),
8209 readl(txd + 0x8), readl(txd + 0xc));
8210 }
8211
8212 /* NIC side RX descriptors. */
8213 for (i = 0; i < 6; i++) {
8214 unsigned long rxd;
8215
8216 rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
8217 + (i * sizeof(struct tg3_rx_buffer_desc));
8218 printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
8219 i,
8220 readl(rxd + 0x0), readl(rxd + 0x4),
8221 readl(rxd + 0x8), readl(rxd + 0xc));
8222 rxd += (4 * sizeof(u32));
8223 printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
8224 i,
8225 readl(rxd + 0x0), readl(rxd + 0x4),
8226 readl(rxd + 0x8), readl(rxd + 0xc));
8227 }
8228
8229 for (i = 0; i < 6; i++) {
8230 unsigned long rxd;
8231
8232 rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
8233 + (i * sizeof(struct tg3_rx_buffer_desc));
8234 printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
8235 i,
8236 readl(rxd + 0x0), readl(rxd + 0x4),
8237 readl(rxd + 0x8), readl(rxd + 0xc));
8238 rxd += (4 * sizeof(u32));
8239 printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
8240 i,
8241 readl(rxd + 0x0), readl(rxd + 0x4),
8242 readl(rxd + 0x8), readl(rxd + 0xc));
8243 }
8244}
8245#endif
8246
8247static struct net_device_stats *tg3_get_stats(struct net_device *);
8248static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
8249
8250static int tg3_close(struct net_device *dev)
8251{
8252 struct tg3 *tp = netdev_priv(dev);
8253
Stephen Hemmingerbea33482007-10-03 16:41:36 -07008254 napi_disable(&tp->napi);
Oleg Nesterov28e53bd2007-05-09 02:34:22 -07008255 cancel_work_sync(&tp->reset_task);
Michael Chan7faa0062006-02-02 17:29:28 -08008256
Linus Torvalds1da177e2005-04-16 15:20:36 -07008257 netif_stop_queue(dev);
8258
8259 del_timer_sync(&tp->timer);
8260
David S. Millerf47c11e2005-06-24 20:18:35 -07008261 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008262#if 0
8263 tg3_dump_state(tp);
8264#endif
8265
8266 tg3_disable_ints(tp);
8267
Michael Chan944d9802005-05-29 14:57:48 -07008268 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008269 tg3_free_rings(tp);
Michael Chan5cf64b8a2007-05-05 12:11:21 -07008270 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008271
David S. Millerf47c11e2005-06-24 20:18:35 -07008272 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008273
Michael Chan88b06bc22005-04-21 17:13:25 -07008274 free_irq(tp->pdev->irq, dev);
8275 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
8276 pci_disable_msi(tp->pdev);
8277 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
8278 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008279
8280 memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
8281 sizeof(tp->net_stats_prev));
8282 memcpy(&tp->estats_prev, tg3_get_estats(tp),
8283 sizeof(tp->estats_prev));
8284
8285 tg3_free_consistent(tp);
8286
Michael Chanbc1c7562006-03-20 17:48:03 -08008287 tg3_set_power_state(tp, PCI_D3hot);
8288
8289 netif_carrier_off(tp->dev);
8290
Linus Torvalds1da177e2005-04-16 15:20:36 -07008291 return 0;
8292}
8293
8294static inline unsigned long get_stat64(tg3_stat64_t *val)
8295{
8296 unsigned long ret;
8297
8298#if (BITS_PER_LONG == 32)
8299 ret = val->low;
8300#else
8301 ret = ((u64)val->high << 32) | ((u64)val->low);
8302#endif
8303 return ret;
8304}
8305
Stefan Buehler816f8b82008-08-15 14:10:54 -07008306static inline u64 get_estat64(tg3_stat64_t *val)
8307{
8308 return ((u64)val->high << 32) | ((u64)val->low);
8309}
8310
Linus Torvalds1da177e2005-04-16 15:20:36 -07008311static unsigned long calc_crc_errors(struct tg3 *tp)
8312{
8313 struct tg3_hw_stats *hw_stats = tp->hw_stats;
8314
8315 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
8316 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
8317 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008318 u32 val;
8319
David S. Millerf47c11e2005-06-24 20:18:35 -07008320 spin_lock_bh(&tp->lock);
Michael Chan569a5df2007-02-13 12:18:15 -08008321 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
8322 tg3_writephy(tp, MII_TG3_TEST1,
8323 val | MII_TG3_TEST1_CRC_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008324 tg3_readphy(tp, 0x14, &val);
8325 } else
8326 val = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07008327 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008328
8329 tp->phy_crc_errors += val;
8330
8331 return tp->phy_crc_errors;
8332 }
8333
8334 return get_stat64(&hw_stats->rx_fcs_errors);
8335}
8336
8337#define ESTAT_ADD(member) \
8338 estats->member = old_estats->member + \
Stefan Buehler816f8b82008-08-15 14:10:54 -07008339 get_estat64(&hw_stats->member)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008340
8341static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
8342{
8343 struct tg3_ethtool_stats *estats = &tp->estats;
8344 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
8345 struct tg3_hw_stats *hw_stats = tp->hw_stats;
8346
8347 if (!hw_stats)
8348 return old_estats;
8349
8350 ESTAT_ADD(rx_octets);
8351 ESTAT_ADD(rx_fragments);
8352 ESTAT_ADD(rx_ucast_packets);
8353 ESTAT_ADD(rx_mcast_packets);
8354 ESTAT_ADD(rx_bcast_packets);
8355 ESTAT_ADD(rx_fcs_errors);
8356 ESTAT_ADD(rx_align_errors);
8357 ESTAT_ADD(rx_xon_pause_rcvd);
8358 ESTAT_ADD(rx_xoff_pause_rcvd);
8359 ESTAT_ADD(rx_mac_ctrl_rcvd);
8360 ESTAT_ADD(rx_xoff_entered);
8361 ESTAT_ADD(rx_frame_too_long_errors);
8362 ESTAT_ADD(rx_jabbers);
8363 ESTAT_ADD(rx_undersize_packets);
8364 ESTAT_ADD(rx_in_length_errors);
8365 ESTAT_ADD(rx_out_length_errors);
8366 ESTAT_ADD(rx_64_or_less_octet_packets);
8367 ESTAT_ADD(rx_65_to_127_octet_packets);
8368 ESTAT_ADD(rx_128_to_255_octet_packets);
8369 ESTAT_ADD(rx_256_to_511_octet_packets);
8370 ESTAT_ADD(rx_512_to_1023_octet_packets);
8371 ESTAT_ADD(rx_1024_to_1522_octet_packets);
8372 ESTAT_ADD(rx_1523_to_2047_octet_packets);
8373 ESTAT_ADD(rx_2048_to_4095_octet_packets);
8374 ESTAT_ADD(rx_4096_to_8191_octet_packets);
8375 ESTAT_ADD(rx_8192_to_9022_octet_packets);
8376
8377 ESTAT_ADD(tx_octets);
8378 ESTAT_ADD(tx_collisions);
8379 ESTAT_ADD(tx_xon_sent);
8380 ESTAT_ADD(tx_xoff_sent);
8381 ESTAT_ADD(tx_flow_control);
8382 ESTAT_ADD(tx_mac_errors);
8383 ESTAT_ADD(tx_single_collisions);
8384 ESTAT_ADD(tx_mult_collisions);
8385 ESTAT_ADD(tx_deferred);
8386 ESTAT_ADD(tx_excessive_collisions);
8387 ESTAT_ADD(tx_late_collisions);
8388 ESTAT_ADD(tx_collide_2times);
8389 ESTAT_ADD(tx_collide_3times);
8390 ESTAT_ADD(tx_collide_4times);
8391 ESTAT_ADD(tx_collide_5times);
8392 ESTAT_ADD(tx_collide_6times);
8393 ESTAT_ADD(tx_collide_7times);
8394 ESTAT_ADD(tx_collide_8times);
8395 ESTAT_ADD(tx_collide_9times);
8396 ESTAT_ADD(tx_collide_10times);
8397 ESTAT_ADD(tx_collide_11times);
8398 ESTAT_ADD(tx_collide_12times);
8399 ESTAT_ADD(tx_collide_13times);
8400 ESTAT_ADD(tx_collide_14times);
8401 ESTAT_ADD(tx_collide_15times);
8402 ESTAT_ADD(tx_ucast_packets);
8403 ESTAT_ADD(tx_mcast_packets);
8404 ESTAT_ADD(tx_bcast_packets);
8405 ESTAT_ADD(tx_carrier_sense_errors);
8406 ESTAT_ADD(tx_discards);
8407 ESTAT_ADD(tx_errors);
8408
8409 ESTAT_ADD(dma_writeq_full);
8410 ESTAT_ADD(dma_write_prioq_full);
8411 ESTAT_ADD(rxbds_empty);
8412 ESTAT_ADD(rx_discards);
8413 ESTAT_ADD(rx_errors);
8414 ESTAT_ADD(rx_threshold_hit);
8415
8416 ESTAT_ADD(dma_readq_full);
8417 ESTAT_ADD(dma_read_prioq_full);
8418 ESTAT_ADD(tx_comp_queue_full);
8419
8420 ESTAT_ADD(ring_set_send_prod_index);
8421 ESTAT_ADD(ring_status_update);
8422 ESTAT_ADD(nic_irqs);
8423 ESTAT_ADD(nic_avoided_irqs);
8424 ESTAT_ADD(nic_tx_threshold_hit);
8425
8426 return estats;
8427}
8428
8429static struct net_device_stats *tg3_get_stats(struct net_device *dev)
8430{
8431 struct tg3 *tp = netdev_priv(dev);
8432 struct net_device_stats *stats = &tp->net_stats;
8433 struct net_device_stats *old_stats = &tp->net_stats_prev;
8434 struct tg3_hw_stats *hw_stats = tp->hw_stats;
8435
8436 if (!hw_stats)
8437 return old_stats;
8438
8439 stats->rx_packets = old_stats->rx_packets +
8440 get_stat64(&hw_stats->rx_ucast_packets) +
8441 get_stat64(&hw_stats->rx_mcast_packets) +
8442 get_stat64(&hw_stats->rx_bcast_packets);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008443
Linus Torvalds1da177e2005-04-16 15:20:36 -07008444 stats->tx_packets = old_stats->tx_packets +
8445 get_stat64(&hw_stats->tx_ucast_packets) +
8446 get_stat64(&hw_stats->tx_mcast_packets) +
8447 get_stat64(&hw_stats->tx_bcast_packets);
8448
8449 stats->rx_bytes = old_stats->rx_bytes +
8450 get_stat64(&hw_stats->rx_octets);
8451 stats->tx_bytes = old_stats->tx_bytes +
8452 get_stat64(&hw_stats->tx_octets);
8453
8454 stats->rx_errors = old_stats->rx_errors +
John W. Linville4f63b872005-09-12 14:43:18 -07008455 get_stat64(&hw_stats->rx_errors);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008456 stats->tx_errors = old_stats->tx_errors +
8457 get_stat64(&hw_stats->tx_errors) +
8458 get_stat64(&hw_stats->tx_mac_errors) +
8459 get_stat64(&hw_stats->tx_carrier_sense_errors) +
8460 get_stat64(&hw_stats->tx_discards);
8461
8462 stats->multicast = old_stats->multicast +
8463 get_stat64(&hw_stats->rx_mcast_packets);
8464 stats->collisions = old_stats->collisions +
8465 get_stat64(&hw_stats->tx_collisions);
8466
8467 stats->rx_length_errors = old_stats->rx_length_errors +
8468 get_stat64(&hw_stats->rx_frame_too_long_errors) +
8469 get_stat64(&hw_stats->rx_undersize_packets);
8470
8471 stats->rx_over_errors = old_stats->rx_over_errors +
8472 get_stat64(&hw_stats->rxbds_empty);
8473 stats->rx_frame_errors = old_stats->rx_frame_errors +
8474 get_stat64(&hw_stats->rx_align_errors);
8475 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
8476 get_stat64(&hw_stats->tx_discards);
8477 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
8478 get_stat64(&hw_stats->tx_carrier_sense_errors);
8479
8480 stats->rx_crc_errors = old_stats->rx_crc_errors +
8481 calc_crc_errors(tp);
8482
John W. Linville4f63b872005-09-12 14:43:18 -07008483 stats->rx_missed_errors = old_stats->rx_missed_errors +
8484 get_stat64(&hw_stats->rx_discards);
8485
Linus Torvalds1da177e2005-04-16 15:20:36 -07008486 return stats;
8487}
8488
8489static inline u32 calc_crc(unsigned char *buf, int len)
8490{
8491 u32 reg;
8492 u32 tmp;
8493 int j, k;
8494
8495 reg = 0xffffffff;
8496
8497 for (j = 0; j < len; j++) {
8498 reg ^= buf[j];
8499
8500 for (k = 0; k < 8; k++) {
8501 tmp = reg & 0x01;
8502
8503 reg >>= 1;
8504
8505 if (tmp) {
8506 reg ^= 0xedb88320;
8507 }
8508 }
8509 }
8510
8511 return ~reg;
8512}
8513
8514static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
8515{
8516 /* accept or reject all multicast frames */
8517 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
8518 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
8519 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
8520 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
8521}
8522
8523static void __tg3_set_rx_mode(struct net_device *dev)
8524{
8525 struct tg3 *tp = netdev_priv(dev);
8526 u32 rx_mode;
8527
8528 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
8529 RX_MODE_KEEP_VLAN_TAG);
8530
8531 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
8532 * flag clear.
8533 */
8534#if TG3_VLAN_TAG_USED
8535 if (!tp->vlgrp &&
8536 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
8537 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
8538#else
8539 /* By definition, VLAN is disabled always in this
8540 * case.
8541 */
8542 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
8543 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
8544#endif
8545
8546 if (dev->flags & IFF_PROMISC) {
8547 /* Promiscuous mode. */
8548 rx_mode |= RX_MODE_PROMISC;
8549 } else if (dev->flags & IFF_ALLMULTI) {
8550 /* Accept all multicast. */
8551 tg3_set_multi (tp, 1);
8552 } else if (dev->mc_count < 1) {
8553 /* Reject all multicast. */
8554 tg3_set_multi (tp, 0);
8555 } else {
8556 /* Accept one or more multicast(s). */
8557 struct dev_mc_list *mclist;
8558 unsigned int i;
8559 u32 mc_filter[4] = { 0, };
8560 u32 regidx;
8561 u32 bit;
8562 u32 crc;
8563
8564 for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
8565 i++, mclist = mclist->next) {
8566
8567 crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
8568 bit = ~crc & 0x7f;
8569 regidx = (bit & 0x60) >> 5;
8570 bit &= 0x1f;
8571 mc_filter[regidx] |= (1 << bit);
8572 }
8573
8574 tw32(MAC_HASH_REG_0, mc_filter[0]);
8575 tw32(MAC_HASH_REG_1, mc_filter[1]);
8576 tw32(MAC_HASH_REG_2, mc_filter[2]);
8577 tw32(MAC_HASH_REG_3, mc_filter[3]);
8578 }
8579
8580 if (rx_mode != tp->rx_mode) {
8581 tp->rx_mode = rx_mode;
8582 tw32_f(MAC_RX_MODE, rx_mode);
8583 udelay(10);
8584 }
8585}
8586
8587static void tg3_set_rx_mode(struct net_device *dev)
8588{
8589 struct tg3 *tp = netdev_priv(dev);
8590
Michael Chane75f7c92006-03-20 21:33:26 -08008591 if (!netif_running(dev))
8592 return;
8593
David S. Millerf47c11e2005-06-24 20:18:35 -07008594 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008595 __tg3_set_rx_mode(dev);
David S. Millerf47c11e2005-06-24 20:18:35 -07008596 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008597}
8598
8599#define TG3_REGDUMP_LEN (32 * 1024)
8600
8601static int tg3_get_regs_len(struct net_device *dev)
8602{
8603 return TG3_REGDUMP_LEN;
8604}
8605
8606static void tg3_get_regs(struct net_device *dev,
8607 struct ethtool_regs *regs, void *_p)
8608{
8609 u32 *p = _p;
8610 struct tg3 *tp = netdev_priv(dev);
8611 u8 *orig_p = _p;
8612 int i;
8613
8614 regs->version = 0;
8615
8616 memset(p, 0, TG3_REGDUMP_LEN);
8617
Michael Chanbc1c7562006-03-20 17:48:03 -08008618 if (tp->link_config.phy_is_low_power)
8619 return;
8620
David S. Millerf47c11e2005-06-24 20:18:35 -07008621 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008622
8623#define __GET_REG32(reg) (*(p)++ = tr32(reg))
8624#define GET_REG32_LOOP(base,len) \
8625do { p = (u32 *)(orig_p + (base)); \
8626 for (i = 0; i < len; i += 4) \
8627 __GET_REG32((base) + i); \
8628} while (0)
8629#define GET_REG32_1(reg) \
8630do { p = (u32 *)(orig_p + (reg)); \
8631 __GET_REG32((reg)); \
8632} while (0)
8633
8634 GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
8635 GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
8636 GET_REG32_LOOP(MAC_MODE, 0x4f0);
8637 GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
8638 GET_REG32_1(SNDDATAC_MODE);
8639 GET_REG32_LOOP(SNDBDS_MODE, 0x80);
8640 GET_REG32_LOOP(SNDBDI_MODE, 0x48);
8641 GET_REG32_1(SNDBDC_MODE);
8642 GET_REG32_LOOP(RCVLPC_MODE, 0x20);
8643 GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
8644 GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
8645 GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
8646 GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
8647 GET_REG32_1(RCVDCC_MODE);
8648 GET_REG32_LOOP(RCVBDI_MODE, 0x20);
8649 GET_REG32_LOOP(RCVCC_MODE, 0x14);
8650 GET_REG32_LOOP(RCVLSC_MODE, 0x08);
8651 GET_REG32_1(MBFREE_MODE);
8652 GET_REG32_LOOP(HOSTCC_MODE, 0x100);
8653 GET_REG32_LOOP(MEMARB_MODE, 0x10);
8654 GET_REG32_LOOP(BUFMGR_MODE, 0x58);
8655 GET_REG32_LOOP(RDMAC_MODE, 0x08);
8656 GET_REG32_LOOP(WDMAC_MODE, 0x08);
Chris Elmquist091465d2005-12-20 13:25:19 -08008657 GET_REG32_1(RX_CPU_MODE);
8658 GET_REG32_1(RX_CPU_STATE);
8659 GET_REG32_1(RX_CPU_PGMCTR);
8660 GET_REG32_1(RX_CPU_HWBKPT);
8661 GET_REG32_1(TX_CPU_MODE);
8662 GET_REG32_1(TX_CPU_STATE);
8663 GET_REG32_1(TX_CPU_PGMCTR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008664 GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
8665 GET_REG32_LOOP(FTQ_RESET, 0x120);
8666 GET_REG32_LOOP(MSGINT_MODE, 0x0c);
8667 GET_REG32_1(DMAC_MODE);
8668 GET_REG32_LOOP(GRC_MODE, 0x4c);
8669 if (tp->tg3_flags & TG3_FLAG_NVRAM)
8670 GET_REG32_LOOP(NVRAM_CMD, 0x24);
8671
8672#undef __GET_REG32
8673#undef GET_REG32_LOOP
8674#undef GET_REG32_1
8675
David S. Millerf47c11e2005-06-24 20:18:35 -07008676 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008677}
8678
8679static int tg3_get_eeprom_len(struct net_device *dev)
8680{
8681 struct tg3 *tp = netdev_priv(dev);
8682
8683 return tp->nvram_size;
8684}
8685
Linus Torvalds1da177e2005-04-16 15:20:36 -07008686static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
8687{
8688 struct tg3 *tp = netdev_priv(dev);
8689 int ret;
8690 u8 *pd;
Al Virob9fc7dc2007-12-17 22:59:57 -08008691 u32 i, offset, len, b_offset, b_count;
Matt Carlsona9dc5292009-02-25 14:25:30 +00008692 __be32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008693
Matt Carlsondf259d82009-04-20 06:57:14 +00008694 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
8695 return -EINVAL;
8696
Michael Chanbc1c7562006-03-20 17:48:03 -08008697 if (tp->link_config.phy_is_low_power)
8698 return -EAGAIN;
8699
Linus Torvalds1da177e2005-04-16 15:20:36 -07008700 offset = eeprom->offset;
8701 len = eeprom->len;
8702 eeprom->len = 0;
8703
8704 eeprom->magic = TG3_EEPROM_MAGIC;
8705
8706 if (offset & 3) {
8707 /* adjustments to start on required 4 byte boundary */
8708 b_offset = offset & 3;
8709 b_count = 4 - b_offset;
8710 if (b_count > len) {
8711 /* i.e. offset=1 len=2 */
8712 b_count = len;
8713 }
Matt Carlsona9dc5292009-02-25 14:25:30 +00008714 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008715 if (ret)
8716 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008717 memcpy(data, ((char*)&val) + b_offset, b_count);
8718 len -= b_count;
8719 offset += b_count;
8720 eeprom->len += b_count;
8721 }
8722
8723 /* read bytes upto the last 4 byte boundary */
8724 pd = &data[eeprom->len];
8725 for (i = 0; i < (len - (len & 3)); i += 4) {
Matt Carlsona9dc5292009-02-25 14:25:30 +00008726 ret = tg3_nvram_read_be32(tp, offset + i, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008727 if (ret) {
8728 eeprom->len += i;
8729 return ret;
8730 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008731 memcpy(pd + i, &val, 4);
8732 }
8733 eeprom->len += i;
8734
8735 if (len & 3) {
8736 /* read last bytes not ending on 4 byte boundary */
8737 pd = &data[eeprom->len];
8738 b_count = len & 3;
8739 b_offset = offset + len - b_count;
Matt Carlsona9dc5292009-02-25 14:25:30 +00008740 ret = tg3_nvram_read_be32(tp, b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008741 if (ret)
8742 return ret;
Al Virob9fc7dc2007-12-17 22:59:57 -08008743 memcpy(pd, &val, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008744 eeprom->len += b_count;
8745 }
8746 return 0;
8747}
8748
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008749static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008750
8751static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
8752{
8753 struct tg3 *tp = netdev_priv(dev);
8754 int ret;
Al Virob9fc7dc2007-12-17 22:59:57 -08008755 u32 offset, len, b_offset, odd_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008756 u8 *buf;
Matt Carlsona9dc5292009-02-25 14:25:30 +00008757 __be32 start, end;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008758
Michael Chanbc1c7562006-03-20 17:48:03 -08008759 if (tp->link_config.phy_is_low_power)
8760 return -EAGAIN;
8761
Matt Carlsondf259d82009-04-20 06:57:14 +00008762 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
8763 eeprom->magic != TG3_EEPROM_MAGIC)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008764 return -EINVAL;
8765
8766 offset = eeprom->offset;
8767 len = eeprom->len;
8768
8769 if ((b_offset = (offset & 3))) {
8770 /* adjustments to start on required 4 byte boundary */
Matt Carlsona9dc5292009-02-25 14:25:30 +00008771 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008772 if (ret)
8773 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008774 len += b_offset;
8775 offset &= ~3;
Michael Chan1c8594b2005-04-21 17:12:46 -07008776 if (len < 4)
8777 len = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008778 }
8779
8780 odd_len = 0;
Michael Chan1c8594b2005-04-21 17:12:46 -07008781 if (len & 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008782 /* adjustments to end on required 4 byte boundary */
8783 odd_len = 1;
8784 len = (len + 3) & ~3;
Matt Carlsona9dc5292009-02-25 14:25:30 +00008785 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008786 if (ret)
8787 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008788 }
8789
8790 buf = data;
8791 if (b_offset || odd_len) {
8792 buf = kmalloc(len, GFP_KERNEL);
Andy Gospodarekab0049b2007-09-06 20:42:14 +01008793 if (!buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008794 return -ENOMEM;
8795 if (b_offset)
8796 memcpy(buf, &start, 4);
8797 if (odd_len)
8798 memcpy(buf+len-4, &end, 4);
8799 memcpy(buf + b_offset, data, eeprom->len);
8800 }
8801
8802 ret = tg3_nvram_write_block(tp, offset, len, buf);
8803
8804 if (buf != data)
8805 kfree(buf);
8806
8807 return ret;
8808}
8809
8810static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
8811{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07008812 struct tg3 *tp = netdev_priv(dev);
8813
8814 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
8815 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
8816 return -EAGAIN;
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07008817 return phy_ethtool_gset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07008818 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008819
Linus Torvalds1da177e2005-04-16 15:20:36 -07008820 cmd->supported = (SUPPORTED_Autoneg);
8821
8822 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
8823 cmd->supported |= (SUPPORTED_1000baseT_Half |
8824 SUPPORTED_1000baseT_Full);
8825
Karsten Keilef348142006-05-12 12:49:08 -07008826 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008827 cmd->supported |= (SUPPORTED_100baseT_Half |
8828 SUPPORTED_100baseT_Full |
8829 SUPPORTED_10baseT_Half |
8830 SUPPORTED_10baseT_Full |
Matt Carlson3bebab52007-11-12 21:22:40 -08008831 SUPPORTED_TP);
Karsten Keilef348142006-05-12 12:49:08 -07008832 cmd->port = PORT_TP;
8833 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008834 cmd->supported |= SUPPORTED_FIBRE;
Karsten Keilef348142006-05-12 12:49:08 -07008835 cmd->port = PORT_FIBRE;
8836 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008837
Linus Torvalds1da177e2005-04-16 15:20:36 -07008838 cmd->advertising = tp->link_config.advertising;
8839 if (netif_running(dev)) {
8840 cmd->speed = tp->link_config.active_speed;
8841 cmd->duplex = tp->link_config.active_duplex;
8842 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008843 cmd->phy_address = PHY_ADDR;
Matt Carlson7e5856b2009-02-25 14:23:01 +00008844 cmd->transceiver = XCVR_INTERNAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008845 cmd->autoneg = tp->link_config.autoneg;
8846 cmd->maxtxpkt = 0;
8847 cmd->maxrxpkt = 0;
8848 return 0;
8849}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008850
Linus Torvalds1da177e2005-04-16 15:20:36 -07008851static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
8852{
8853 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008854
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07008855 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
8856 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
8857 return -EAGAIN;
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07008858 return phy_ethtool_sset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07008859 }
8860
Matt Carlson7e5856b2009-02-25 14:23:01 +00008861 if (cmd->autoneg != AUTONEG_ENABLE &&
8862 cmd->autoneg != AUTONEG_DISABLE)
Michael Chan37ff2382005-10-26 15:49:51 -07008863 return -EINVAL;
Matt Carlson7e5856b2009-02-25 14:23:01 +00008864
8865 if (cmd->autoneg == AUTONEG_DISABLE &&
8866 cmd->duplex != DUPLEX_FULL &&
8867 cmd->duplex != DUPLEX_HALF)
Michael Chan37ff2382005-10-26 15:49:51 -07008868 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008869
Matt Carlson7e5856b2009-02-25 14:23:01 +00008870 if (cmd->autoneg == AUTONEG_ENABLE) {
8871 u32 mask = ADVERTISED_Autoneg |
8872 ADVERTISED_Pause |
8873 ADVERTISED_Asym_Pause;
8874
8875 if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
8876 mask |= ADVERTISED_1000baseT_Half |
8877 ADVERTISED_1000baseT_Full;
8878
8879 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
8880 mask |= ADVERTISED_100baseT_Half |
8881 ADVERTISED_100baseT_Full |
8882 ADVERTISED_10baseT_Half |
8883 ADVERTISED_10baseT_Full |
8884 ADVERTISED_TP;
8885 else
8886 mask |= ADVERTISED_FIBRE;
8887
8888 if (cmd->advertising & ~mask)
8889 return -EINVAL;
8890
8891 mask &= (ADVERTISED_1000baseT_Half |
8892 ADVERTISED_1000baseT_Full |
8893 ADVERTISED_100baseT_Half |
8894 ADVERTISED_100baseT_Full |
8895 ADVERTISED_10baseT_Half |
8896 ADVERTISED_10baseT_Full);
8897
8898 cmd->advertising &= mask;
8899 } else {
8900 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
8901 if (cmd->speed != SPEED_1000)
8902 return -EINVAL;
8903
8904 if (cmd->duplex != DUPLEX_FULL)
8905 return -EINVAL;
8906 } else {
8907 if (cmd->speed != SPEED_100 &&
8908 cmd->speed != SPEED_10)
8909 return -EINVAL;
8910 }
8911 }
8912
David S. Millerf47c11e2005-06-24 20:18:35 -07008913 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008914
8915 tp->link_config.autoneg = cmd->autoneg;
8916 if (cmd->autoneg == AUTONEG_ENABLE) {
Andy Gospodarek405d8e52007-10-08 01:08:47 -07008917 tp->link_config.advertising = (cmd->advertising |
8918 ADVERTISED_Autoneg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008919 tp->link_config.speed = SPEED_INVALID;
8920 tp->link_config.duplex = DUPLEX_INVALID;
8921 } else {
8922 tp->link_config.advertising = 0;
8923 tp->link_config.speed = cmd->speed;
8924 tp->link_config.duplex = cmd->duplex;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07008925 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008926
Michael Chan24fcad62006-12-17 17:06:46 -08008927 tp->link_config.orig_speed = tp->link_config.speed;
8928 tp->link_config.orig_duplex = tp->link_config.duplex;
8929 tp->link_config.orig_autoneg = tp->link_config.autoneg;
8930
Linus Torvalds1da177e2005-04-16 15:20:36 -07008931 if (netif_running(dev))
8932 tg3_setup_phy(tp, 1);
8933
David S. Millerf47c11e2005-06-24 20:18:35 -07008934 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008935
Linus Torvalds1da177e2005-04-16 15:20:36 -07008936 return 0;
8937}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008938
Linus Torvalds1da177e2005-04-16 15:20:36 -07008939static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
8940{
8941 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008942
Linus Torvalds1da177e2005-04-16 15:20:36 -07008943 strcpy(info->driver, DRV_MODULE_NAME);
8944 strcpy(info->version, DRV_MODULE_VERSION);
Michael Chanc4e65752006-03-20 22:29:32 -08008945 strcpy(info->fw_version, tp->fw_ver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008946 strcpy(info->bus_info, pci_name(tp->pdev));
8947}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008948
Linus Torvalds1da177e2005-04-16 15:20:36 -07008949static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
8950{
8951 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008952
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07008953 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
8954 device_can_wakeup(&tp->pdev->dev))
Gary Zambranoa85feb82007-05-05 11:52:19 -07008955 wol->supported = WAKE_MAGIC;
8956 else
8957 wol->supported = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008958 wol->wolopts = 0;
Matt Carlson05ac4cb2008-11-03 16:53:46 -08008959 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
8960 device_can_wakeup(&tp->pdev->dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008961 wol->wolopts = WAKE_MAGIC;
8962 memset(&wol->sopass, 0, sizeof(wol->sopass));
8963}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008964
Linus Torvalds1da177e2005-04-16 15:20:36 -07008965static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
8966{
8967 struct tg3 *tp = netdev_priv(dev);
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07008968 struct device *dp = &tp->pdev->dev;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008969
Linus Torvalds1da177e2005-04-16 15:20:36 -07008970 if (wol->wolopts & ~WAKE_MAGIC)
8971 return -EINVAL;
8972 if ((wol->wolopts & WAKE_MAGIC) &&
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07008973 !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008974 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008975
David S. Millerf47c11e2005-06-24 20:18:35 -07008976 spin_lock_bh(&tp->lock);
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07008977 if (wol->wolopts & WAKE_MAGIC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008978 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07008979 device_set_wakeup_enable(dp, true);
8980 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008981 tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07008982 device_set_wakeup_enable(dp, false);
8983 }
David S. Millerf47c11e2005-06-24 20:18:35 -07008984 spin_unlock_bh(&tp->lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008985
Linus Torvalds1da177e2005-04-16 15:20:36 -07008986 return 0;
8987}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008988
Linus Torvalds1da177e2005-04-16 15:20:36 -07008989static u32 tg3_get_msglevel(struct net_device *dev)
8990{
8991 struct tg3 *tp = netdev_priv(dev);
8992 return tp->msg_enable;
8993}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008994
Linus Torvalds1da177e2005-04-16 15:20:36 -07008995static void tg3_set_msglevel(struct net_device *dev, u32 value)
8996{
8997 struct tg3 *tp = netdev_priv(dev);
8998 tp->msg_enable = value;
8999}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009000
Linus Torvalds1da177e2005-04-16 15:20:36 -07009001static int tg3_set_tso(struct net_device *dev, u32 value)
9002{
9003 struct tg3 *tp = netdev_priv(dev);
9004
9005 if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
9006 if (value)
9007 return -EINVAL;
9008 return 0;
9009 }
Matt Carlson027455a2008-12-21 20:19:30 -08009010 if ((dev->features & NETIF_F_IPV6_CSUM) &&
9011 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)) {
Matt Carlson9936bcf2007-10-10 18:03:07 -07009012 if (value) {
Michael Chanb0026622006-07-03 19:42:14 -07009013 dev->features |= NETIF_F_TSO6;
Matt Carlson57e69832008-05-25 23:48:31 -07009014 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9015 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
9016 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
Matt Carlson321d32a2008-11-21 17:22:19 -08009017 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
9018 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlson9936bcf2007-10-10 18:03:07 -07009019 dev->features |= NETIF_F_TSO_ECN;
9020 } else
9021 dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
Michael Chanb0026622006-07-03 19:42:14 -07009022 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009023 return ethtool_op_set_tso(dev, value);
9024}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009025
Linus Torvalds1da177e2005-04-16 15:20:36 -07009026static int tg3_nway_reset(struct net_device *dev)
9027{
9028 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009029 int r;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009030
Linus Torvalds1da177e2005-04-16 15:20:36 -07009031 if (!netif_running(dev))
9032 return -EAGAIN;
9033
Michael Chanc94e3942005-09-27 12:12:42 -07009034 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
9035 return -EINVAL;
9036
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009037 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
9038 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
9039 return -EAGAIN;
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07009040 r = phy_start_aneg(tp->mdio_bus->phy_map[PHY_ADDR]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009041 } else {
9042 u32 bmcr;
9043
9044 spin_lock_bh(&tp->lock);
9045 r = -EINVAL;
9046 tg3_readphy(tp, MII_BMCR, &bmcr);
9047 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
9048 ((bmcr & BMCR_ANENABLE) ||
9049 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
9050 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
9051 BMCR_ANENABLE);
9052 r = 0;
9053 }
9054 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009055 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009056
Linus Torvalds1da177e2005-04-16 15:20:36 -07009057 return r;
9058}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009059
Linus Torvalds1da177e2005-04-16 15:20:36 -07009060static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
9061{
9062 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009063
Linus Torvalds1da177e2005-04-16 15:20:36 -07009064 ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
9065 ering->rx_mini_max_pending = 0;
Michael Chan4f81c322006-03-20 21:33:42 -08009066 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
9067 ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
9068 else
9069 ering->rx_jumbo_max_pending = 0;
9070
9071 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009072
9073 ering->rx_pending = tp->rx_pending;
9074 ering->rx_mini_pending = 0;
Michael Chan4f81c322006-03-20 21:33:42 -08009075 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
9076 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
9077 else
9078 ering->rx_jumbo_pending = 0;
9079
Linus Torvalds1da177e2005-04-16 15:20:36 -07009080 ering->tx_pending = tp->tx_pending;
9081}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009082
Linus Torvalds1da177e2005-04-16 15:20:36 -07009083static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
9084{
9085 struct tg3 *tp = netdev_priv(dev);
Michael Chanb9ec6c12006-07-25 16:37:27 -07009086 int irq_sync = 0, err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009087
Linus Torvalds1da177e2005-04-16 15:20:36 -07009088 if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
9089 (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
Michael Chanbc3a9252006-10-18 20:55:18 -07009090 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
9091 (ering->tx_pending <= MAX_SKB_FRAGS) ||
Michael Chan7f62ad52007-02-20 23:25:40 -08009092 ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
Michael Chanbc3a9252006-10-18 20:55:18 -07009093 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
Linus Torvalds1da177e2005-04-16 15:20:36 -07009094 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009095
Michael Chanbbe832c2005-06-24 20:20:04 -07009096 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009097 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009098 tg3_netif_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -07009099 irq_sync = 1;
9100 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009101
Michael Chanbbe832c2005-06-24 20:20:04 -07009102 tg3_full_lock(tp, irq_sync);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009103
Linus Torvalds1da177e2005-04-16 15:20:36 -07009104 tp->rx_pending = ering->rx_pending;
9105
9106 if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
9107 tp->rx_pending > 63)
9108 tp->rx_pending = 63;
9109 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
9110 tp->tx_pending = ering->tx_pending;
9111
9112 if (netif_running(dev)) {
Michael Chan944d9802005-05-29 14:57:48 -07009113 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chanb9ec6c12006-07-25 16:37:27 -07009114 err = tg3_restart_hw(tp, 1);
9115 if (!err)
9116 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009117 }
9118
David S. Millerf47c11e2005-06-24 20:18:35 -07009119 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009120
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009121 if (irq_sync && !err)
9122 tg3_phy_start(tp);
9123
Michael Chanb9ec6c12006-07-25 16:37:27 -07009124 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009125}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009126
Linus Torvalds1da177e2005-04-16 15:20:36 -07009127static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
9128{
9129 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009130
Linus Torvalds1da177e2005-04-16 15:20:36 -07009131 epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
Matt Carlson8d018622007-12-20 20:05:44 -08009132
Steve Glendinninge18ce342008-12-16 02:00:00 -08009133 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
Matt Carlson8d018622007-12-20 20:05:44 -08009134 epause->rx_pause = 1;
9135 else
9136 epause->rx_pause = 0;
9137
Steve Glendinninge18ce342008-12-16 02:00:00 -08009138 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
Matt Carlson8d018622007-12-20 20:05:44 -08009139 epause->tx_pause = 1;
9140 else
9141 epause->tx_pause = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009142}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009143
Linus Torvalds1da177e2005-04-16 15:20:36 -07009144static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
9145{
9146 struct tg3 *tp = netdev_priv(dev);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009147 int err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009148
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009149 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
9150 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
9151 return -EAGAIN;
9152
9153 if (epause->autoneg) {
9154 u32 newadv;
9155 struct phy_device *phydev;
9156
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07009157 phydev = tp->mdio_bus->phy_map[PHY_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009158
9159 if (epause->rx_pause) {
9160 if (epause->tx_pause)
9161 newadv = ADVERTISED_Pause;
9162 else
9163 newadv = ADVERTISED_Pause |
9164 ADVERTISED_Asym_Pause;
9165 } else if (epause->tx_pause) {
9166 newadv = ADVERTISED_Asym_Pause;
9167 } else
9168 newadv = 0;
9169
9170 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
9171 u32 oldadv = phydev->advertising &
9172 (ADVERTISED_Pause |
9173 ADVERTISED_Asym_Pause);
9174 if (oldadv != newadv) {
9175 phydev->advertising &=
9176 ~(ADVERTISED_Pause |
9177 ADVERTISED_Asym_Pause);
9178 phydev->advertising |= newadv;
9179 err = phy_start_aneg(phydev);
9180 }
9181 } else {
9182 tp->link_config.advertising &=
9183 ~(ADVERTISED_Pause |
9184 ADVERTISED_Asym_Pause);
9185 tp->link_config.advertising |= newadv;
9186 }
9187 } else {
9188 if (epause->rx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -08009189 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009190 else
Steve Glendinninge18ce342008-12-16 02:00:00 -08009191 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009192
9193 if (epause->tx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -08009194 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009195 else
Steve Glendinninge18ce342008-12-16 02:00:00 -08009196 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009197
9198 if (netif_running(dev))
9199 tg3_setup_flow_control(tp, 0, 0);
9200 }
9201 } else {
9202 int irq_sync = 0;
9203
9204 if (netif_running(dev)) {
9205 tg3_netif_stop(tp);
9206 irq_sync = 1;
9207 }
9208
9209 tg3_full_lock(tp, irq_sync);
9210
9211 if (epause->autoneg)
9212 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
9213 else
9214 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
9215 if (epause->rx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -08009216 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009217 else
Steve Glendinninge18ce342008-12-16 02:00:00 -08009218 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009219 if (epause->tx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -08009220 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009221 else
Steve Glendinninge18ce342008-12-16 02:00:00 -08009222 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009223
9224 if (netif_running(dev)) {
9225 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
9226 err = tg3_restart_hw(tp, 1);
9227 if (!err)
9228 tg3_netif_start(tp);
9229 }
9230
9231 tg3_full_unlock(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -07009232 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009233
Michael Chanb9ec6c12006-07-25 16:37:27 -07009234 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009235}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009236
Linus Torvalds1da177e2005-04-16 15:20:36 -07009237static u32 tg3_get_rx_csum(struct net_device *dev)
9238{
9239 struct tg3 *tp = netdev_priv(dev);
9240 return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
9241}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009242
Linus Torvalds1da177e2005-04-16 15:20:36 -07009243static int tg3_set_rx_csum(struct net_device *dev, u32 data)
9244{
9245 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009246
Linus Torvalds1da177e2005-04-16 15:20:36 -07009247 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
9248 if (data != 0)
9249 return -EINVAL;
9250 return 0;
9251 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009252
David S. Millerf47c11e2005-06-24 20:18:35 -07009253 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009254 if (data)
9255 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
9256 else
9257 tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
David S. Millerf47c11e2005-06-24 20:18:35 -07009258 spin_unlock_bh(&tp->lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009259
Linus Torvalds1da177e2005-04-16 15:20:36 -07009260 return 0;
9261}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009262
Linus Torvalds1da177e2005-04-16 15:20:36 -07009263static int tg3_set_tx_csum(struct net_device *dev, u32 data)
9264{
9265 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009266
Linus Torvalds1da177e2005-04-16 15:20:36 -07009267 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
9268 if (data != 0)
9269 return -EINVAL;
9270 return 0;
9271 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009272
Matt Carlson321d32a2008-11-21 17:22:19 -08009273 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
Michael Chan6460d942007-07-14 19:07:52 -07009274 ethtool_op_set_tx_ipv6_csum(dev, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009275 else
Michael Chan9c27dbd2006-03-20 22:28:27 -08009276 ethtool_op_set_tx_csum(dev, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009277
9278 return 0;
9279}
9280
Jeff Garzikb9f2c042007-10-03 18:07:32 -07009281static int tg3_get_sset_count (struct net_device *dev, int sset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009282{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07009283 switch (sset) {
9284 case ETH_SS_TEST:
9285 return TG3_NUM_TEST;
9286 case ETH_SS_STATS:
9287 return TG3_NUM_STATS;
9288 default:
9289 return -EOPNOTSUPP;
9290 }
Michael Chan4cafd3f2005-05-29 14:56:34 -07009291}
9292
Linus Torvalds1da177e2005-04-16 15:20:36 -07009293static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
9294{
9295 switch (stringset) {
9296 case ETH_SS_STATS:
9297 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
9298 break;
Michael Chan4cafd3f2005-05-29 14:56:34 -07009299 case ETH_SS_TEST:
9300 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
9301 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009302 default:
9303 WARN_ON(1); /* we need a WARN() */
9304 break;
9305 }
9306}
9307
Michael Chan4009a932005-09-05 17:52:54 -07009308static int tg3_phys_id(struct net_device *dev, u32 data)
9309{
9310 struct tg3 *tp = netdev_priv(dev);
9311 int i;
9312
9313 if (!netif_running(tp->dev))
9314 return -EAGAIN;
9315
9316 if (data == 0)
Stephen Hemminger759afc32008-02-23 19:51:59 -08009317 data = UINT_MAX / 2;
Michael Chan4009a932005-09-05 17:52:54 -07009318
9319 for (i = 0; i < (data * 2); i++) {
9320 if ((i % 2) == 0)
9321 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
9322 LED_CTRL_1000MBPS_ON |
9323 LED_CTRL_100MBPS_ON |
9324 LED_CTRL_10MBPS_ON |
9325 LED_CTRL_TRAFFIC_OVERRIDE |
9326 LED_CTRL_TRAFFIC_BLINK |
9327 LED_CTRL_TRAFFIC_LED);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009328
Michael Chan4009a932005-09-05 17:52:54 -07009329 else
9330 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
9331 LED_CTRL_TRAFFIC_OVERRIDE);
9332
9333 if (msleep_interruptible(500))
9334 break;
9335 }
9336 tw32(MAC_LED_CTRL, tp->led_ctrl);
9337 return 0;
9338}
9339
Linus Torvalds1da177e2005-04-16 15:20:36 -07009340static void tg3_get_ethtool_stats (struct net_device *dev,
9341 struct ethtool_stats *estats, u64 *tmp_stats)
9342{
9343 struct tg3 *tp = netdev_priv(dev);
9344 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
9345}
9346
Michael Chan566f86a2005-05-29 14:56:58 -07009347#define NVRAM_TEST_SIZE 0x100
Matt Carlsona5767de2007-11-12 21:10:58 -08009348#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
9349#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
9350#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
Michael Chanb16250e2006-09-27 16:10:14 -07009351#define NVRAM_SELFBOOT_HW_SIZE 0x20
9352#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
Michael Chan566f86a2005-05-29 14:56:58 -07009353
9354static int tg3_test_nvram(struct tg3 *tp)
9355{
Al Virob9fc7dc2007-12-17 22:59:57 -08009356 u32 csum, magic;
Matt Carlsona9dc5292009-02-25 14:25:30 +00009357 __be32 *buf;
Andy Gospodarekab0049b2007-09-06 20:42:14 +01009358 int i, j, k, err = 0, size;
Michael Chan566f86a2005-05-29 14:56:58 -07009359
Matt Carlsondf259d82009-04-20 06:57:14 +00009360 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
9361 return 0;
9362
Matt Carlsone4f34112009-02-25 14:25:00 +00009363 if (tg3_nvram_read(tp, 0, &magic) != 0)
Michael Chan1b277772006-03-20 22:27:48 -08009364 return -EIO;
9365
Michael Chan1b277772006-03-20 22:27:48 -08009366 if (magic == TG3_EEPROM_MAGIC)
9367 size = NVRAM_TEST_SIZE;
Michael Chanb16250e2006-09-27 16:10:14 -07009368 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
Matt Carlsona5767de2007-11-12 21:10:58 -08009369 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
9370 TG3_EEPROM_SB_FORMAT_1) {
9371 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
9372 case TG3_EEPROM_SB_REVISION_0:
9373 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
9374 break;
9375 case TG3_EEPROM_SB_REVISION_2:
9376 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
9377 break;
9378 case TG3_EEPROM_SB_REVISION_3:
9379 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
9380 break;
9381 default:
9382 return 0;
9383 }
9384 } else
Michael Chan1b277772006-03-20 22:27:48 -08009385 return 0;
Michael Chanb16250e2006-09-27 16:10:14 -07009386 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
9387 size = NVRAM_SELFBOOT_HW_SIZE;
9388 else
Michael Chan1b277772006-03-20 22:27:48 -08009389 return -EIO;
9390
9391 buf = kmalloc(size, GFP_KERNEL);
Michael Chan566f86a2005-05-29 14:56:58 -07009392 if (buf == NULL)
9393 return -ENOMEM;
9394
Michael Chan1b277772006-03-20 22:27:48 -08009395 err = -EIO;
9396 for (i = 0, j = 0; i < size; i += 4, j++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +00009397 err = tg3_nvram_read_be32(tp, i, &buf[j]);
9398 if (err)
Michael Chan566f86a2005-05-29 14:56:58 -07009399 break;
Michael Chan566f86a2005-05-29 14:56:58 -07009400 }
Michael Chan1b277772006-03-20 22:27:48 -08009401 if (i < size)
Michael Chan566f86a2005-05-29 14:56:58 -07009402 goto out;
9403
Michael Chan1b277772006-03-20 22:27:48 -08009404 /* Selfboot format */
Matt Carlsona9dc5292009-02-25 14:25:30 +00009405 magic = be32_to_cpu(buf[0]);
Al Virob9fc7dc2007-12-17 22:59:57 -08009406 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -07009407 TG3_EEPROM_MAGIC_FW) {
Michael Chan1b277772006-03-20 22:27:48 -08009408 u8 *buf8 = (u8 *) buf, csum8 = 0;
9409
Al Virob9fc7dc2007-12-17 22:59:57 -08009410 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
Matt Carlsona5767de2007-11-12 21:10:58 -08009411 TG3_EEPROM_SB_REVISION_2) {
9412 /* For rev 2, the csum doesn't include the MBA. */
9413 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
9414 csum8 += buf8[i];
9415 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
9416 csum8 += buf8[i];
9417 } else {
9418 for (i = 0; i < size; i++)
9419 csum8 += buf8[i];
9420 }
Michael Chan1b277772006-03-20 22:27:48 -08009421
Adrian Bunkad96b482006-04-05 22:21:04 -07009422 if (csum8 == 0) {
9423 err = 0;
9424 goto out;
9425 }
9426
9427 err = -EIO;
9428 goto out;
Michael Chan1b277772006-03-20 22:27:48 -08009429 }
Michael Chan566f86a2005-05-29 14:56:58 -07009430
Al Virob9fc7dc2007-12-17 22:59:57 -08009431 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -07009432 TG3_EEPROM_MAGIC_HW) {
9433 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
Matt Carlsona9dc5292009-02-25 14:25:30 +00009434 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
Michael Chanb16250e2006-09-27 16:10:14 -07009435 u8 *buf8 = (u8 *) buf;
Michael Chanb16250e2006-09-27 16:10:14 -07009436
9437 /* Separate the parity bits and the data bytes. */
9438 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
9439 if ((i == 0) || (i == 8)) {
9440 int l;
9441 u8 msk;
9442
9443 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
9444 parity[k++] = buf8[i] & msk;
9445 i++;
9446 }
9447 else if (i == 16) {
9448 int l;
9449 u8 msk;
9450
9451 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
9452 parity[k++] = buf8[i] & msk;
9453 i++;
9454
9455 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
9456 parity[k++] = buf8[i] & msk;
9457 i++;
9458 }
9459 data[j++] = buf8[i];
9460 }
9461
9462 err = -EIO;
9463 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
9464 u8 hw8 = hweight8(data[i]);
9465
9466 if ((hw8 & 0x1) && parity[i])
9467 goto out;
9468 else if (!(hw8 & 0x1) && !parity[i])
9469 goto out;
9470 }
9471 err = 0;
9472 goto out;
9473 }
9474
Michael Chan566f86a2005-05-29 14:56:58 -07009475 /* Bootstrap checksum at offset 0x10 */
9476 csum = calc_crc((unsigned char *) buf, 0x10);
Matt Carlsona9dc5292009-02-25 14:25:30 +00009477 if (csum != be32_to_cpu(buf[0x10/4]))
Michael Chan566f86a2005-05-29 14:56:58 -07009478 goto out;
9479
9480 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
9481 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
Matt Carlsona9dc5292009-02-25 14:25:30 +00009482 if (csum != be32_to_cpu(buf[0xfc/4]))
9483 goto out;
Michael Chan566f86a2005-05-29 14:56:58 -07009484
9485 err = 0;
9486
9487out:
9488 kfree(buf);
9489 return err;
9490}
9491
Michael Chanca430072005-05-29 14:57:23 -07009492#define TG3_SERDES_TIMEOUT_SEC 2
9493#define TG3_COPPER_TIMEOUT_SEC 6
9494
9495static int tg3_test_link(struct tg3 *tp)
9496{
9497 int i, max;
9498
9499 if (!netif_running(tp->dev))
9500 return -ENODEV;
9501
Michael Chan4c987482005-09-05 17:52:38 -07009502 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
Michael Chanca430072005-05-29 14:57:23 -07009503 max = TG3_SERDES_TIMEOUT_SEC;
9504 else
9505 max = TG3_COPPER_TIMEOUT_SEC;
9506
9507 for (i = 0; i < max; i++) {
9508 if (netif_carrier_ok(tp->dev))
9509 return 0;
9510
9511 if (msleep_interruptible(1000))
9512 break;
9513 }
9514
9515 return -EIO;
9516}
9517
Michael Chana71116d2005-05-29 14:58:11 -07009518/* Only test the commonly used registers */
David S. Miller30ca3e32006-03-20 23:02:36 -08009519static int tg3_test_registers(struct tg3 *tp)
Michael Chana71116d2005-05-29 14:58:11 -07009520{
Michael Chanb16250e2006-09-27 16:10:14 -07009521 int i, is_5705, is_5750;
Michael Chana71116d2005-05-29 14:58:11 -07009522 u32 offset, read_mask, write_mask, val, save_val, read_val;
9523 static struct {
9524 u16 offset;
9525 u16 flags;
9526#define TG3_FL_5705 0x1
9527#define TG3_FL_NOT_5705 0x2
9528#define TG3_FL_NOT_5788 0x4
Michael Chanb16250e2006-09-27 16:10:14 -07009529#define TG3_FL_NOT_5750 0x8
Michael Chana71116d2005-05-29 14:58:11 -07009530 u32 read_mask;
9531 u32 write_mask;
9532 } reg_tbl[] = {
9533 /* MAC Control Registers */
9534 { MAC_MODE, TG3_FL_NOT_5705,
9535 0x00000000, 0x00ef6f8c },
9536 { MAC_MODE, TG3_FL_5705,
9537 0x00000000, 0x01ef6b8c },
9538 { MAC_STATUS, TG3_FL_NOT_5705,
9539 0x03800107, 0x00000000 },
9540 { MAC_STATUS, TG3_FL_5705,
9541 0x03800100, 0x00000000 },
9542 { MAC_ADDR_0_HIGH, 0x0000,
9543 0x00000000, 0x0000ffff },
9544 { MAC_ADDR_0_LOW, 0x0000,
9545 0x00000000, 0xffffffff },
9546 { MAC_RX_MTU_SIZE, 0x0000,
9547 0x00000000, 0x0000ffff },
9548 { MAC_TX_MODE, 0x0000,
9549 0x00000000, 0x00000070 },
9550 { MAC_TX_LENGTHS, 0x0000,
9551 0x00000000, 0x00003fff },
9552 { MAC_RX_MODE, TG3_FL_NOT_5705,
9553 0x00000000, 0x000007fc },
9554 { MAC_RX_MODE, TG3_FL_5705,
9555 0x00000000, 0x000007dc },
9556 { MAC_HASH_REG_0, 0x0000,
9557 0x00000000, 0xffffffff },
9558 { MAC_HASH_REG_1, 0x0000,
9559 0x00000000, 0xffffffff },
9560 { MAC_HASH_REG_2, 0x0000,
9561 0x00000000, 0xffffffff },
9562 { MAC_HASH_REG_3, 0x0000,
9563 0x00000000, 0xffffffff },
9564
9565 /* Receive Data and Receive BD Initiator Control Registers. */
9566 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
9567 0x00000000, 0xffffffff },
9568 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
9569 0x00000000, 0xffffffff },
9570 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
9571 0x00000000, 0x00000003 },
9572 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
9573 0x00000000, 0xffffffff },
9574 { RCVDBDI_STD_BD+0, 0x0000,
9575 0x00000000, 0xffffffff },
9576 { RCVDBDI_STD_BD+4, 0x0000,
9577 0x00000000, 0xffffffff },
9578 { RCVDBDI_STD_BD+8, 0x0000,
9579 0x00000000, 0xffff0002 },
9580 { RCVDBDI_STD_BD+0xc, 0x0000,
9581 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009582
Michael Chana71116d2005-05-29 14:58:11 -07009583 /* Receive BD Initiator Control Registers. */
9584 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
9585 0x00000000, 0xffffffff },
9586 { RCVBDI_STD_THRESH, TG3_FL_5705,
9587 0x00000000, 0x000003ff },
9588 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
9589 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009590
Michael Chana71116d2005-05-29 14:58:11 -07009591 /* Host Coalescing Control Registers. */
9592 { HOSTCC_MODE, TG3_FL_NOT_5705,
9593 0x00000000, 0x00000004 },
9594 { HOSTCC_MODE, TG3_FL_5705,
9595 0x00000000, 0x000000f6 },
9596 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
9597 0x00000000, 0xffffffff },
9598 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
9599 0x00000000, 0x000003ff },
9600 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
9601 0x00000000, 0xffffffff },
9602 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
9603 0x00000000, 0x000003ff },
9604 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
9605 0x00000000, 0xffffffff },
9606 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
9607 0x00000000, 0x000000ff },
9608 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
9609 0x00000000, 0xffffffff },
9610 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
9611 0x00000000, 0x000000ff },
9612 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
9613 0x00000000, 0xffffffff },
9614 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
9615 0x00000000, 0xffffffff },
9616 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
9617 0x00000000, 0xffffffff },
9618 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
9619 0x00000000, 0x000000ff },
9620 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
9621 0x00000000, 0xffffffff },
9622 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
9623 0x00000000, 0x000000ff },
9624 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
9625 0x00000000, 0xffffffff },
9626 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
9627 0x00000000, 0xffffffff },
9628 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
9629 0x00000000, 0xffffffff },
9630 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
9631 0x00000000, 0xffffffff },
9632 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
9633 0x00000000, 0xffffffff },
9634 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
9635 0xffffffff, 0x00000000 },
9636 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
9637 0xffffffff, 0x00000000 },
9638
9639 /* Buffer Manager Control Registers. */
Michael Chanb16250e2006-09-27 16:10:14 -07009640 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -07009641 0x00000000, 0x007fff80 },
Michael Chanb16250e2006-09-27 16:10:14 -07009642 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -07009643 0x00000000, 0x007fffff },
9644 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
9645 0x00000000, 0x0000003f },
9646 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
9647 0x00000000, 0x000001ff },
9648 { BUFMGR_MB_HIGH_WATER, 0x0000,
9649 0x00000000, 0x000001ff },
9650 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
9651 0xffffffff, 0x00000000 },
9652 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
9653 0xffffffff, 0x00000000 },
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009654
Michael Chana71116d2005-05-29 14:58:11 -07009655 /* Mailbox Registers */
9656 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
9657 0x00000000, 0x000001ff },
9658 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
9659 0x00000000, 0x000001ff },
9660 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
9661 0x00000000, 0x000007ff },
9662 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
9663 0x00000000, 0x000001ff },
9664
9665 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
9666 };
9667
Michael Chanb16250e2006-09-27 16:10:14 -07009668 is_5705 = is_5750 = 0;
9669 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
Michael Chana71116d2005-05-29 14:58:11 -07009670 is_5705 = 1;
Michael Chanb16250e2006-09-27 16:10:14 -07009671 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
9672 is_5750 = 1;
9673 }
Michael Chana71116d2005-05-29 14:58:11 -07009674
9675 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
9676 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
9677 continue;
9678
9679 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
9680 continue;
9681
9682 if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
9683 (reg_tbl[i].flags & TG3_FL_NOT_5788))
9684 continue;
9685
Michael Chanb16250e2006-09-27 16:10:14 -07009686 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
9687 continue;
9688
Michael Chana71116d2005-05-29 14:58:11 -07009689 offset = (u32) reg_tbl[i].offset;
9690 read_mask = reg_tbl[i].read_mask;
9691 write_mask = reg_tbl[i].write_mask;
9692
9693 /* Save the original register content */
9694 save_val = tr32(offset);
9695
9696 /* Determine the read-only value. */
9697 read_val = save_val & read_mask;
9698
9699 /* Write zero to the register, then make sure the read-only bits
9700 * are not changed and the read/write bits are all zeros.
9701 */
9702 tw32(offset, 0);
9703
9704 val = tr32(offset);
9705
9706 /* Test the read-only and read/write bits. */
9707 if (((val & read_mask) != read_val) || (val & write_mask))
9708 goto out;
9709
9710 /* Write ones to all the bits defined by RdMask and WrMask, then
9711 * make sure the read-only bits are not changed and the
9712 * read/write bits are all ones.
9713 */
9714 tw32(offset, read_mask | write_mask);
9715
9716 val = tr32(offset);
9717
9718 /* Test the read-only bits. */
9719 if ((val & read_mask) != read_val)
9720 goto out;
9721
9722 /* Test the read/write bits. */
9723 if ((val & write_mask) != write_mask)
9724 goto out;
9725
9726 tw32(offset, save_val);
9727 }
9728
9729 return 0;
9730
9731out:
Michael Chan9f88f292006-12-07 00:22:54 -08009732 if (netif_msg_hw(tp))
9733 printk(KERN_ERR PFX "Register test failed at offset %x\n",
9734 offset);
Michael Chana71116d2005-05-29 14:58:11 -07009735 tw32(offset, save_val);
9736 return -EIO;
9737}
9738
Michael Chan7942e1d2005-05-29 14:58:36 -07009739static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
9740{
Arjan van de Venf71e1302006-03-03 21:33:57 -05009741 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
Michael Chan7942e1d2005-05-29 14:58:36 -07009742 int i;
9743 u32 j;
9744
Alejandro Martinez Ruize9edda62007-10-15 03:37:43 +02009745 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
Michael Chan7942e1d2005-05-29 14:58:36 -07009746 for (j = 0; j < len; j += 4) {
9747 u32 val;
9748
9749 tg3_write_mem(tp, offset + j, test_pattern[i]);
9750 tg3_read_mem(tp, offset + j, &val);
9751 if (val != test_pattern[i])
9752 return -EIO;
9753 }
9754 }
9755 return 0;
9756}
9757
9758static int tg3_test_memory(struct tg3 *tp)
9759{
9760 static struct mem_entry {
9761 u32 offset;
9762 u32 len;
9763 } mem_tbl_570x[] = {
Michael Chan38690192005-12-19 16:27:28 -08009764 { 0x00000000, 0x00b50},
Michael Chan7942e1d2005-05-29 14:58:36 -07009765 { 0x00002000, 0x1c000},
9766 { 0xffffffff, 0x00000}
9767 }, mem_tbl_5705[] = {
9768 { 0x00000100, 0x0000c},
9769 { 0x00000200, 0x00008},
Michael Chan7942e1d2005-05-29 14:58:36 -07009770 { 0x00004000, 0x00800},
9771 { 0x00006000, 0x01000},
9772 { 0x00008000, 0x02000},
9773 { 0x00010000, 0x0e000},
9774 { 0xffffffff, 0x00000}
Michael Chan79f4d132006-03-20 22:28:57 -08009775 }, mem_tbl_5755[] = {
9776 { 0x00000200, 0x00008},
9777 { 0x00004000, 0x00800},
9778 { 0x00006000, 0x00800},
9779 { 0x00008000, 0x02000},
9780 { 0x00010000, 0x0c000},
9781 { 0xffffffff, 0x00000}
Michael Chanb16250e2006-09-27 16:10:14 -07009782 }, mem_tbl_5906[] = {
9783 { 0x00000200, 0x00008},
9784 { 0x00004000, 0x00400},
9785 { 0x00006000, 0x00400},
9786 { 0x00008000, 0x01000},
9787 { 0x00010000, 0x01000},
9788 { 0xffffffff, 0x00000}
Michael Chan7942e1d2005-05-29 14:58:36 -07009789 };
9790 struct mem_entry *mem_tbl;
9791 int err = 0;
9792 int i;
9793
Matt Carlson321d32a2008-11-21 17:22:19 -08009794 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
9795 mem_tbl = mem_tbl_5755;
9796 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
9797 mem_tbl = mem_tbl_5906;
9798 else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
9799 mem_tbl = mem_tbl_5705;
9800 else
Michael Chan7942e1d2005-05-29 14:58:36 -07009801 mem_tbl = mem_tbl_570x;
9802
9803 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
9804 if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
9805 mem_tbl[i].len)) != 0)
9806 break;
9807 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009808
Michael Chan7942e1d2005-05-29 14:58:36 -07009809 return err;
9810}
9811
Michael Chan9f40dea2005-09-05 17:53:06 -07009812#define TG3_MAC_LOOPBACK 0
9813#define TG3_PHY_LOOPBACK 1
9814
9815static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
Michael Chanc76949a2005-05-29 14:58:59 -07009816{
Michael Chan9f40dea2005-09-05 17:53:06 -07009817 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
Michael Chanc76949a2005-05-29 14:58:59 -07009818 u32 desc_idx;
9819 struct sk_buff *skb, *rx_skb;
9820 u8 *tx_data;
9821 dma_addr_t map;
9822 int num_pkts, tx_len, rx_len, i, err;
9823 struct tg3_rx_buffer_desc *desc;
Matt Carlson21f581a2009-08-28 14:00:25 +00009824 struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
Michael Chanc76949a2005-05-29 14:58:59 -07009825
Michael Chan9f40dea2005-09-05 17:53:06 -07009826 if (loopback_mode == TG3_MAC_LOOPBACK) {
Michael Chanc94e3942005-09-27 12:12:42 -07009827 /* HW errata - mac loopback fails in some cases on 5780.
9828 * Normal traffic and PHY loopback are not affected by
9829 * errata.
9830 */
9831 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
9832 return 0;
9833
Michael Chan9f40dea2005-09-05 17:53:06 -07009834 mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07009835 MAC_MODE_PORT_INT_LPBACK;
9836 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
9837 mac_mode |= MAC_MODE_LINK_POLARITY;
Michael Chan3f7045c2006-09-27 16:02:29 -07009838 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
9839 mac_mode |= MAC_MODE_PORT_MODE_MII;
9840 else
9841 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Michael Chan9f40dea2005-09-05 17:53:06 -07009842 tw32(MAC_MODE, mac_mode);
9843 } else if (loopback_mode == TG3_PHY_LOOPBACK) {
Michael Chan3f7045c2006-09-27 16:02:29 -07009844 u32 val;
9845
Matt Carlson7f97a4b2009-08-25 10:10:03 +00009846 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
9847 tg3_phy_fet_toggle_apd(tp, false);
Michael Chan5d64ad32006-12-07 00:19:40 -08009848 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
9849 } else
9850 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
Michael Chan3f7045c2006-09-27 16:02:29 -07009851
Matt Carlson9ef8ca92007-07-11 19:48:29 -07009852 tg3_phy_toggle_automdix(tp, 0);
9853
Michael Chan3f7045c2006-09-27 16:02:29 -07009854 tg3_writephy(tp, MII_BMCR, val);
Michael Chanc94e3942005-09-27 12:12:42 -07009855 udelay(40);
Michael Chan5d64ad32006-12-07 00:19:40 -08009856
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07009857 mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
Matt Carlson7f97a4b2009-08-25 10:10:03 +00009858 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
9859 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
9860 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x1800);
Michael Chan5d64ad32006-12-07 00:19:40 -08009861 mac_mode |= MAC_MODE_PORT_MODE_MII;
9862 } else
9863 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Michael Chanb16250e2006-09-27 16:10:14 -07009864
Michael Chanc94e3942005-09-27 12:12:42 -07009865 /* reset to prevent losing 1st rx packet intermittently */
9866 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
9867 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
9868 udelay(10);
9869 tw32_f(MAC_RX_MODE, tp->rx_mode);
9870 }
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07009871 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
9872 if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
9873 mac_mode &= ~MAC_MODE_LINK_POLARITY;
9874 else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
9875 mac_mode |= MAC_MODE_LINK_POLARITY;
Michael Chanff18ff02006-03-27 23:17:27 -08009876 tg3_writephy(tp, MII_TG3_EXT_CTRL,
9877 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
9878 }
Michael Chan9f40dea2005-09-05 17:53:06 -07009879 tw32(MAC_MODE, mac_mode);
Michael Chan9f40dea2005-09-05 17:53:06 -07009880 }
9881 else
9882 return -EINVAL;
Michael Chanc76949a2005-05-29 14:58:59 -07009883
9884 err = -EIO;
9885
Michael Chanc76949a2005-05-29 14:58:59 -07009886 tx_len = 1514;
David S. Millera20e9c62006-07-31 22:38:16 -07009887 skb = netdev_alloc_skb(tp->dev, tx_len);
Jesper Juhla50bb7b2006-05-09 23:14:35 -07009888 if (!skb)
9889 return -ENOMEM;
9890
Michael Chanc76949a2005-05-29 14:58:59 -07009891 tx_data = skb_put(skb, tx_len);
9892 memcpy(tx_data, tp->dev->dev_addr, 6);
9893 memset(tx_data + 6, 0x0, 8);
9894
9895 tw32(MAC_RX_MTU_SIZE, tx_len + 4);
9896
9897 for (i = 14; i < tx_len; i++)
9898 tx_data[i] = (u8) (i & 0xff);
9899
9900 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
9901
9902 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
9903 HOSTCC_MODE_NOW);
9904
9905 udelay(10);
9906
9907 rx_start_idx = tp->hw_status->idx[0].rx_producer;
9908
Michael Chanc76949a2005-05-29 14:58:59 -07009909 num_pkts = 0;
9910
Michael Chan9f40dea2005-09-05 17:53:06 -07009911 tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
Michael Chanc76949a2005-05-29 14:58:59 -07009912
Michael Chan9f40dea2005-09-05 17:53:06 -07009913 tp->tx_prod++;
Michael Chanc76949a2005-05-29 14:58:59 -07009914 num_pkts++;
9915
Michael Chan9f40dea2005-09-05 17:53:06 -07009916 tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
9917 tp->tx_prod);
Michael Chan09ee9292005-08-09 20:17:00 -07009918 tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
Michael Chanc76949a2005-05-29 14:58:59 -07009919
9920 udelay(10);
9921
Michael Chan3f7045c2006-09-27 16:02:29 -07009922 /* 250 usec to allow enough time on some 10/100 Mbps devices. */
9923 for (i = 0; i < 25; i++) {
Michael Chanc76949a2005-05-29 14:58:59 -07009924 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
9925 HOSTCC_MODE_NOW);
9926
9927 udelay(10);
9928
9929 tx_idx = tp->hw_status->idx[0].tx_consumer;
9930 rx_idx = tp->hw_status->idx[0].rx_producer;
Michael Chan9f40dea2005-09-05 17:53:06 -07009931 if ((tx_idx == tp->tx_prod) &&
Michael Chanc76949a2005-05-29 14:58:59 -07009932 (rx_idx == (rx_start_idx + num_pkts)))
9933 break;
9934 }
9935
9936 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
9937 dev_kfree_skb(skb);
9938
Michael Chan9f40dea2005-09-05 17:53:06 -07009939 if (tx_idx != tp->tx_prod)
Michael Chanc76949a2005-05-29 14:58:59 -07009940 goto out;
9941
9942 if (rx_idx != rx_start_idx + num_pkts)
9943 goto out;
9944
9945 desc = &tp->rx_rcb[rx_start_idx];
9946 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
9947 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
9948 if (opaque_key != RXD_OPAQUE_RING_STD)
9949 goto out;
9950
9951 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
9952 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
9953 goto out;
9954
9955 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
9956 if (rx_len != tx_len)
9957 goto out;
9958
Matt Carlson21f581a2009-08-28 14:00:25 +00009959 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
Michael Chanc76949a2005-05-29 14:58:59 -07009960
Matt Carlson21f581a2009-08-28 14:00:25 +00009961 map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
Michael Chanc76949a2005-05-29 14:58:59 -07009962 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
9963
9964 for (i = 14; i < tx_len; i++) {
9965 if (*(rx_skb->data + i) != (u8) (i & 0xff))
9966 goto out;
9967 }
9968 err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009969
Michael Chanc76949a2005-05-29 14:58:59 -07009970 /* tg3_free_rings will unmap and free the rx_skb */
9971out:
9972 return err;
9973}
9974
Michael Chan9f40dea2005-09-05 17:53:06 -07009975#define TG3_MAC_LOOPBACK_FAILED 1
9976#define TG3_PHY_LOOPBACK_FAILED 2
9977#define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
9978 TG3_PHY_LOOPBACK_FAILED)
9979
9980static int tg3_test_loopback(struct tg3 *tp)
9981{
9982 int err = 0;
Matt Carlson9936bcf2007-10-10 18:03:07 -07009983 u32 cpmuctrl = 0;
Michael Chan9f40dea2005-09-05 17:53:06 -07009984
9985 if (!netif_running(tp->dev))
9986 return TG3_LOOPBACK_FAILED;
9987
Michael Chanb9ec6c12006-07-25 16:37:27 -07009988 err = tg3_reset_hw(tp, 1);
9989 if (err)
9990 return TG3_LOOPBACK_FAILED;
Michael Chan9f40dea2005-09-05 17:53:06 -07009991
Matt Carlson6833c042008-11-21 17:18:59 -08009992 /* Turn off gphy autopowerdown. */
9993 if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
9994 tg3_phy_toggle_apd(tp, false);
9995
Matt Carlson321d32a2008-11-21 17:22:19 -08009996 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
Matt Carlson9936bcf2007-10-10 18:03:07 -07009997 int i;
9998 u32 status;
9999
10000 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
10001
10002 /* Wait for up to 40 microseconds to acquire lock. */
10003 for (i = 0; i < 4; i++) {
10004 status = tr32(TG3_CPMU_MUTEX_GNT);
10005 if (status == CPMU_MUTEX_GNT_DRIVER)
10006 break;
10007 udelay(10);
10008 }
10009
10010 if (status != CPMU_MUTEX_GNT_DRIVER)
10011 return TG3_LOOPBACK_FAILED;
10012
Matt Carlsonb2a5c192008-04-03 21:44:44 -070010013 /* Turn off link-based power management. */
Matt Carlsone8750932007-11-12 21:11:51 -080010014 cpmuctrl = tr32(TG3_CPMU_CTRL);
Matt Carlson109115e2008-05-02 16:48:59 -070010015 tw32(TG3_CPMU_CTRL,
10016 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
10017 CPMU_CTRL_LINK_AWARE_MODE));
Matt Carlson9936bcf2007-10-10 18:03:07 -070010018 }
10019
Michael Chan9f40dea2005-09-05 17:53:06 -070010020 if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
10021 err |= TG3_MAC_LOOPBACK_FAILED;
Matt Carlson9936bcf2007-10-10 18:03:07 -070010022
Matt Carlson321d32a2008-11-21 17:22:19 -080010023 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
Matt Carlson9936bcf2007-10-10 18:03:07 -070010024 tw32(TG3_CPMU_CTRL, cpmuctrl);
10025
10026 /* Release the mutex */
10027 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
10028 }
10029
Matt Carlsondd477002008-05-25 23:45:58 -070010030 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
10031 !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
Michael Chan9f40dea2005-09-05 17:53:06 -070010032 if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
10033 err |= TG3_PHY_LOOPBACK_FAILED;
10034 }
10035
Matt Carlson6833c042008-11-21 17:18:59 -080010036 /* Re-enable gphy autopowerdown. */
10037 if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
10038 tg3_phy_toggle_apd(tp, true);
10039
Michael Chan9f40dea2005-09-05 17:53:06 -070010040 return err;
10041}
10042
Michael Chan4cafd3f2005-05-29 14:56:34 -070010043static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
10044 u64 *data)
10045{
Michael Chan566f86a2005-05-29 14:56:58 -070010046 struct tg3 *tp = netdev_priv(dev);
10047
Michael Chanbc1c7562006-03-20 17:48:03 -080010048 if (tp->link_config.phy_is_low_power)
10049 tg3_set_power_state(tp, PCI_D0);
10050
Michael Chan566f86a2005-05-29 14:56:58 -070010051 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
10052
10053 if (tg3_test_nvram(tp) != 0) {
10054 etest->flags |= ETH_TEST_FL_FAILED;
10055 data[0] = 1;
10056 }
Michael Chanca430072005-05-29 14:57:23 -070010057 if (tg3_test_link(tp) != 0) {
10058 etest->flags |= ETH_TEST_FL_FAILED;
10059 data[1] = 1;
10060 }
Michael Chana71116d2005-05-29 14:58:11 -070010061 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010062 int err, err2 = 0, irq_sync = 0;
Michael Chana71116d2005-05-29 14:58:11 -070010063
Michael Chanbbe832c2005-06-24 20:20:04 -070010064 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010065 tg3_phy_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070010066 tg3_netif_stop(tp);
10067 irq_sync = 1;
10068 }
10069
10070 tg3_full_lock(tp, irq_sync);
Michael Chana71116d2005-05-29 14:58:11 -070010071
10072 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
Michael Chanec41c7d2006-01-17 02:40:55 -080010073 err = tg3_nvram_lock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070010074 tg3_halt_cpu(tp, RX_CPU_BASE);
10075 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
10076 tg3_halt_cpu(tp, TX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -080010077 if (!err)
10078 tg3_nvram_unlock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070010079
Michael Chand9ab5ad2006-03-20 22:27:35 -080010080 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
10081 tg3_phy_reset(tp);
10082
Michael Chana71116d2005-05-29 14:58:11 -070010083 if (tg3_test_registers(tp) != 0) {
10084 etest->flags |= ETH_TEST_FL_FAILED;
10085 data[2] = 1;
10086 }
Michael Chan7942e1d2005-05-29 14:58:36 -070010087 if (tg3_test_memory(tp) != 0) {
10088 etest->flags |= ETH_TEST_FL_FAILED;
10089 data[3] = 1;
10090 }
Michael Chan9f40dea2005-09-05 17:53:06 -070010091 if ((data[4] = tg3_test_loopback(tp)) != 0)
Michael Chanc76949a2005-05-29 14:58:59 -070010092 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chana71116d2005-05-29 14:58:11 -070010093
David S. Millerf47c11e2005-06-24 20:18:35 -070010094 tg3_full_unlock(tp);
10095
Michael Chand4bc3922005-05-29 14:59:20 -070010096 if (tg3_test_interrupt(tp) != 0) {
10097 etest->flags |= ETH_TEST_FL_FAILED;
10098 data[5] = 1;
10099 }
David S. Millerf47c11e2005-06-24 20:18:35 -070010100
10101 tg3_full_lock(tp, 0);
Michael Chand4bc3922005-05-29 14:59:20 -070010102
Michael Chana71116d2005-05-29 14:58:11 -070010103 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10104 if (netif_running(dev)) {
10105 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010106 err2 = tg3_restart_hw(tp, 1);
10107 if (!err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070010108 tg3_netif_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070010109 }
David S. Millerf47c11e2005-06-24 20:18:35 -070010110
10111 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010112
10113 if (irq_sync && !err2)
10114 tg3_phy_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070010115 }
Michael Chanbc1c7562006-03-20 17:48:03 -080010116 if (tp->link_config.phy_is_low_power)
10117 tg3_set_power_state(tp, PCI_D3hot);
10118
Michael Chan4cafd3f2005-05-29 14:56:34 -070010119}
10120
Linus Torvalds1da177e2005-04-16 15:20:36 -070010121static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
10122{
10123 struct mii_ioctl_data *data = if_mii(ifr);
10124 struct tg3 *tp = netdev_priv(dev);
10125 int err;
10126
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010127 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
10128 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
10129 return -EAGAIN;
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -070010130 return phy_mii_ioctl(tp->mdio_bus->phy_map[PHY_ADDR], data, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010131 }
10132
Linus Torvalds1da177e2005-04-16 15:20:36 -070010133 switch(cmd) {
10134 case SIOCGMIIPHY:
10135 data->phy_id = PHY_ADDR;
10136
10137 /* fallthru */
10138 case SIOCGMIIREG: {
10139 u32 mii_regval;
10140
10141 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
10142 break; /* We have no PHY */
10143
Michael Chanbc1c7562006-03-20 17:48:03 -080010144 if (tp->link_config.phy_is_low_power)
10145 return -EAGAIN;
10146
David S. Millerf47c11e2005-06-24 20:18:35 -070010147 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010148 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
David S. Millerf47c11e2005-06-24 20:18:35 -070010149 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010150
10151 data->val_out = mii_regval;
10152
10153 return err;
10154 }
10155
10156 case SIOCSMIIREG:
10157 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
10158 break; /* We have no PHY */
10159
10160 if (!capable(CAP_NET_ADMIN))
10161 return -EPERM;
10162
Michael Chanbc1c7562006-03-20 17:48:03 -080010163 if (tp->link_config.phy_is_low_power)
10164 return -EAGAIN;
10165
David S. Millerf47c11e2005-06-24 20:18:35 -070010166 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010167 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
David S. Millerf47c11e2005-06-24 20:18:35 -070010168 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010169
10170 return err;
10171
10172 default:
10173 /* do nothing */
10174 break;
10175 }
10176 return -EOPNOTSUPP;
10177}
10178
10179#if TG3_VLAN_TAG_USED
10180static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
10181{
10182 struct tg3 *tp = netdev_priv(dev);
10183
Matt Carlson844b3ee2009-02-25 14:23:56 +000010184 if (!netif_running(dev)) {
10185 tp->vlgrp = grp;
10186 return;
10187 }
10188
10189 tg3_netif_stop(tp);
Michael Chan29315e82006-06-29 20:12:30 -070010190
David S. Millerf47c11e2005-06-24 20:18:35 -070010191 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010192
10193 tp->vlgrp = grp;
10194
10195 /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
10196 __tg3_set_rx_mode(dev);
10197
Matt Carlson844b3ee2009-02-25 14:23:56 +000010198 tg3_netif_start(tp);
Michael Chan46966542007-07-11 19:47:19 -070010199
10200 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010201}
Linus Torvalds1da177e2005-04-16 15:20:36 -070010202#endif
10203
David S. Miller15f98502005-05-18 22:49:26 -070010204static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
10205{
10206 struct tg3 *tp = netdev_priv(dev);
10207
10208 memcpy(ec, &tp->coal, sizeof(*ec));
10209 return 0;
10210}
10211
Michael Chand244c892005-07-05 14:42:33 -070010212static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
10213{
10214 struct tg3 *tp = netdev_priv(dev);
10215 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
10216 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
10217
10218 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
10219 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
10220 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
10221 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
10222 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
10223 }
10224
10225 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
10226 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
10227 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
10228 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
10229 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
10230 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
10231 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
10232 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
10233 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
10234 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
10235 return -EINVAL;
10236
10237 /* No rx interrupts will be generated if both are zero */
10238 if ((ec->rx_coalesce_usecs == 0) &&
10239 (ec->rx_max_coalesced_frames == 0))
10240 return -EINVAL;
10241
10242 /* No tx interrupts will be generated if both are zero */
10243 if ((ec->tx_coalesce_usecs == 0) &&
10244 (ec->tx_max_coalesced_frames == 0))
10245 return -EINVAL;
10246
10247 /* Only copy relevant parameters, ignore all others. */
10248 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
10249 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
10250 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
10251 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
10252 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
10253 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
10254 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
10255 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
10256 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
10257
10258 if (netif_running(dev)) {
10259 tg3_full_lock(tp, 0);
10260 __tg3_set_coalesce(tp, &tp->coal);
10261 tg3_full_unlock(tp);
10262 }
10263 return 0;
10264}
10265
Jeff Garzik7282d492006-09-13 14:30:00 -040010266static const struct ethtool_ops tg3_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010267 .get_settings = tg3_get_settings,
10268 .set_settings = tg3_set_settings,
10269 .get_drvinfo = tg3_get_drvinfo,
10270 .get_regs_len = tg3_get_regs_len,
10271 .get_regs = tg3_get_regs,
10272 .get_wol = tg3_get_wol,
10273 .set_wol = tg3_set_wol,
10274 .get_msglevel = tg3_get_msglevel,
10275 .set_msglevel = tg3_set_msglevel,
10276 .nway_reset = tg3_nway_reset,
10277 .get_link = ethtool_op_get_link,
10278 .get_eeprom_len = tg3_get_eeprom_len,
10279 .get_eeprom = tg3_get_eeprom,
10280 .set_eeprom = tg3_set_eeprom,
10281 .get_ringparam = tg3_get_ringparam,
10282 .set_ringparam = tg3_set_ringparam,
10283 .get_pauseparam = tg3_get_pauseparam,
10284 .set_pauseparam = tg3_set_pauseparam,
10285 .get_rx_csum = tg3_get_rx_csum,
10286 .set_rx_csum = tg3_set_rx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -070010287 .set_tx_csum = tg3_set_tx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -070010288 .set_sg = ethtool_op_set_sg,
Linus Torvalds1da177e2005-04-16 15:20:36 -070010289 .set_tso = tg3_set_tso,
Michael Chan4cafd3f2005-05-29 14:56:34 -070010290 .self_test = tg3_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -070010291 .get_strings = tg3_get_strings,
Michael Chan4009a932005-09-05 17:52:54 -070010292 .phys_id = tg3_phys_id,
Linus Torvalds1da177e2005-04-16 15:20:36 -070010293 .get_ethtool_stats = tg3_get_ethtool_stats,
David S. Miller15f98502005-05-18 22:49:26 -070010294 .get_coalesce = tg3_get_coalesce,
Michael Chand244c892005-07-05 14:42:33 -070010295 .set_coalesce = tg3_set_coalesce,
Jeff Garzikb9f2c042007-10-03 18:07:32 -070010296 .get_sset_count = tg3_get_sset_count,
Linus Torvalds1da177e2005-04-16 15:20:36 -070010297};
10298
10299static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
10300{
Michael Chan1b277772006-03-20 22:27:48 -080010301 u32 cursize, val, magic;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010302
10303 tp->nvram_size = EEPROM_CHIP_SIZE;
10304
Matt Carlsone4f34112009-02-25 14:25:00 +000010305 if (tg3_nvram_read(tp, 0, &magic) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010306 return;
10307
Michael Chanb16250e2006-09-27 16:10:14 -070010308 if ((magic != TG3_EEPROM_MAGIC) &&
10309 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
10310 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010311 return;
10312
10313 /*
10314 * Size the chip by reading offsets at increasing powers of two.
10315 * When we encounter our validation signature, we know the addressing
10316 * has wrapped around, and thus have our chip size.
10317 */
Michael Chan1b277772006-03-20 22:27:48 -080010318 cursize = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010319
10320 while (cursize < tp->nvram_size) {
Matt Carlsone4f34112009-02-25 14:25:00 +000010321 if (tg3_nvram_read(tp, cursize, &val) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010322 return;
10323
Michael Chan18201802006-03-20 22:29:15 -080010324 if (val == magic)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010325 break;
10326
10327 cursize <<= 1;
10328 }
10329
10330 tp->nvram_size = cursize;
10331}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010332
Linus Torvalds1da177e2005-04-16 15:20:36 -070010333static void __devinit tg3_get_nvram_size(struct tg3 *tp)
10334{
10335 u32 val;
10336
Matt Carlsondf259d82009-04-20 06:57:14 +000010337 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
10338 tg3_nvram_read(tp, 0, &val) != 0)
Michael Chan1b277772006-03-20 22:27:48 -080010339 return;
10340
10341 /* Selfboot format */
Michael Chan18201802006-03-20 22:29:15 -080010342 if (val != TG3_EEPROM_MAGIC) {
Michael Chan1b277772006-03-20 22:27:48 -080010343 tg3_get_eeprom_size(tp);
10344 return;
10345 }
10346
Matt Carlson6d348f22009-02-25 14:25:52 +000010347 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010348 if (val != 0) {
Matt Carlson6d348f22009-02-25 14:25:52 +000010349 /* This is confusing. We want to operate on the
10350 * 16-bit value at offset 0xf2. The tg3_nvram_read()
10351 * call will read from NVRAM and byteswap the data
10352 * according to the byteswapping settings for all
10353 * other register accesses. This ensures the data we
10354 * want will always reside in the lower 16-bits.
10355 * However, the data in NVRAM is in LE format, which
10356 * means the data from the NVRAM read will always be
10357 * opposite the endianness of the CPU. The 16-bit
10358 * byteswap then brings the data to CPU endianness.
10359 */
10360 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010361 return;
10362 }
10363 }
Matt Carlsonfd1122a2008-05-02 16:48:36 -070010364 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010365}
10366
10367static void __devinit tg3_get_nvram_info(struct tg3 *tp)
10368{
10369 u32 nvcfg1;
10370
10371 nvcfg1 = tr32(NVRAM_CFG1);
10372 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
10373 tp->tg3_flags2 |= TG3_FLG2_FLASH;
Matt Carlson8590a602009-08-28 12:29:16 +000010374 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010375 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
10376 tw32(NVRAM_CFG1, nvcfg1);
10377 }
10378
Michael Chan4c987482005-09-05 17:52:38 -070010379 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
Michael Chana4e2b342005-10-26 15:46:52 -070010380 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010381 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000010382 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
10383 tp->nvram_jedecnum = JEDEC_ATMEL;
10384 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
10385 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10386 break;
10387 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
10388 tp->nvram_jedecnum = JEDEC_ATMEL;
10389 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
10390 break;
10391 case FLASH_VENDOR_ATMEL_EEPROM:
10392 tp->nvram_jedecnum = JEDEC_ATMEL;
10393 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
10394 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10395 break;
10396 case FLASH_VENDOR_ST:
10397 tp->nvram_jedecnum = JEDEC_ST;
10398 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
10399 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10400 break;
10401 case FLASH_VENDOR_SAIFUN:
10402 tp->nvram_jedecnum = JEDEC_SAIFUN;
10403 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
10404 break;
10405 case FLASH_VENDOR_SST_SMALL:
10406 case FLASH_VENDOR_SST_LARGE:
10407 tp->nvram_jedecnum = JEDEC_SST;
10408 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
10409 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010410 }
Matt Carlson8590a602009-08-28 12:29:16 +000010411 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010412 tp->nvram_jedecnum = JEDEC_ATMEL;
10413 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
10414 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10415 }
10416}
10417
Michael Chan361b4ac2005-04-21 17:11:21 -070010418static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
10419{
10420 u32 nvcfg1;
10421
10422 nvcfg1 = tr32(NVRAM_CFG1);
10423
Michael Chane6af3012005-04-21 17:12:05 -070010424 /* NVRAM protection for TPM */
10425 if (nvcfg1 & (1 << 27))
10426 tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
10427
Michael Chan361b4ac2005-04-21 17:11:21 -070010428 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000010429 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
10430 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
10431 tp->nvram_jedecnum = JEDEC_ATMEL;
10432 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10433 break;
10434 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
10435 tp->nvram_jedecnum = JEDEC_ATMEL;
10436 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10437 tp->tg3_flags2 |= TG3_FLG2_FLASH;
10438 break;
10439 case FLASH_5752VENDOR_ST_M45PE10:
10440 case FLASH_5752VENDOR_ST_M45PE20:
10441 case FLASH_5752VENDOR_ST_M45PE40:
10442 tp->nvram_jedecnum = JEDEC_ST;
10443 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10444 tp->tg3_flags2 |= TG3_FLG2_FLASH;
10445 break;
Michael Chan361b4ac2005-04-21 17:11:21 -070010446 }
10447
10448 if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
10449 switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000010450 case FLASH_5752PAGE_SIZE_256:
10451 tp->nvram_pagesize = 256;
10452 break;
10453 case FLASH_5752PAGE_SIZE_512:
10454 tp->nvram_pagesize = 512;
10455 break;
10456 case FLASH_5752PAGE_SIZE_1K:
10457 tp->nvram_pagesize = 1024;
10458 break;
10459 case FLASH_5752PAGE_SIZE_2K:
10460 tp->nvram_pagesize = 2048;
10461 break;
10462 case FLASH_5752PAGE_SIZE_4K:
10463 tp->nvram_pagesize = 4096;
10464 break;
10465 case FLASH_5752PAGE_SIZE_264:
10466 tp->nvram_pagesize = 264;
10467 break;
Michael Chan361b4ac2005-04-21 17:11:21 -070010468 }
Matt Carlson8590a602009-08-28 12:29:16 +000010469 } else {
Michael Chan361b4ac2005-04-21 17:11:21 -070010470 /* For eeprom, set pagesize to maximum eeprom size */
10471 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
10472
10473 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
10474 tw32(NVRAM_CFG1, nvcfg1);
10475 }
10476}
10477
Michael Chand3c7b882006-03-23 01:28:25 -080010478static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
10479{
Matt Carlson989a9d22007-05-05 11:51:05 -070010480 u32 nvcfg1, protect = 0;
Michael Chand3c7b882006-03-23 01:28:25 -080010481
10482 nvcfg1 = tr32(NVRAM_CFG1);
10483
10484 /* NVRAM protection for TPM */
Matt Carlson989a9d22007-05-05 11:51:05 -070010485 if (nvcfg1 & (1 << 27)) {
Michael Chand3c7b882006-03-23 01:28:25 -080010486 tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
Matt Carlson989a9d22007-05-05 11:51:05 -070010487 protect = 1;
10488 }
Michael Chand3c7b882006-03-23 01:28:25 -080010489
Matt Carlson989a9d22007-05-05 11:51:05 -070010490 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
10491 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000010492 case FLASH_5755VENDOR_ATMEL_FLASH_1:
10493 case FLASH_5755VENDOR_ATMEL_FLASH_2:
10494 case FLASH_5755VENDOR_ATMEL_FLASH_3:
10495 case FLASH_5755VENDOR_ATMEL_FLASH_5:
10496 tp->nvram_jedecnum = JEDEC_ATMEL;
10497 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10498 tp->tg3_flags2 |= TG3_FLG2_FLASH;
10499 tp->nvram_pagesize = 264;
10500 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
10501 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
10502 tp->nvram_size = (protect ? 0x3e200 :
10503 TG3_NVRAM_SIZE_512KB);
10504 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
10505 tp->nvram_size = (protect ? 0x1f200 :
10506 TG3_NVRAM_SIZE_256KB);
10507 else
10508 tp->nvram_size = (protect ? 0x1f200 :
10509 TG3_NVRAM_SIZE_128KB);
10510 break;
10511 case FLASH_5752VENDOR_ST_M45PE10:
10512 case FLASH_5752VENDOR_ST_M45PE20:
10513 case FLASH_5752VENDOR_ST_M45PE40:
10514 tp->nvram_jedecnum = JEDEC_ST;
10515 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10516 tp->tg3_flags2 |= TG3_FLG2_FLASH;
10517 tp->nvram_pagesize = 256;
10518 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
10519 tp->nvram_size = (protect ?
10520 TG3_NVRAM_SIZE_64KB :
10521 TG3_NVRAM_SIZE_128KB);
10522 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
10523 tp->nvram_size = (protect ?
10524 TG3_NVRAM_SIZE_64KB :
10525 TG3_NVRAM_SIZE_256KB);
10526 else
10527 tp->nvram_size = (protect ?
10528 TG3_NVRAM_SIZE_128KB :
10529 TG3_NVRAM_SIZE_512KB);
10530 break;
Michael Chand3c7b882006-03-23 01:28:25 -080010531 }
10532}
10533
Michael Chan1b277772006-03-20 22:27:48 -080010534static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
10535{
10536 u32 nvcfg1;
10537
10538 nvcfg1 = tr32(NVRAM_CFG1);
10539
10540 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000010541 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
10542 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
10543 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
10544 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
10545 tp->nvram_jedecnum = JEDEC_ATMEL;
10546 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10547 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
Michael Chan1b277772006-03-20 22:27:48 -080010548
Matt Carlson8590a602009-08-28 12:29:16 +000010549 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
10550 tw32(NVRAM_CFG1, nvcfg1);
10551 break;
10552 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
10553 case FLASH_5755VENDOR_ATMEL_FLASH_1:
10554 case FLASH_5755VENDOR_ATMEL_FLASH_2:
10555 case FLASH_5755VENDOR_ATMEL_FLASH_3:
10556 tp->nvram_jedecnum = JEDEC_ATMEL;
10557 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10558 tp->tg3_flags2 |= TG3_FLG2_FLASH;
10559 tp->nvram_pagesize = 264;
10560 break;
10561 case FLASH_5752VENDOR_ST_M45PE10:
10562 case FLASH_5752VENDOR_ST_M45PE20:
10563 case FLASH_5752VENDOR_ST_M45PE40:
10564 tp->nvram_jedecnum = JEDEC_ST;
10565 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10566 tp->tg3_flags2 |= TG3_FLG2_FLASH;
10567 tp->nvram_pagesize = 256;
10568 break;
Michael Chan1b277772006-03-20 22:27:48 -080010569 }
10570}
10571
Matt Carlson6b91fa02007-10-10 18:01:09 -070010572static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
10573{
10574 u32 nvcfg1, protect = 0;
10575
10576 nvcfg1 = tr32(NVRAM_CFG1);
10577
10578 /* NVRAM protection for TPM */
10579 if (nvcfg1 & (1 << 27)) {
10580 tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
10581 protect = 1;
10582 }
10583
10584 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
10585 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000010586 case FLASH_5761VENDOR_ATMEL_ADB021D:
10587 case FLASH_5761VENDOR_ATMEL_ADB041D:
10588 case FLASH_5761VENDOR_ATMEL_ADB081D:
10589 case FLASH_5761VENDOR_ATMEL_ADB161D:
10590 case FLASH_5761VENDOR_ATMEL_MDB021D:
10591 case FLASH_5761VENDOR_ATMEL_MDB041D:
10592 case FLASH_5761VENDOR_ATMEL_MDB081D:
10593 case FLASH_5761VENDOR_ATMEL_MDB161D:
10594 tp->nvram_jedecnum = JEDEC_ATMEL;
10595 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10596 tp->tg3_flags2 |= TG3_FLG2_FLASH;
10597 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
10598 tp->nvram_pagesize = 256;
10599 break;
10600 case FLASH_5761VENDOR_ST_A_M45PE20:
10601 case FLASH_5761VENDOR_ST_A_M45PE40:
10602 case FLASH_5761VENDOR_ST_A_M45PE80:
10603 case FLASH_5761VENDOR_ST_A_M45PE16:
10604 case FLASH_5761VENDOR_ST_M_M45PE20:
10605 case FLASH_5761VENDOR_ST_M_M45PE40:
10606 case FLASH_5761VENDOR_ST_M_M45PE80:
10607 case FLASH_5761VENDOR_ST_M_M45PE16:
10608 tp->nvram_jedecnum = JEDEC_ST;
10609 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10610 tp->tg3_flags2 |= TG3_FLG2_FLASH;
10611 tp->nvram_pagesize = 256;
10612 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070010613 }
10614
10615 if (protect) {
10616 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
10617 } else {
10618 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000010619 case FLASH_5761VENDOR_ATMEL_ADB161D:
10620 case FLASH_5761VENDOR_ATMEL_MDB161D:
10621 case FLASH_5761VENDOR_ST_A_M45PE16:
10622 case FLASH_5761VENDOR_ST_M_M45PE16:
10623 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
10624 break;
10625 case FLASH_5761VENDOR_ATMEL_ADB081D:
10626 case FLASH_5761VENDOR_ATMEL_MDB081D:
10627 case FLASH_5761VENDOR_ST_A_M45PE80:
10628 case FLASH_5761VENDOR_ST_M_M45PE80:
10629 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
10630 break;
10631 case FLASH_5761VENDOR_ATMEL_ADB041D:
10632 case FLASH_5761VENDOR_ATMEL_MDB041D:
10633 case FLASH_5761VENDOR_ST_A_M45PE40:
10634 case FLASH_5761VENDOR_ST_M_M45PE40:
10635 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
10636 break;
10637 case FLASH_5761VENDOR_ATMEL_ADB021D:
10638 case FLASH_5761VENDOR_ATMEL_MDB021D:
10639 case FLASH_5761VENDOR_ST_A_M45PE20:
10640 case FLASH_5761VENDOR_ST_M_M45PE20:
10641 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
10642 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070010643 }
10644 }
10645}
10646
Michael Chanb5d37722006-09-27 16:06:21 -070010647static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
10648{
10649 tp->nvram_jedecnum = JEDEC_ATMEL;
10650 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10651 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
10652}
10653
Matt Carlson321d32a2008-11-21 17:22:19 -080010654static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
10655{
10656 u32 nvcfg1;
10657
10658 nvcfg1 = tr32(NVRAM_CFG1);
10659
10660 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
10661 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
10662 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
10663 tp->nvram_jedecnum = JEDEC_ATMEL;
10664 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10665 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
10666
10667 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
10668 tw32(NVRAM_CFG1, nvcfg1);
10669 return;
10670 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
10671 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
10672 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
10673 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
10674 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
10675 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
10676 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
10677 tp->nvram_jedecnum = JEDEC_ATMEL;
10678 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10679 tp->tg3_flags2 |= TG3_FLG2_FLASH;
10680
10681 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
10682 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
10683 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
10684 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
10685 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
10686 break;
10687 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
10688 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
10689 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
10690 break;
10691 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
10692 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
10693 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
10694 break;
10695 }
10696 break;
10697 case FLASH_5752VENDOR_ST_M45PE10:
10698 case FLASH_5752VENDOR_ST_M45PE20:
10699 case FLASH_5752VENDOR_ST_M45PE40:
10700 tp->nvram_jedecnum = JEDEC_ST;
10701 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
10702 tp->tg3_flags2 |= TG3_FLG2_FLASH;
10703
10704 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
10705 case FLASH_5752VENDOR_ST_M45PE10:
10706 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
10707 break;
10708 case FLASH_5752VENDOR_ST_M45PE20:
10709 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
10710 break;
10711 case FLASH_5752VENDOR_ST_M45PE40:
10712 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
10713 break;
10714 }
10715 break;
10716 default:
Matt Carlsondf259d82009-04-20 06:57:14 +000010717 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
Matt Carlson321d32a2008-11-21 17:22:19 -080010718 return;
10719 }
10720
10721 switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
10722 case FLASH_5752PAGE_SIZE_256:
10723 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
10724 tp->nvram_pagesize = 256;
10725 break;
10726 case FLASH_5752PAGE_SIZE_512:
10727 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
10728 tp->nvram_pagesize = 512;
10729 break;
10730 case FLASH_5752PAGE_SIZE_1K:
10731 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
10732 tp->nvram_pagesize = 1024;
10733 break;
10734 case FLASH_5752PAGE_SIZE_2K:
10735 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
10736 tp->nvram_pagesize = 2048;
10737 break;
10738 case FLASH_5752PAGE_SIZE_4K:
10739 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
10740 tp->nvram_pagesize = 4096;
10741 break;
10742 case FLASH_5752PAGE_SIZE_264:
10743 tp->nvram_pagesize = 264;
10744 break;
10745 case FLASH_5752PAGE_SIZE_528:
10746 tp->nvram_pagesize = 528;
10747 break;
10748 }
10749}
10750
Linus Torvalds1da177e2005-04-16 15:20:36 -070010751/* Chips other than 5700/5701 use the NVRAM for fetching info. */
10752static void __devinit tg3_nvram_init(struct tg3 *tp)
10753{
Linus Torvalds1da177e2005-04-16 15:20:36 -070010754 tw32_f(GRC_EEPROM_ADDR,
10755 (EEPROM_ADDR_FSM_RESET |
10756 (EEPROM_DEFAULT_CLOCK_PERIOD <<
10757 EEPROM_ADDR_CLKPERD_SHIFT)));
10758
Michael Chan9d57f012006-12-07 00:23:25 -080010759 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010760
10761 /* Enable seeprom accesses. */
10762 tw32_f(GRC_LOCAL_CTRL,
10763 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
10764 udelay(100);
10765
10766 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
10767 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
10768 tp->tg3_flags |= TG3_FLAG_NVRAM;
10769
Michael Chanec41c7d2006-01-17 02:40:55 -080010770 if (tg3_nvram_lock(tp)) {
10771 printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
10772 "tg3_nvram_init failed.\n", tp->dev->name);
10773 return;
10774 }
Michael Chane6af3012005-04-21 17:12:05 -070010775 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010776
Matt Carlson989a9d22007-05-05 11:51:05 -070010777 tp->nvram_size = 0;
10778
Michael Chan361b4ac2005-04-21 17:11:21 -070010779 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
10780 tg3_get_5752_nvram_info(tp);
Michael Chand3c7b882006-03-23 01:28:25 -080010781 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
10782 tg3_get_5755_nvram_info(tp);
Matt Carlsond30cdd22007-10-07 23:28:35 -070010783 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson57e69832008-05-25 23:48:31 -070010784 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
10785 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
Michael Chan1b277772006-03-20 22:27:48 -080010786 tg3_get_5787_nvram_info(tp);
Matt Carlson6b91fa02007-10-10 18:01:09 -070010787 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
10788 tg3_get_5761_nvram_info(tp);
Michael Chanb5d37722006-09-27 16:06:21 -070010789 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
10790 tg3_get_5906_nvram_info(tp);
Matt Carlson321d32a2008-11-21 17:22:19 -080010791 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
10792 tg3_get_57780_nvram_info(tp);
Michael Chan361b4ac2005-04-21 17:11:21 -070010793 else
10794 tg3_get_nvram_info(tp);
10795
Matt Carlson989a9d22007-05-05 11:51:05 -070010796 if (tp->nvram_size == 0)
10797 tg3_get_nvram_size(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010798
Michael Chane6af3012005-04-21 17:12:05 -070010799 tg3_disable_nvram_access(tp);
Michael Chan381291b2005-12-13 21:08:21 -080010800 tg3_nvram_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010801
10802 } else {
10803 tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
10804
10805 tg3_get_eeprom_size(tp);
10806 }
10807}
10808
Linus Torvalds1da177e2005-04-16 15:20:36 -070010809static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
10810 u32 offset, u32 len, u8 *buf)
10811{
10812 int i, j, rc = 0;
10813 u32 val;
10814
10815 for (i = 0; i < len; i += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080010816 u32 addr;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010817 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010818
10819 addr = offset + i;
10820
10821 memcpy(&data, buf + i, 4);
10822
Matt Carlson62cedd12009-04-20 14:52:29 -070010823 /*
10824 * The SEEPROM interface expects the data to always be opposite
10825 * the native endian format. We accomplish this by reversing
10826 * all the operations that would have been performed on the
10827 * data from a call to tg3_nvram_read_be32().
10828 */
10829 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
Linus Torvalds1da177e2005-04-16 15:20:36 -070010830
10831 val = tr32(GRC_EEPROM_ADDR);
10832 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
10833
10834 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
10835 EEPROM_ADDR_READ);
10836 tw32(GRC_EEPROM_ADDR, val |
10837 (0 << EEPROM_ADDR_DEVID_SHIFT) |
10838 (addr & EEPROM_ADDR_ADDR_MASK) |
10839 EEPROM_ADDR_START |
10840 EEPROM_ADDR_WRITE);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010841
Michael Chan9d57f012006-12-07 00:23:25 -080010842 for (j = 0; j < 1000; j++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010843 val = tr32(GRC_EEPROM_ADDR);
10844
10845 if (val & EEPROM_ADDR_COMPLETE)
10846 break;
Michael Chan9d57f012006-12-07 00:23:25 -080010847 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010848 }
10849 if (!(val & EEPROM_ADDR_COMPLETE)) {
10850 rc = -EBUSY;
10851 break;
10852 }
10853 }
10854
10855 return rc;
10856}
10857
10858/* offset and length are dword aligned */
10859static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
10860 u8 *buf)
10861{
10862 int ret = 0;
10863 u32 pagesize = tp->nvram_pagesize;
10864 u32 pagemask = pagesize - 1;
10865 u32 nvram_cmd;
10866 u8 *tmp;
10867
10868 tmp = kmalloc(pagesize, GFP_KERNEL);
10869 if (tmp == NULL)
10870 return -ENOMEM;
10871
10872 while (len) {
10873 int j;
Michael Chane6af3012005-04-21 17:12:05 -070010874 u32 phy_addr, page_off, size;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010875
10876 phy_addr = offset & ~pagemask;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010877
Linus Torvalds1da177e2005-04-16 15:20:36 -070010878 for (j = 0; j < pagesize; j += 4) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000010879 ret = tg3_nvram_read_be32(tp, phy_addr + j,
10880 (__be32 *) (tmp + j));
10881 if (ret)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010882 break;
10883 }
10884 if (ret)
10885 break;
10886
10887 page_off = offset & pagemask;
10888 size = pagesize;
10889 if (len < size)
10890 size = len;
10891
10892 len -= size;
10893
10894 memcpy(tmp + page_off, buf, size);
10895
10896 offset = offset + (pagesize - page_off);
10897
Michael Chane6af3012005-04-21 17:12:05 -070010898 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010899
10900 /*
10901 * Before we can erase the flash page, we need
10902 * to issue a special "write enable" command.
10903 */
10904 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
10905
10906 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
10907 break;
10908
10909 /* Erase the target page */
10910 tw32(NVRAM_ADDR, phy_addr);
10911
10912 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
10913 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
10914
10915 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
10916 break;
10917
10918 /* Issue another write enable to start the write. */
10919 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
10920
10921 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
10922 break;
10923
10924 for (j = 0; j < pagesize; j += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080010925 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010926
Al Virob9fc7dc2007-12-17 22:59:57 -080010927 data = *((__be32 *) (tmp + j));
Matt Carlsona9dc5292009-02-25 14:25:30 +000010928
Al Virob9fc7dc2007-12-17 22:59:57 -080010929 tw32(NVRAM_WRDATA, be32_to_cpu(data));
Linus Torvalds1da177e2005-04-16 15:20:36 -070010930
10931 tw32(NVRAM_ADDR, phy_addr + j);
10932
10933 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
10934 NVRAM_CMD_WR;
10935
10936 if (j == 0)
10937 nvram_cmd |= NVRAM_CMD_FIRST;
10938 else if (j == (pagesize - 4))
10939 nvram_cmd |= NVRAM_CMD_LAST;
10940
10941 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
10942 break;
10943 }
10944 if (ret)
10945 break;
10946 }
10947
10948 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
10949 tg3_nvram_exec_cmd(tp, nvram_cmd);
10950
10951 kfree(tmp);
10952
10953 return ret;
10954}
10955
10956/* offset and length are dword aligned */
10957static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
10958 u8 *buf)
10959{
10960 int i, ret = 0;
10961
10962 for (i = 0; i < len; i += 4, offset += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080010963 u32 page_off, phy_addr, nvram_cmd;
10964 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010965
10966 memcpy(&data, buf + i, 4);
Al Virob9fc7dc2007-12-17 22:59:57 -080010967 tw32(NVRAM_WRDATA, be32_to_cpu(data));
Linus Torvalds1da177e2005-04-16 15:20:36 -070010968
10969 page_off = offset % tp->nvram_pagesize;
10970
Michael Chan18201802006-03-20 22:29:15 -080010971 phy_addr = tg3_nvram_phys_addr(tp, offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010972
10973 tw32(NVRAM_ADDR, phy_addr);
10974
10975 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
10976
10977 if ((page_off == 0) || (i == 0))
10978 nvram_cmd |= NVRAM_CMD_FIRST;
Michael Chanf6d9a252006-04-29 19:00:24 -070010979 if (page_off == (tp->nvram_pagesize - 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -070010980 nvram_cmd |= NVRAM_CMD_LAST;
10981
10982 if (i == (len - 4))
10983 nvram_cmd |= NVRAM_CMD_LAST;
10984
Matt Carlson321d32a2008-11-21 17:22:19 -080010985 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
10986 !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
Michael Chan4c987482005-09-05 17:52:38 -070010987 (tp->nvram_jedecnum == JEDEC_ST) &&
10988 (nvram_cmd & NVRAM_CMD_FIRST)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010989
10990 if ((ret = tg3_nvram_exec_cmd(tp,
10991 NVRAM_CMD_WREN | NVRAM_CMD_GO |
10992 NVRAM_CMD_DONE)))
10993
10994 break;
10995 }
10996 if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
10997 /* We always do complete word writes to eeprom. */
10998 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
10999 }
11000
11001 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
11002 break;
11003 }
11004 return ret;
11005}
11006
11007/* offset and length are dword aligned */
11008static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
11009{
11010 int ret;
11011
Linus Torvalds1da177e2005-04-16 15:20:36 -070011012 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
Michael Chan314fba32005-04-21 17:07:04 -070011013 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
11014 ~GRC_LCLCTRL_GPIO_OUTPUT1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011015 udelay(40);
11016 }
11017
11018 if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
11019 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
11020 }
11021 else {
11022 u32 grc_mode;
11023
Michael Chanec41c7d2006-01-17 02:40:55 -080011024 ret = tg3_nvram_lock(tp);
11025 if (ret)
11026 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011027
Michael Chane6af3012005-04-21 17:12:05 -070011028 tg3_enable_nvram_access(tp);
11029 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
11030 !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
Linus Torvalds1da177e2005-04-16 15:20:36 -070011031 tw32(NVRAM_WRITE1, 0x406);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011032
11033 grc_mode = tr32(GRC_MODE);
11034 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
11035
11036 if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
11037 !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
11038
11039 ret = tg3_nvram_write_block_buffered(tp, offset, len,
11040 buf);
11041 }
11042 else {
11043 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
11044 buf);
11045 }
11046
11047 grc_mode = tr32(GRC_MODE);
11048 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
11049
Michael Chane6af3012005-04-21 17:12:05 -070011050 tg3_disable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011051 tg3_nvram_unlock(tp);
11052 }
11053
11054 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
Michael Chan314fba32005-04-21 17:07:04 -070011055 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011056 udelay(40);
11057 }
11058
11059 return ret;
11060}
11061
11062struct subsys_tbl_ent {
11063 u16 subsys_vendor, subsys_devid;
11064 u32 phy_id;
11065};
11066
11067static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
11068 /* Broadcom boards. */
11069 { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
11070 { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
11071 { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
11072 { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
11073 { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
11074 { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
11075 { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
11076 { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
11077 { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
11078 { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
11079 { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
11080
11081 /* 3com boards. */
11082 { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
11083 { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
11084 { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
11085 { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
11086 { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
11087
11088 /* DELL boards. */
11089 { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
11090 { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
11091 { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
11092 { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
11093
11094 /* Compaq boards. */
11095 { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
11096 { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
11097 { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
11098 { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
11099 { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
11100
11101 /* IBM boards. */
11102 { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
11103};
11104
11105static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
11106{
11107 int i;
11108
11109 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
11110 if ((subsys_id_to_phy_id[i].subsys_vendor ==
11111 tp->pdev->subsystem_vendor) &&
11112 (subsys_id_to_phy_id[i].subsys_devid ==
11113 tp->pdev->subsystem_device))
11114 return &subsys_id_to_phy_id[i];
11115 }
11116 return NULL;
11117}
11118
Michael Chan7d0c41e2005-04-21 17:06:20 -070011119static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011120{
Linus Torvalds1da177e2005-04-16 15:20:36 -070011121 u32 val;
Michael Chancaf636c72006-03-22 01:05:31 -080011122 u16 pmcsr;
11123
11124 /* On some early chips the SRAM cannot be accessed in D3hot state,
11125 * so need make sure we're in D0.
11126 */
11127 pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
11128 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
11129 pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
11130 msleep(1);
Michael Chan7d0c41e2005-04-21 17:06:20 -070011131
11132 /* Make sure register accesses (indirect or otherwise)
11133 * will function correctly.
11134 */
11135 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
11136 tp->misc_host_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011137
David S. Millerf49639e2006-06-09 11:58:36 -070011138 /* The memory arbiter has to be enabled in order for SRAM accesses
11139 * to succeed. Normally on powerup the tg3 chip firmware will make
11140 * sure it is enabled, but other entities such as system netboot
11141 * code might disable it.
11142 */
11143 val = tr32(MEMARB_MODE);
11144 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
11145
Linus Torvalds1da177e2005-04-16 15:20:36 -070011146 tp->phy_id = PHY_ID_INVALID;
Michael Chan7d0c41e2005-04-21 17:06:20 -070011147 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
11148
Gary Zambranoa85feb82007-05-05 11:52:19 -070011149 /* Assume an onboard device and WOL capable by default. */
11150 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
David S. Miller72b845e2006-03-14 14:11:48 -080011151
Michael Chanb5d37722006-09-27 16:06:21 -070011152 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan9d26e212006-12-07 00:21:14 -080011153 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
Michael Chanb5d37722006-09-27 16:06:21 -070011154 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
Michael Chan9d26e212006-12-07 00:21:14 -080011155 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
11156 }
Matt Carlson0527ba32007-10-10 18:03:30 -070011157 val = tr32(VCPU_CFGSHDW);
11158 if (val & VCPU_CFGSHDW_ASPM_DBNC)
Matt Carlson8ed5d972007-05-07 00:25:49 -070011159 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
Matt Carlson0527ba32007-10-10 18:03:30 -070011160 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
Matt Carlson20232762008-12-21 20:18:56 -080011161 (val & VCPU_CFGSHDW_WOL_MAGPKT))
Matt Carlson0527ba32007-10-10 18:03:30 -070011162 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
Matt Carlson05ac4cb2008-11-03 16:53:46 -080011163 goto done;
Michael Chanb5d37722006-09-27 16:06:21 -070011164 }
11165
Linus Torvalds1da177e2005-04-16 15:20:36 -070011166 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
11167 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
11168 u32 nic_cfg, led_cfg;
Matt Carlsona9daf362008-05-25 23:49:44 -070011169 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
Michael Chan7d0c41e2005-04-21 17:06:20 -070011170 int eeprom_phy_serdes = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011171
11172 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
11173 tp->nic_sram_data_cfg = nic_cfg;
11174
11175 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
11176 ver >>= NIC_SRAM_DATA_VER_SHIFT;
11177 if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
11178 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
11179 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
11180 (ver > 0) && (ver < 0x100))
11181 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
11182
Matt Carlsona9daf362008-05-25 23:49:44 -070011183 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
11184 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
11185
Linus Torvalds1da177e2005-04-16 15:20:36 -070011186 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
11187 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
11188 eeprom_phy_serdes = 1;
11189
11190 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
11191 if (nic_phy_id != 0) {
11192 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
11193 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
11194
11195 eeprom_phy_id = (id1 >> 16) << 10;
11196 eeprom_phy_id |= (id2 & 0xfc00) << 16;
11197 eeprom_phy_id |= (id2 & 0x03ff) << 0;
11198 } else
11199 eeprom_phy_id = 0;
11200
Michael Chan7d0c41e2005-04-21 17:06:20 -070011201 tp->phy_id = eeprom_phy_id;
Michael Chan747e8f82005-07-25 12:33:22 -070011202 if (eeprom_phy_serdes) {
Michael Chana4e2b342005-10-26 15:46:52 -070011203 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
Michael Chan747e8f82005-07-25 12:33:22 -070011204 tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
11205 else
11206 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
11207 }
Michael Chan7d0c41e2005-04-21 17:06:20 -070011208
John W. Linvillecbf46852005-04-21 17:01:29 -070011209 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011210 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
11211 SHASTA_EXT_LED_MODE_MASK);
John W. Linvillecbf46852005-04-21 17:01:29 -070011212 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070011213 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
11214
11215 switch (led_cfg) {
11216 default:
11217 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
11218 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
11219 break;
11220
11221 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
11222 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
11223 break;
11224
11225 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
11226 tp->led_ctrl = LED_CTRL_MODE_MAC;
Michael Chan9ba27792005-06-06 15:16:20 -070011227
11228 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
11229 * read on some older 5700/5701 bootcode.
11230 */
11231 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
11232 ASIC_REV_5700 ||
11233 GET_ASIC_REV(tp->pci_chip_rev_id) ==
11234 ASIC_REV_5701)
11235 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
11236
Linus Torvalds1da177e2005-04-16 15:20:36 -070011237 break;
11238
11239 case SHASTA_EXT_LED_SHARED:
11240 tp->led_ctrl = LED_CTRL_MODE_SHARED;
11241 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
11242 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
11243 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
11244 LED_CTRL_MODE_PHY_2);
11245 break;
11246
11247 case SHASTA_EXT_LED_MAC:
11248 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
11249 break;
11250
11251 case SHASTA_EXT_LED_COMBO:
11252 tp->led_ctrl = LED_CTRL_MODE_COMBO;
11253 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
11254 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
11255 LED_CTRL_MODE_PHY_2);
11256 break;
11257
Stephen Hemminger855e1112008-04-16 16:37:28 -070011258 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070011259
11260 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
11261 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
11262 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
11263 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
11264
Matt Carlsonb2a5c192008-04-03 21:44:44 -070011265 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
11266 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
Matt Carlson5f608912007-11-12 21:17:07 -080011267
Michael Chan9d26e212006-12-07 00:21:14 -080011268 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011269 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
Michael Chan9d26e212006-12-07 00:21:14 -080011270 if ((tp->pdev->subsystem_vendor ==
11271 PCI_VENDOR_ID_ARIMA) &&
11272 (tp->pdev->subsystem_device == 0x205a ||
11273 tp->pdev->subsystem_device == 0x2063))
11274 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
11275 } else {
David S. Millerf49639e2006-06-09 11:58:36 -070011276 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
Michael Chan9d26e212006-12-07 00:21:14 -080011277 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
11278 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070011279
11280 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
11281 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
John W. Linvillecbf46852005-04-21 17:01:29 -070011282 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011283 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
11284 }
Matt Carlsonb2b98d42008-11-03 16:52:32 -080011285
11286 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
11287 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
Matt Carlson0d3031d2007-10-10 18:02:43 -070011288 tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
Matt Carlsonb2b98d42008-11-03 16:52:32 -080011289
Gary Zambranoa85feb82007-05-05 11:52:19 -070011290 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
11291 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
11292 tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011293
Rafael J. Wysocki12dac072008-07-30 16:37:33 -070011294 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
Matt Carlson05ac4cb2008-11-03 16:53:46 -080011295 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
Matt Carlson0527ba32007-10-10 18:03:30 -070011296 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
11297
Linus Torvalds1da177e2005-04-16 15:20:36 -070011298 if (cfg2 & (1 << 17))
11299 tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
11300
11301 /* serdes signal pre-emphasis in register 0x590 set by */
11302 /* bootcode if bit 18 is set */
11303 if (cfg2 & (1 << 18))
11304 tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
Matt Carlson8ed5d972007-05-07 00:25:49 -070011305
Matt Carlson321d32a2008-11-21 17:22:19 -080011306 if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
11307 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
Matt Carlson6833c042008-11-21 17:18:59 -080011308 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
11309 tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
11310
Matt Carlson8ed5d972007-05-07 00:25:49 -070011311 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
11312 u32 cfg3;
11313
11314 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
11315 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
11316 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
11317 }
Matt Carlsona9daf362008-05-25 23:49:44 -070011318
11319 if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
11320 tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
11321 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
11322 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
11323 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
11324 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011325 }
Matt Carlson05ac4cb2008-11-03 16:53:46 -080011326done:
11327 device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
11328 device_set_wakeup_enable(&tp->pdev->dev,
11329 tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
Michael Chan7d0c41e2005-04-21 17:06:20 -070011330}
11331
Matt Carlsonb2a5c192008-04-03 21:44:44 -070011332static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
11333{
11334 int i;
11335 u32 val;
11336
11337 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
11338 tw32(OTP_CTRL, cmd);
11339
11340 /* Wait for up to 1 ms for command to execute. */
11341 for (i = 0; i < 100; i++) {
11342 val = tr32(OTP_STATUS);
11343 if (val & OTP_STATUS_CMD_DONE)
11344 break;
11345 udelay(10);
11346 }
11347
11348 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
11349}
11350
11351/* Read the gphy configuration from the OTP region of the chip. The gphy
11352 * configuration is a 32-bit value that straddles the alignment boundary.
11353 * We do two 32-bit reads and then shift and merge the results.
11354 */
11355static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
11356{
11357 u32 bhalf_otp, thalf_otp;
11358
11359 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
11360
11361 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
11362 return 0;
11363
11364 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
11365
11366 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
11367 return 0;
11368
11369 thalf_otp = tr32(OTP_READ_DATA);
11370
11371 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
11372
11373 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
11374 return 0;
11375
11376 bhalf_otp = tr32(OTP_READ_DATA);
11377
11378 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
11379}
11380
Michael Chan7d0c41e2005-04-21 17:06:20 -070011381static int __devinit tg3_phy_probe(struct tg3 *tp)
11382{
11383 u32 hw_phy_id_1, hw_phy_id_2;
11384 u32 hw_phy_id, hw_phy_id_masked;
11385 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011386
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070011387 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
11388 return tg3_phy_init(tp);
11389
Linus Torvalds1da177e2005-04-16 15:20:36 -070011390 /* Reading the PHY ID register can conflict with ASF
Nick Andrew877d0312009-01-26 11:06:57 +010011391 * firmware access to the PHY hardware.
Linus Torvalds1da177e2005-04-16 15:20:36 -070011392 */
11393 err = 0;
Matt Carlson0d3031d2007-10-10 18:02:43 -070011394 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
11395 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011396 hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
11397 } else {
11398 /* Now read the physical PHY_ID from the chip and verify
11399 * that it is sane. If it doesn't look good, we fall back
11400 * to either the hard-coded table based PHY_ID and failing
11401 * that the value found in the eeprom area.
11402 */
11403 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
11404 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
11405
11406 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
11407 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
11408 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
11409
11410 hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
11411 }
11412
11413 if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
11414 tp->phy_id = hw_phy_id;
11415 if (hw_phy_id_masked == PHY_ID_BCM8002)
11416 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
Michael Chanda6b2d02005-08-19 12:54:29 -070011417 else
11418 tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011419 } else {
Michael Chan7d0c41e2005-04-21 17:06:20 -070011420 if (tp->phy_id != PHY_ID_INVALID) {
11421 /* Do nothing, phy ID already set up in
11422 * tg3_get_eeprom_hw_cfg().
11423 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070011424 } else {
11425 struct subsys_tbl_ent *p;
11426
11427 /* No eeprom signature? Try the hardcoded
11428 * subsys device table.
11429 */
11430 p = lookup_by_subsys(tp);
11431 if (!p)
11432 return -ENODEV;
11433
11434 tp->phy_id = p->phy_id;
11435 if (!tp->phy_id ||
11436 tp->phy_id == PHY_ID_BCM8002)
11437 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
11438 }
11439 }
11440
Michael Chan747e8f82005-07-25 12:33:22 -070011441 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
Matt Carlson0d3031d2007-10-10 18:02:43 -070011442 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070011443 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
Michael Chan3600d912006-12-07 00:21:48 -080011444 u32 bmsr, adv_reg, tg3_ctrl, mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011445
11446 tg3_readphy(tp, MII_BMSR, &bmsr);
11447 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
11448 (bmsr & BMSR_LSTATUS))
11449 goto skip_phy_reset;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011450
Linus Torvalds1da177e2005-04-16 15:20:36 -070011451 err = tg3_phy_reset(tp);
11452 if (err)
11453 return err;
11454
11455 adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
11456 ADVERTISE_100HALF | ADVERTISE_100FULL |
11457 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
11458 tg3_ctrl = 0;
11459 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
11460 tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
11461 MII_TG3_CTRL_ADV_1000_FULL);
11462 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
11463 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
11464 tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
11465 MII_TG3_CTRL_ENABLE_AS_MASTER);
11466 }
11467
Michael Chan3600d912006-12-07 00:21:48 -080011468 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
11469 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
11470 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
11471 if (!tg3_copper_is_advertising_all(tp, mask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011472 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
11473
11474 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
11475 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
11476
11477 tg3_writephy(tp, MII_BMCR,
11478 BMCR_ANENABLE | BMCR_ANRESTART);
11479 }
11480 tg3_phy_set_wirespeed(tp);
11481
11482 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
11483 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
11484 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
11485 }
11486
11487skip_phy_reset:
11488 if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
11489 err = tg3_init_5401phy_dsp(tp);
11490 if (err)
11491 return err;
11492 }
11493
11494 if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
11495 err = tg3_init_5401phy_dsp(tp);
11496 }
11497
Michael Chan747e8f82005-07-25 12:33:22 -070011498 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011499 tp->link_config.advertising =
11500 (ADVERTISED_1000baseT_Half |
11501 ADVERTISED_1000baseT_Full |
11502 ADVERTISED_Autoneg |
11503 ADVERTISED_FIBRE);
11504 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
11505 tp->link_config.advertising &=
11506 ~(ADVERTISED_1000baseT_Half |
11507 ADVERTISED_1000baseT_Full);
11508
11509 return err;
11510}
11511
11512static void __devinit tg3_read_partno(struct tg3 *tp)
11513{
Matt Carlson6d348f22009-02-25 14:25:52 +000011514 unsigned char vpd_data[256]; /* in little-endian format */
Michael Chanaf2c6a42006-11-07 14:57:51 -080011515 unsigned int i;
Michael Chan1b277772006-03-20 22:27:48 -080011516 u32 magic;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011517
Matt Carlsondf259d82009-04-20 06:57:14 +000011518 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
11519 tg3_nvram_read(tp, 0x0, &magic))
David S. Millerf49639e2006-06-09 11:58:36 -070011520 goto out_not_found;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011521
Michael Chan18201802006-03-20 22:29:15 -080011522 if (magic == TG3_EEPROM_MAGIC) {
Michael Chan1b277772006-03-20 22:27:48 -080011523 for (i = 0; i < 256; i += 4) {
11524 u32 tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011525
Matt Carlson6d348f22009-02-25 14:25:52 +000011526 /* The data is in little-endian format in NVRAM.
11527 * Use the big-endian read routines to preserve
11528 * the byte order as it exists in NVRAM.
11529 */
11530 if (tg3_nvram_read_be32(tp, 0x100 + i, &tmp))
Michael Chan1b277772006-03-20 22:27:48 -080011531 goto out_not_found;
11532
Matt Carlson6d348f22009-02-25 14:25:52 +000011533 memcpy(&vpd_data[i], &tmp, sizeof(tmp));
Michael Chan1b277772006-03-20 22:27:48 -080011534 }
11535 } else {
11536 int vpd_cap;
11537
11538 vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
11539 for (i = 0; i < 256; i += 4) {
11540 u32 tmp, j = 0;
Al Virob9fc7dc2007-12-17 22:59:57 -080011541 __le32 v;
Michael Chan1b277772006-03-20 22:27:48 -080011542 u16 tmp16;
11543
11544 pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
11545 i);
11546 while (j++ < 100) {
11547 pci_read_config_word(tp->pdev, vpd_cap +
11548 PCI_VPD_ADDR, &tmp16);
11549 if (tmp16 & 0x8000)
11550 break;
11551 msleep(1);
11552 }
David S. Millerf49639e2006-06-09 11:58:36 -070011553 if (!(tmp16 & 0x8000))
11554 goto out_not_found;
11555
Michael Chan1b277772006-03-20 22:27:48 -080011556 pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
11557 &tmp);
Al Virob9fc7dc2007-12-17 22:59:57 -080011558 v = cpu_to_le32(tmp);
Matt Carlson6d348f22009-02-25 14:25:52 +000011559 memcpy(&vpd_data[i], &v, sizeof(v));
Michael Chan1b277772006-03-20 22:27:48 -080011560 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070011561 }
11562
11563 /* Now parse and find the part number. */
Michael Chanaf2c6a42006-11-07 14:57:51 -080011564 for (i = 0; i < 254; ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011565 unsigned char val = vpd_data[i];
Michael Chanaf2c6a42006-11-07 14:57:51 -080011566 unsigned int block_end;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011567
11568 if (val == 0x82 || val == 0x91) {
11569 i = (i + 3 +
11570 (vpd_data[i + 1] +
11571 (vpd_data[i + 2] << 8)));
11572 continue;
11573 }
11574
11575 if (val != 0x90)
11576 goto out_not_found;
11577
11578 block_end = (i + 3 +
11579 (vpd_data[i + 1] +
11580 (vpd_data[i + 2] << 8)));
11581 i += 3;
Michael Chanaf2c6a42006-11-07 14:57:51 -080011582
11583 if (block_end > 256)
11584 goto out_not_found;
11585
11586 while (i < (block_end - 2)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011587 if (vpd_data[i + 0] == 'P' &&
11588 vpd_data[i + 1] == 'N') {
11589 int partno_len = vpd_data[i + 2];
11590
Michael Chanaf2c6a42006-11-07 14:57:51 -080011591 i += 3;
11592 if (partno_len > 24 || (partno_len + i) > 256)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011593 goto out_not_found;
11594
11595 memcpy(tp->board_part_number,
Michael Chanaf2c6a42006-11-07 14:57:51 -080011596 &vpd_data[i], partno_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011597
11598 /* Success. */
11599 return;
11600 }
Michael Chanaf2c6a42006-11-07 14:57:51 -080011601 i += 3 + vpd_data[i + 2];
Linus Torvalds1da177e2005-04-16 15:20:36 -070011602 }
11603
11604 /* Part number not found. */
11605 goto out_not_found;
11606 }
11607
11608out_not_found:
Michael Chanb5d37722006-09-27 16:06:21 -070011609 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11610 strcpy(tp->board_part_number, "BCM95906");
Matt Carlsondf259d82009-04-20 06:57:14 +000011611 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
11612 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
11613 strcpy(tp->board_part_number, "BCM57780");
11614 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
11615 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
11616 strcpy(tp->board_part_number, "BCM57760");
11617 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
11618 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
11619 strcpy(tp->board_part_number, "BCM57790");
Matt Carlson5e7ccf22009-08-25 10:08:42 +000011620 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
11621 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
11622 strcpy(tp->board_part_number, "BCM57788");
Michael Chanb5d37722006-09-27 16:06:21 -070011623 else
11624 strcpy(tp->board_part_number, "none");
Linus Torvalds1da177e2005-04-16 15:20:36 -070011625}
11626
Matt Carlson9c8a6202007-10-21 16:16:08 -070011627static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
11628{
11629 u32 val;
11630
Matt Carlsone4f34112009-02-25 14:25:00 +000011631 if (tg3_nvram_read(tp, offset, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070011632 (val & 0xfc000000) != 0x0c000000 ||
Matt Carlsone4f34112009-02-25 14:25:00 +000011633 tg3_nvram_read(tp, offset + 4, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070011634 val != 0)
11635 return 0;
11636
11637 return 1;
11638}
11639
Matt Carlsonacd9c112009-02-25 14:26:33 +000011640static void __devinit tg3_read_bc_ver(struct tg3 *tp)
11641{
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000011642 u32 val, offset, start, ver_offset;
Matt Carlsonacd9c112009-02-25 14:26:33 +000011643 int i;
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000011644 bool newver = false;
Matt Carlsonacd9c112009-02-25 14:26:33 +000011645
11646 if (tg3_nvram_read(tp, 0xc, &offset) ||
11647 tg3_nvram_read(tp, 0x4, &start))
11648 return;
11649
11650 offset = tg3_nvram_logical_addr(tp, offset);
11651
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000011652 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000011653 return;
11654
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000011655 if ((val & 0xfc000000) == 0x0c000000) {
11656 if (tg3_nvram_read(tp, offset + 4, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000011657 return;
11658
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000011659 if (val == 0)
11660 newver = true;
11661 }
11662
11663 if (newver) {
11664 if (tg3_nvram_read(tp, offset + 8, &ver_offset))
11665 return;
11666
11667 offset = offset + ver_offset - start;
11668 for (i = 0; i < 16; i += 4) {
11669 __be32 v;
11670 if (tg3_nvram_read_be32(tp, offset + i, &v))
11671 return;
11672
11673 memcpy(tp->fw_ver + i, &v, sizeof(v));
11674 }
11675 } else {
11676 u32 major, minor;
11677
11678 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
11679 return;
11680
11681 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
11682 TG3_NVM_BCVER_MAJSFT;
11683 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
11684 snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
Matt Carlsonacd9c112009-02-25 14:26:33 +000011685 }
11686}
11687
Matt Carlsona6f6cb12009-02-25 14:27:43 +000011688static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
11689{
11690 u32 val, major, minor;
11691
11692 /* Use native endian representation */
11693 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
11694 return;
11695
11696 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
11697 TG3_NVM_HWSB_CFG1_MAJSFT;
11698 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
11699 TG3_NVM_HWSB_CFG1_MINSFT;
11700
11701 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
11702}
11703
Matt Carlsondfe00d72008-11-21 17:19:41 -080011704static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
11705{
11706 u32 offset, major, minor, build;
11707
11708 tp->fw_ver[0] = 's';
11709 tp->fw_ver[1] = 'b';
11710 tp->fw_ver[2] = '\0';
11711
11712 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
11713 return;
11714
11715 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
11716 case TG3_EEPROM_SB_REVISION_0:
11717 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
11718 break;
11719 case TG3_EEPROM_SB_REVISION_2:
11720 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
11721 break;
11722 case TG3_EEPROM_SB_REVISION_3:
11723 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
11724 break;
11725 default:
11726 return;
11727 }
11728
Matt Carlsone4f34112009-02-25 14:25:00 +000011729 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsondfe00d72008-11-21 17:19:41 -080011730 return;
11731
11732 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
11733 TG3_EEPROM_SB_EDH_BLD_SHFT;
11734 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
11735 TG3_EEPROM_SB_EDH_MAJ_SHFT;
11736 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
11737
11738 if (minor > 99 || build > 26)
11739 return;
11740
11741 snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
11742
11743 if (build > 0) {
11744 tp->fw_ver[8] = 'a' + build - 1;
11745 tp->fw_ver[9] = '\0';
11746 }
11747}
11748
Matt Carlsonacd9c112009-02-25 14:26:33 +000011749static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
Michael Chanc4e65752006-03-20 22:29:32 -080011750{
11751 u32 val, offset, start;
Matt Carlsonacd9c112009-02-25 14:26:33 +000011752 int i, vlen;
Matt Carlson9c8a6202007-10-21 16:16:08 -070011753
11754 for (offset = TG3_NVM_DIR_START;
11755 offset < TG3_NVM_DIR_END;
11756 offset += TG3_NVM_DIRENT_SIZE) {
Matt Carlsone4f34112009-02-25 14:25:00 +000011757 if (tg3_nvram_read(tp, offset, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070011758 return;
11759
11760 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
11761 break;
11762 }
11763
11764 if (offset == TG3_NVM_DIR_END)
11765 return;
11766
11767 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
11768 start = 0x08000000;
Matt Carlsone4f34112009-02-25 14:25:00 +000011769 else if (tg3_nvram_read(tp, offset - 4, &start))
Matt Carlson9c8a6202007-10-21 16:16:08 -070011770 return;
11771
Matt Carlsone4f34112009-02-25 14:25:00 +000011772 if (tg3_nvram_read(tp, offset + 4, &offset) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070011773 !tg3_fw_img_is_valid(tp, offset) ||
Matt Carlsone4f34112009-02-25 14:25:00 +000011774 tg3_nvram_read(tp, offset + 8, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070011775 return;
11776
11777 offset += val - start;
11778
Matt Carlsonacd9c112009-02-25 14:26:33 +000011779 vlen = strlen(tp->fw_ver);
Matt Carlson9c8a6202007-10-21 16:16:08 -070011780
Matt Carlsonacd9c112009-02-25 14:26:33 +000011781 tp->fw_ver[vlen++] = ',';
11782 tp->fw_ver[vlen++] = ' ';
Matt Carlson9c8a6202007-10-21 16:16:08 -070011783
11784 for (i = 0; i < 4; i++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000011785 __be32 v;
11786 if (tg3_nvram_read_be32(tp, offset, &v))
Matt Carlson9c8a6202007-10-21 16:16:08 -070011787 return;
11788
Al Virob9fc7dc2007-12-17 22:59:57 -080011789 offset += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070011790
Matt Carlsonacd9c112009-02-25 14:26:33 +000011791 if (vlen > TG3_VER_SIZE - sizeof(v)) {
11792 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
Matt Carlson9c8a6202007-10-21 16:16:08 -070011793 break;
11794 }
11795
Matt Carlsonacd9c112009-02-25 14:26:33 +000011796 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
11797 vlen += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070011798 }
Matt Carlsonacd9c112009-02-25 14:26:33 +000011799}
11800
Matt Carlson7fd76442009-02-25 14:27:20 +000011801static void __devinit tg3_read_dash_ver(struct tg3 *tp)
11802{
11803 int vlen;
11804 u32 apedata;
11805
11806 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
11807 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
11808 return;
11809
11810 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
11811 if (apedata != APE_SEG_SIG_MAGIC)
11812 return;
11813
11814 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
11815 if (!(apedata & APE_FW_STATUS_READY))
11816 return;
11817
11818 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
11819
11820 vlen = strlen(tp->fw_ver);
11821
11822 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
11823 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
11824 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
11825 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
11826 (apedata & APE_FW_VERSION_BLDMSK));
11827}
11828
Matt Carlsonacd9c112009-02-25 14:26:33 +000011829static void __devinit tg3_read_fw_ver(struct tg3 *tp)
11830{
11831 u32 val;
11832
Matt Carlsondf259d82009-04-20 06:57:14 +000011833 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
11834 tp->fw_ver[0] = 's';
11835 tp->fw_ver[1] = 'b';
11836 tp->fw_ver[2] = '\0';
11837
11838 return;
11839 }
11840
Matt Carlsonacd9c112009-02-25 14:26:33 +000011841 if (tg3_nvram_read(tp, 0, &val))
11842 return;
11843
11844 if (val == TG3_EEPROM_MAGIC)
11845 tg3_read_bc_ver(tp);
11846 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
11847 tg3_read_sb_ver(tp, val);
Matt Carlsona6f6cb12009-02-25 14:27:43 +000011848 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
11849 tg3_read_hwsb_ver(tp);
Matt Carlsonacd9c112009-02-25 14:26:33 +000011850 else
11851 return;
11852
11853 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
11854 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
11855 return;
11856
11857 tg3_read_mgmtfw_ver(tp);
Matt Carlson9c8a6202007-10-21 16:16:08 -070011858
11859 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
Michael Chanc4e65752006-03-20 22:29:32 -080011860}
11861
Michael Chan7544b092007-05-05 13:08:32 -070011862static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
11863
Linus Torvalds1da177e2005-04-16 15:20:36 -070011864static int __devinit tg3_get_invariants(struct tg3 *tp)
11865{
11866 static struct pci_device_id write_reorder_chipsets[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011867 { PCI_DEVICE(PCI_VENDOR_ID_AMD,
11868 PCI_DEVICE_ID_AMD_FE_GATE_700C) },
John W. Linvillec165b002006-07-08 13:28:53 -070011869 { PCI_DEVICE(PCI_VENDOR_ID_AMD,
11870 PCI_DEVICE_ID_AMD_8131_BRIDGE) },
Michael Chan399de502005-10-03 14:02:39 -070011871 { PCI_DEVICE(PCI_VENDOR_ID_VIA,
11872 PCI_DEVICE_ID_VIA_8385_0) },
Linus Torvalds1da177e2005-04-16 15:20:36 -070011873 { },
11874 };
11875 u32 misc_ctrl_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011876 u32 pci_state_reg, grc_misc_cfg;
11877 u32 val;
11878 u16 pci_cmd;
Matt Carlson5e7dfd02008-11-21 17:18:16 -080011879 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011880
Linus Torvalds1da177e2005-04-16 15:20:36 -070011881 /* Force memory write invalidate off. If we leave it on,
11882 * then on 5700_BX chips we have to enable a workaround.
11883 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
11884 * to match the cacheline size. The Broadcom driver have this
11885 * workaround but turns MWI off all the times so never uses
11886 * it. This seems to suggest that the workaround is insufficient.
11887 */
11888 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
11889 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
11890 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
11891
11892 /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
11893 * has the register indirect write enable bit set before
11894 * we try to access any of the MMIO registers. It is also
11895 * critical that the PCI-X hw workaround situation is decided
11896 * before that as well.
11897 */
11898 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
11899 &misc_ctrl_reg);
11900
11901 tp->pci_chip_rev_id = (misc_ctrl_reg >>
11902 MISC_HOST_CTRL_CHIPREV_SHIFT);
Matt Carlson795d01c2007-10-07 23:28:17 -070011903 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
11904 u32 prod_id_asic_rev;
11905
11906 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
11907 &prod_id_asic_rev);
Matt Carlson321d32a2008-11-21 17:22:19 -080011908 tp->pci_chip_rev_id = prod_id_asic_rev;
Matt Carlson795d01c2007-10-07 23:28:17 -070011909 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070011910
Michael Chanff645be2005-04-21 17:09:53 -070011911 /* Wrong chip ID in 5752 A0. This code can be removed later
11912 * as A0 is not in production.
11913 */
11914 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
11915 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
11916
Michael Chan68929142005-08-09 20:17:14 -070011917 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
11918 * we need to disable memory and use config. cycles
11919 * only to access all registers. The 5702/03 chips
11920 * can mistakenly decode the special cycles from the
11921 * ICH chipsets as memory write cycles, causing corruption
11922 * of register and memory space. Only certain ICH bridges
11923 * will drive special cycles with non-zero data during the
11924 * address phase which can fall within the 5703's address
11925 * range. This is not an ICH bug as the PCI spec allows
11926 * non-zero address during special cycles. However, only
11927 * these ICH bridges are known to drive non-zero addresses
11928 * during special cycles.
11929 *
11930 * Since special cycles do not cross PCI bridges, we only
11931 * enable this workaround if the 5703 is on the secondary
11932 * bus of these ICH bridges.
11933 */
11934 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
11935 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
11936 static struct tg3_dev_id {
11937 u32 vendor;
11938 u32 device;
11939 u32 rev;
11940 } ich_chipsets[] = {
11941 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
11942 PCI_ANY_ID },
11943 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
11944 PCI_ANY_ID },
11945 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
11946 0xa },
11947 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
11948 PCI_ANY_ID },
11949 { },
11950 };
11951 struct tg3_dev_id *pci_id = &ich_chipsets[0];
11952 struct pci_dev *bridge = NULL;
11953
11954 while (pci_id->vendor != 0) {
11955 bridge = pci_get_device(pci_id->vendor, pci_id->device,
11956 bridge);
11957 if (!bridge) {
11958 pci_id++;
11959 continue;
11960 }
11961 if (pci_id->rev != PCI_ANY_ID) {
Auke Kok44c10132007-06-08 15:46:36 -070011962 if (bridge->revision > pci_id->rev)
Michael Chan68929142005-08-09 20:17:14 -070011963 continue;
11964 }
11965 if (bridge->subordinate &&
11966 (bridge->subordinate->number ==
11967 tp->pdev->bus->number)) {
11968
11969 tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
11970 pci_dev_put(bridge);
11971 break;
11972 }
11973 }
11974 }
11975
Matt Carlson41588ba2008-04-19 18:12:33 -070011976 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
11977 static struct tg3_dev_id {
11978 u32 vendor;
11979 u32 device;
11980 } bridge_chipsets[] = {
11981 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
11982 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
11983 { },
11984 };
11985 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
11986 struct pci_dev *bridge = NULL;
11987
11988 while (pci_id->vendor != 0) {
11989 bridge = pci_get_device(pci_id->vendor,
11990 pci_id->device,
11991 bridge);
11992 if (!bridge) {
11993 pci_id++;
11994 continue;
11995 }
11996 if (bridge->subordinate &&
11997 (bridge->subordinate->number <=
11998 tp->pdev->bus->number) &&
11999 (bridge->subordinate->subordinate >=
12000 tp->pdev->bus->number)) {
12001 tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
12002 pci_dev_put(bridge);
12003 break;
12004 }
12005 }
12006 }
12007
Michael Chan4a29cc22006-03-19 13:21:12 -080012008 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
12009 * DMA addresses > 40-bit. This bridge may have other additional
12010 * 57xx devices behind it in some 4-port NIC designs for example.
12011 * Any tg3 device found behind the bridge will also need the 40-bit
12012 * DMA workaround.
12013 */
Michael Chana4e2b342005-10-26 15:46:52 -070012014 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
12015 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
12016 tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
Michael Chan4a29cc22006-03-19 13:21:12 -080012017 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
Michael Chan4cf78e42005-07-25 12:29:19 -070012018 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
Michael Chana4e2b342005-10-26 15:46:52 -070012019 }
Michael Chan4a29cc22006-03-19 13:21:12 -080012020 else {
12021 struct pci_dev *bridge = NULL;
12022
12023 do {
12024 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
12025 PCI_DEVICE_ID_SERVERWORKS_EPB,
12026 bridge);
12027 if (bridge && bridge->subordinate &&
12028 (bridge->subordinate->number <=
12029 tp->pdev->bus->number) &&
12030 (bridge->subordinate->subordinate >=
12031 tp->pdev->bus->number)) {
12032 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
12033 pci_dev_put(bridge);
12034 break;
12035 }
12036 } while (bridge);
12037 }
Michael Chan4cf78e42005-07-25 12:29:19 -070012038
Linus Torvalds1da177e2005-04-16 15:20:36 -070012039 /* Initialize misc host control in PCI block. */
12040 tp->misc_host_ctrl |= (misc_ctrl_reg &
12041 MISC_HOST_CTRL_CHIPREV);
12042 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12043 tp->misc_host_ctrl);
12044
Michael Chan7544b092007-05-05 13:08:32 -070012045 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
12046 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
12047 tp->pdev_peer = tg3_find_peer(tp);
12048
Matt Carlson321d32a2008-11-21 17:22:19 -080012049 /* Intentionally exclude ASIC_REV_5906 */
12050 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Michael Chand9ab5ad2006-03-20 22:27:35 -080012051 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070012052 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070012053 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson57e69832008-05-25 23:48:31 -070012054 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080012055 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
12056 tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
12057
12058 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
12059 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
Michael Chanb5d37722006-09-27 16:06:21 -070012060 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080012061 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
Michael Chana4e2b342005-10-26 15:46:52 -070012062 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
John W. Linville6708e5c2005-04-21 17:00:52 -070012063 tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
12064
John W. Linville1b440c562005-04-21 17:03:18 -070012065 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
12066 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
12067 tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
12068
Matt Carlson027455a2008-12-21 20:19:30 -080012069 /* 5700 B0 chips do not support checksumming correctly due
12070 * to hardware bugs.
12071 */
12072 if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
12073 tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
12074 else {
12075 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
12076 tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
12077 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
12078 tp->dev->features |= NETIF_F_IPV6_CSUM;
12079 }
12080
Michael Chan5a6f3072006-03-20 22:28:05 -080012081 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
Michael Chan7544b092007-05-05 13:08:32 -070012082 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
12083 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
12084 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
12085 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
12086 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
12087 tp->pdev_peer == tp->pdev))
12088 tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
12089
Matt Carlson321d32a2008-11-21 17:22:19 -080012090 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
Michael Chanb5d37722006-09-27 16:06:21 -070012091 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan5a6f3072006-03-20 22:28:05 -080012092 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
Michael Chanfcfa0a32006-03-20 22:28:41 -080012093 tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
Michael Chan52c0fd82006-06-29 20:15:54 -070012094 } else {
Michael Chan7f62ad52007-02-20 23:25:40 -080012095 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
Michael Chan52c0fd82006-06-29 20:15:54 -070012096 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12097 ASIC_REV_5750 &&
12098 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
Michael Chan7f62ad52007-02-20 23:25:40 -080012099 tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
Michael Chan52c0fd82006-06-29 20:15:54 -070012100 }
Michael Chan5a6f3072006-03-20 22:28:05 -080012101 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012102
Matt Carlsonf51f3562008-05-25 23:45:08 -070012103 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
12104 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
Matt Carlson8f666b02009-08-28 13:58:24 +000012105 tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
Michael Chan0f893dc2005-07-25 12:30:38 -070012106
Matt Carlson52f44902008-11-21 17:17:04 -080012107 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
12108 &pci_state_reg);
12109
Matt Carlson5e7dfd02008-11-21 17:18:16 -080012110 tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
12111 if (tp->pcie_cap != 0) {
12112 u16 lnkctl;
12113
Linus Torvalds1da177e2005-04-16 15:20:36 -070012114 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
Matt Carlson5f5c51e2007-11-12 21:19:37 -080012115
12116 pcie_set_readrq(tp->pdev, 4096);
12117
Matt Carlson5e7dfd02008-11-21 17:18:16 -080012118 pci_read_config_word(tp->pdev,
12119 tp->pcie_cap + PCI_EXP_LNKCTL,
12120 &lnkctl);
12121 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
12122 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Michael Chanc7835a72006-11-15 21:14:42 -080012123 tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
Matt Carlson5e7dfd02008-11-21 17:18:16 -080012124 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080012125 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson9cf74eb2009-04-20 06:58:27 +000012126 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
12127 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
Matt Carlson5e7dfd02008-11-21 17:18:16 -080012128 tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
Michael Chanc7835a72006-11-15 21:14:42 -080012129 }
Matt Carlson52f44902008-11-21 17:17:04 -080012130 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
Matt Carlsonfcb389d2008-11-03 16:55:44 -080012131 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
Matt Carlson52f44902008-11-21 17:17:04 -080012132 } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
12133 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
12134 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
12135 if (!tp->pcix_cap) {
12136 printk(KERN_ERR PFX "Cannot find PCI-X "
12137 "capability, aborting.\n");
12138 return -EIO;
12139 }
12140
12141 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
12142 tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
12143 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012144
Michael Chan399de502005-10-03 14:02:39 -070012145 /* If we have an AMD 762 or VIA K8T800 chipset, write
12146 * reordering to the mailbox registers done by the host
12147 * controller can cause major troubles. We read back from
12148 * every mailbox register write to force the writes to be
12149 * posted to the chip in order.
12150 */
12151 if (pci_dev_present(write_reorder_chipsets) &&
12152 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
12153 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
12154
Matt Carlson69fc4052008-12-21 20:19:57 -080012155 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
12156 &tp->pci_cacheline_sz);
12157 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
12158 &tp->pci_lat_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012159 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
12160 tp->pci_lat_timer < 64) {
12161 tp->pci_lat_timer = 64;
Matt Carlson69fc4052008-12-21 20:19:57 -080012162 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
12163 tp->pci_lat_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012164 }
12165
Matt Carlson52f44902008-11-21 17:17:04 -080012166 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
12167 /* 5700 BX chips need to have their TX producer index
12168 * mailboxes written twice to workaround a bug.
12169 */
12170 tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
Matt Carlson9974a352007-10-07 23:27:28 -070012171
Matt Carlson52f44902008-11-21 17:17:04 -080012172 /* If we are in PCI-X mode, enable register write workaround.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012173 *
12174 * The workaround is to use indirect register accesses
12175 * for all chip writes not to mailbox registers.
12176 */
Matt Carlson52f44902008-11-21 17:17:04 -080012177 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012178 u32 pm_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012179
12180 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
12181
12182 /* The chip can have it's power management PCI config
12183 * space registers clobbered due to this bug.
12184 * So explicitly force the chip into D0 here.
12185 */
Matt Carlson9974a352007-10-07 23:27:28 -070012186 pci_read_config_dword(tp->pdev,
12187 tp->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070012188 &pm_reg);
12189 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
12190 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
Matt Carlson9974a352007-10-07 23:27:28 -070012191 pci_write_config_dword(tp->pdev,
12192 tp->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070012193 pm_reg);
12194
12195 /* Also, force SERR#/PERR# in PCI command. */
12196 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
12197 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
12198 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
12199 }
12200 }
12201
Linus Torvalds1da177e2005-04-16 15:20:36 -070012202 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
12203 tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
12204 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
12205 tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
12206
12207 /* Chip-specific fixup from Broadcom driver */
12208 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
12209 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
12210 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
12211 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
12212 }
12213
Michael Chan1ee582d2005-08-09 20:16:46 -070012214 /* Default fast path register access methods */
Michael Chan20094932005-08-09 20:16:32 -070012215 tp->read32 = tg3_read32;
Michael Chan1ee582d2005-08-09 20:16:46 -070012216 tp->write32 = tg3_write32;
Michael Chan09ee9292005-08-09 20:17:00 -070012217 tp->read32_mbox = tg3_read32;
Michael Chan20094932005-08-09 20:16:32 -070012218 tp->write32_mbox = tg3_write32;
Michael Chan1ee582d2005-08-09 20:16:46 -070012219 tp->write32_tx_mbox = tg3_write32;
12220 tp->write32_rx_mbox = tg3_write32;
12221
12222 /* Various workaround register access methods */
12223 if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
12224 tp->write32 = tg3_write_indirect_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070012225 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
12226 ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
12227 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
12228 /*
12229 * Back to back register writes can cause problems on these
12230 * chips, the workaround is to read back all reg writes
12231 * except those to mailbox regs.
12232 *
12233 * See tg3_write_indirect_reg32().
12234 */
Michael Chan1ee582d2005-08-09 20:16:46 -070012235 tp->write32 = tg3_write_flush_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070012236 }
12237
Michael Chan1ee582d2005-08-09 20:16:46 -070012238
12239 if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
12240 (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
12241 tp->write32_tx_mbox = tg3_write32_tx_mbox;
12242 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
12243 tp->write32_rx_mbox = tg3_write_flush_reg32;
12244 }
Michael Chan20094932005-08-09 20:16:32 -070012245
Michael Chan68929142005-08-09 20:17:14 -070012246 if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
12247 tp->read32 = tg3_read_indirect_reg32;
12248 tp->write32 = tg3_write_indirect_reg32;
12249 tp->read32_mbox = tg3_read_indirect_mbox;
12250 tp->write32_mbox = tg3_write_indirect_mbox;
12251 tp->write32_tx_mbox = tg3_write_indirect_mbox;
12252 tp->write32_rx_mbox = tg3_write_indirect_mbox;
12253
12254 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070012255 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070012256
12257 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
12258 pci_cmd &= ~PCI_COMMAND_MEMORY;
12259 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
12260 }
Michael Chanb5d37722006-09-27 16:06:21 -070012261 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
12262 tp->read32_mbox = tg3_read32_mbox_5906;
12263 tp->write32_mbox = tg3_write32_mbox_5906;
12264 tp->write32_tx_mbox = tg3_write32_mbox_5906;
12265 tp->write32_rx_mbox = tg3_write32_mbox_5906;
12266 }
Michael Chan68929142005-08-09 20:17:14 -070012267
Michael Chanbbadf502006-04-06 21:46:34 -070012268 if (tp->write32 == tg3_write_indirect_reg32 ||
12269 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
12270 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
David S. Millerf49639e2006-06-09 11:58:36 -070012271 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
Michael Chanbbadf502006-04-06 21:46:34 -070012272 tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
12273
Michael Chan7d0c41e2005-04-21 17:06:20 -070012274 /* Get eeprom hw config before calling tg3_set_power_state().
Michael Chan9d26e212006-12-07 00:21:14 -080012275 * In particular, the TG3_FLG2_IS_NIC flag must be
Michael Chan7d0c41e2005-04-21 17:06:20 -070012276 * determined before calling tg3_set_power_state() so that
12277 * we know whether or not to switch out of Vaux power.
12278 * When the flag is set, it means that GPIO1 is used for eeprom
12279 * write protect and also implies that it is a LOM where GPIOs
12280 * are not used to switch power.
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012281 */
Michael Chan7d0c41e2005-04-21 17:06:20 -070012282 tg3_get_eeprom_hw_cfg(tp);
12283
Matt Carlson0d3031d2007-10-10 18:02:43 -070012284 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
12285 /* Allow reads and writes to the
12286 * APE register and memory space.
12287 */
12288 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
12289 PCISTATE_ALLOW_APE_SHMEM_WR;
12290 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
12291 pci_state_reg);
12292 }
12293
Matt Carlson9936bcf2007-10-10 18:03:07 -070012294 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson57e69832008-05-25 23:48:31 -070012295 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080012296 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
12297 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlsond30cdd22007-10-07 23:28:35 -070012298 tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
12299
Michael Chan314fba32005-04-21 17:07:04 -070012300 /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
12301 * GPIO1 driven high will bring 5700's external PHY out of reset.
12302 * It is also used as eeprom write protect on LOMs.
12303 */
12304 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
12305 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
12306 (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
12307 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
12308 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan3e7d83b2005-04-21 17:10:36 -070012309 /* Unused GPIO3 must be driven as output on 5752 because there
12310 * are no pull-up resistors on unused GPIO pins.
12311 */
12312 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12313 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
Michael Chan314fba32005-04-21 17:07:04 -070012314
Matt Carlson321d32a2008-11-21 17:22:19 -080012315 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
12316 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Michael Chanaf36e6b2006-03-23 01:28:06 -080012317 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
12318
Matt Carlson8d519ab2009-04-20 06:58:01 +000012319 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
12320 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
Matt Carlson5f0c4a32008-06-09 15:41:12 -070012321 /* Turn off the debug UART. */
12322 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
12323 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
12324 /* Keep VMain power. */
12325 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
12326 GRC_LCLCTRL_GPIO_OUTPUT0;
12327 }
12328
Linus Torvalds1da177e2005-04-16 15:20:36 -070012329 /* Force the chip into D0. */
Michael Chanbc1c7562006-03-20 17:48:03 -080012330 err = tg3_set_power_state(tp, PCI_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012331 if (err) {
12332 printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
12333 pci_name(tp->pdev));
12334 return err;
12335 }
12336
Linus Torvalds1da177e2005-04-16 15:20:36 -070012337 /* Derive initial jumbo mode from MTU assigned in
12338 * ether_setup() via the alloc_etherdev() call
12339 */
Michael Chan0f893dc2005-07-25 12:30:38 -070012340 if (tp->dev->mtu > ETH_DATA_LEN &&
Michael Chana4e2b342005-10-26 15:46:52 -070012341 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
Michael Chan0f893dc2005-07-25 12:30:38 -070012342 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012343
12344 /* Determine WakeOnLan speed to use. */
12345 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12346 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
12347 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
12348 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
12349 tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
12350 } else {
12351 tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
12352 }
12353
Matt Carlson7f97a4b2009-08-25 10:10:03 +000012354 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12355 tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
12356
Linus Torvalds1da177e2005-04-16 15:20:36 -070012357 /* A few boards don't want Ethernet@WireSpeed phy feature */
12358 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
12359 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
12360 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
Michael Chan747e8f82005-07-25 12:33:22 -070012361 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
Matt Carlson7f97a4b2009-08-25 10:10:03 +000012362 (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
Michael Chan747e8f82005-07-25 12:33:22 -070012363 (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012364 tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
12365
12366 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
12367 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
12368 tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
12369 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
12370 tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
12371
Matt Carlson321d32a2008-11-21 17:22:19 -080012372 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
Matt Carlson7f97a4b2009-08-25 10:10:03 +000012373 !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
Matt Carlson321d32a2008-11-21 17:22:19 -080012374 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
12375 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780) {
Michael Chanc424cb22006-04-29 18:56:34 -070012376 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070012377 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070012378 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12379 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
Michael Chand4011ad2007-02-13 12:17:25 -080012380 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
12381 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
12382 tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
Michael Chanc1d2a192007-01-08 19:57:20 -080012383 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
12384 tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
Matt Carlson321d32a2008-11-21 17:22:19 -080012385 } else
Michael Chanc424cb22006-04-29 18:56:34 -070012386 tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
12387 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012388
Matt Carlsonb2a5c192008-04-03 21:44:44 -070012389 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12390 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
12391 tp->phy_otp = tg3_read_otp_phycfg(tp);
12392 if (tp->phy_otp == 0)
12393 tp->phy_otp = TG3_OTP_DEFAULT;
12394 }
12395
Matt Carlsonf51f3562008-05-25 23:45:08 -070012396 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
Matt Carlson8ef21422008-05-02 16:47:53 -070012397 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
12398 else
12399 tp->mi_mode = MAC_MI_MODE_BASE;
12400
Linus Torvalds1da177e2005-04-16 15:20:36 -070012401 tp->coalesce_mode = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012402 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
12403 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
12404 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
12405
Matt Carlson321d32a2008-11-21 17:22:19 -080012406 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
12407 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlson57e69832008-05-25 23:48:31 -070012408 tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
12409
Matt Carlson255ca312009-08-25 10:07:27 +000012410 if ((tp->pci_chip_rev_id == CHIPREV_ID_57780_A1 &&
12411 tr32(RCVLPC_STATS_ENABLE) & RCVLPC_STATSENAB_ASF_FIX) ||
12412 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0)
12413 tp->tg3_flags3 |= TG3_FLG3_TOGGLE_10_100_L1PLLPD;
12414
Matt Carlson158d7ab2008-05-29 01:37:54 -070012415 err = tg3_mdio_init(tp);
12416 if (err)
12417 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012418
12419 /* Initialize data/descriptor byte/word swapping. */
12420 val = tr32(GRC_MODE);
12421 val &= GRC_MODE_HOST_STACKUP;
12422 tw32(GRC_MODE, val | tp->grc_mode);
12423
12424 tg3_switch_clocks(tp);
12425
12426 /* Clear this out for sanity. */
12427 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
12428
12429 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
12430 &pci_state_reg);
12431 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
12432 (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
12433 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
12434
12435 if (chiprevid == CHIPREV_ID_5701_A0 ||
12436 chiprevid == CHIPREV_ID_5701_B0 ||
12437 chiprevid == CHIPREV_ID_5701_B2 ||
12438 chiprevid == CHIPREV_ID_5701_B5) {
12439 void __iomem *sram_base;
12440
12441 /* Write some dummy words into the SRAM status block
12442 * area, see if it reads back correctly. If the return
12443 * value is bad, force enable the PCIX workaround.
12444 */
12445 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
12446
12447 writel(0x00000000, sram_base);
12448 writel(0x00000000, sram_base + 4);
12449 writel(0xffffffff, sram_base + 4);
12450 if (readl(sram_base) != 0x00000000)
12451 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
12452 }
12453 }
12454
12455 udelay(50);
12456 tg3_nvram_init(tp);
12457
12458 grc_misc_cfg = tr32(GRC_MISC_CFG);
12459 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
12460
Linus Torvalds1da177e2005-04-16 15:20:36 -070012461 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
12462 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
12463 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
12464 tp->tg3_flags2 |= TG3_FLG2_IS_5788;
12465
David S. Millerfac9b832005-05-18 22:46:34 -070012466 if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
12467 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
12468 tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
12469 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
12470 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
12471 HOSTCC_MODE_CLRTICK_TXBD);
12472
12473 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
12474 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12475 tp->misc_host_ctrl);
12476 }
12477
Matt Carlson3bda1252008-08-15 14:08:22 -070012478 /* Preserve the APE MAC_MODE bits */
12479 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
12480 tp->mac_mode = tr32(MAC_MODE) |
12481 MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
12482 else
12483 tp->mac_mode = TG3_DEF_MAC_MODE;
12484
Linus Torvalds1da177e2005-04-16 15:20:36 -070012485 /* these are limited to 10/100 only */
12486 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
12487 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
12488 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
12489 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
12490 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
12491 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
12492 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
12493 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
12494 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
Michael Chan676917d2006-12-07 00:20:22 -080012495 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
12496 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
Matt Carlson321d32a2008-11-21 17:22:19 -080012497 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
Matt Carlson7f97a4b2009-08-25 10:10:03 +000012498 (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
Linus Torvalds1da177e2005-04-16 15:20:36 -070012499 tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
12500
12501 err = tg3_phy_probe(tp);
12502 if (err) {
12503 printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
12504 pci_name(tp->pdev), err);
12505 /* ... but do not return immediately ... */
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012506 tg3_mdio_fini(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012507 }
12508
12509 tg3_read_partno(tp);
Michael Chanc4e65752006-03-20 22:29:32 -080012510 tg3_read_fw_ver(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012511
12512 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
12513 tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
12514 } else {
12515 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
12516 tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
12517 else
12518 tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
12519 }
12520
12521 /* 5700 {AX,BX} chips have a broken status block link
12522 * change bit implementation, so we must use the
12523 * status register in those cases.
12524 */
12525 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
12526 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
12527 else
12528 tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
12529
12530 /* The led_ctrl is set during tg3_phy_probe, here we might
12531 * have to force the link status polling mechanism based
12532 * upon subsystem IDs.
12533 */
12534 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
Michael Chan007a880d2007-05-31 14:49:51 -070012535 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070012536 !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
12537 tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
12538 TG3_FLAG_USE_LINKCHG_REG);
12539 }
12540
12541 /* For all SERDES we poll the MAC status register. */
12542 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
12543 tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
12544 else
12545 tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
12546
Matt Carlsonad829262008-11-21 17:16:16 -080012547 tp->rx_offset = NET_IP_ALIGN;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012548 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
12549 (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
12550 tp->rx_offset = 0;
12551
Michael Chanf92905d2006-06-29 20:14:29 -070012552 tp->rx_std_max_post = TG3_RX_RING_SIZE;
12553
12554 /* Increment the rx prod index on the rx std ring by at most
12555 * 8 for these chips to workaround hw errata.
12556 */
12557 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
12558 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
12559 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12560 tp->rx_std_max_post = 8;
12561
Matt Carlson8ed5d972007-05-07 00:25:49 -070012562 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
12563 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
12564 PCIE_PWR_MGMT_L1_THRESH_MSK;
12565
Linus Torvalds1da177e2005-04-16 15:20:36 -070012566 return err;
12567}
12568
David S. Miller49b6e95f2007-03-29 01:38:42 -070012569#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070012570static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
12571{
12572 struct net_device *dev = tp->dev;
12573 struct pci_dev *pdev = tp->pdev;
David S. Miller49b6e95f2007-03-29 01:38:42 -070012574 struct device_node *dp = pci_device_to_OF_node(pdev);
David S. Miller374d4ca2007-03-29 01:57:57 -070012575 const unsigned char *addr;
David S. Miller49b6e95f2007-03-29 01:38:42 -070012576 int len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012577
David S. Miller49b6e95f2007-03-29 01:38:42 -070012578 addr = of_get_property(dp, "local-mac-address", &len);
12579 if (addr && len == 6) {
12580 memcpy(dev->dev_addr, addr, 6);
12581 memcpy(dev->perm_addr, dev->dev_addr, 6);
12582 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012583 }
12584 return -ENODEV;
12585}
12586
12587static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
12588{
12589 struct net_device *dev = tp->dev;
12590
12591 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
John W. Linville2ff43692005-09-12 14:44:20 -070012592 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012593 return 0;
12594}
12595#endif
12596
12597static int __devinit tg3_get_device_address(struct tg3 *tp)
12598{
12599 struct net_device *dev = tp->dev;
12600 u32 hi, lo, mac_offset;
Michael Chan008652b2006-03-27 23:14:53 -080012601 int addr_ok = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012602
David S. Miller49b6e95f2007-03-29 01:38:42 -070012603#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070012604 if (!tg3_get_macaddr_sparc(tp))
12605 return 0;
12606#endif
12607
12608 mac_offset = 0x7c;
David S. Millerf49639e2006-06-09 11:58:36 -070012609 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
Michael Chana4e2b342005-10-26 15:46:52 -070012610 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012611 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
12612 mac_offset = 0xcc;
12613 if (tg3_nvram_lock(tp))
12614 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
12615 else
12616 tg3_nvram_unlock(tp);
12617 }
Michael Chanb5d37722006-09-27 16:06:21 -070012618 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12619 mac_offset = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012620
12621 /* First try to get it from MAC address mailbox. */
12622 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
12623 if ((hi >> 16) == 0x484b) {
12624 dev->dev_addr[0] = (hi >> 8) & 0xff;
12625 dev->dev_addr[1] = (hi >> 0) & 0xff;
12626
12627 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
12628 dev->dev_addr[2] = (lo >> 24) & 0xff;
12629 dev->dev_addr[3] = (lo >> 16) & 0xff;
12630 dev->dev_addr[4] = (lo >> 8) & 0xff;
12631 dev->dev_addr[5] = (lo >> 0) & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012632
Michael Chan008652b2006-03-27 23:14:53 -080012633 /* Some old bootcode may report a 0 MAC address in SRAM */
12634 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
12635 }
12636 if (!addr_ok) {
12637 /* Next, try NVRAM. */
Matt Carlsondf259d82009-04-20 06:57:14 +000012638 if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
12639 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
Matt Carlson6d348f22009-02-25 14:25:52 +000012640 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
Matt Carlson62cedd12009-04-20 14:52:29 -070012641 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
12642 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
Michael Chan008652b2006-03-27 23:14:53 -080012643 }
12644 /* Finally just fetch it out of the MAC control regs. */
12645 else {
12646 hi = tr32(MAC_ADDR_0_HIGH);
12647 lo = tr32(MAC_ADDR_0_LOW);
12648
12649 dev->dev_addr[5] = lo & 0xff;
12650 dev->dev_addr[4] = (lo >> 8) & 0xff;
12651 dev->dev_addr[3] = (lo >> 16) & 0xff;
12652 dev->dev_addr[2] = (lo >> 24) & 0xff;
12653 dev->dev_addr[1] = hi & 0xff;
12654 dev->dev_addr[0] = (hi >> 8) & 0xff;
12655 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012656 }
12657
12658 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
David S. Miller7582a332008-03-20 15:53:15 -070012659#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070012660 if (!tg3_get_default_macaddr_sparc(tp))
12661 return 0;
12662#endif
12663 return -EINVAL;
12664 }
John W. Linville2ff43692005-09-12 14:44:20 -070012665 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012666 return 0;
12667}
12668
David S. Miller59e6b432005-05-18 22:50:10 -070012669#define BOUNDARY_SINGLE_CACHELINE 1
12670#define BOUNDARY_MULTI_CACHELINE 2
12671
12672static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
12673{
12674 int cacheline_size;
12675 u8 byte;
12676 int goal;
12677
12678 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
12679 if (byte == 0)
12680 cacheline_size = 1024;
12681 else
12682 cacheline_size = (int) byte * 4;
12683
12684 /* On 5703 and later chips, the boundary bits have no
12685 * effect.
12686 */
12687 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12688 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
12689 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
12690 goto out;
12691
12692#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
12693 goal = BOUNDARY_MULTI_CACHELINE;
12694#else
12695#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
12696 goal = BOUNDARY_SINGLE_CACHELINE;
12697#else
12698 goal = 0;
12699#endif
12700#endif
12701
12702 if (!goal)
12703 goto out;
12704
12705 /* PCI controllers on most RISC systems tend to disconnect
12706 * when a device tries to burst across a cache-line boundary.
12707 * Therefore, letting tg3 do so just wastes PCI bandwidth.
12708 *
12709 * Unfortunately, for PCI-E there are only limited
12710 * write-side controls for this, and thus for reads
12711 * we will still get the disconnects. We'll also waste
12712 * these PCI cycles for both read and write for chips
12713 * other than 5700 and 5701 which do not implement the
12714 * boundary bits.
12715 */
12716 if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
12717 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
12718 switch (cacheline_size) {
12719 case 16:
12720 case 32:
12721 case 64:
12722 case 128:
12723 if (goal == BOUNDARY_SINGLE_CACHELINE) {
12724 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
12725 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
12726 } else {
12727 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
12728 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
12729 }
12730 break;
12731
12732 case 256:
12733 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
12734 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
12735 break;
12736
12737 default:
12738 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
12739 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
12740 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070012741 }
David S. Miller59e6b432005-05-18 22:50:10 -070012742 } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
12743 switch (cacheline_size) {
12744 case 16:
12745 case 32:
12746 case 64:
12747 if (goal == BOUNDARY_SINGLE_CACHELINE) {
12748 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
12749 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
12750 break;
12751 }
12752 /* fallthrough */
12753 case 128:
12754 default:
12755 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
12756 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
12757 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070012758 }
David S. Miller59e6b432005-05-18 22:50:10 -070012759 } else {
12760 switch (cacheline_size) {
12761 case 16:
12762 if (goal == BOUNDARY_SINGLE_CACHELINE) {
12763 val |= (DMA_RWCTRL_READ_BNDRY_16 |
12764 DMA_RWCTRL_WRITE_BNDRY_16);
12765 break;
12766 }
12767 /* fallthrough */
12768 case 32:
12769 if (goal == BOUNDARY_SINGLE_CACHELINE) {
12770 val |= (DMA_RWCTRL_READ_BNDRY_32 |
12771 DMA_RWCTRL_WRITE_BNDRY_32);
12772 break;
12773 }
12774 /* fallthrough */
12775 case 64:
12776 if (goal == BOUNDARY_SINGLE_CACHELINE) {
12777 val |= (DMA_RWCTRL_READ_BNDRY_64 |
12778 DMA_RWCTRL_WRITE_BNDRY_64);
12779 break;
12780 }
12781 /* fallthrough */
12782 case 128:
12783 if (goal == BOUNDARY_SINGLE_CACHELINE) {
12784 val |= (DMA_RWCTRL_READ_BNDRY_128 |
12785 DMA_RWCTRL_WRITE_BNDRY_128);
12786 break;
12787 }
12788 /* fallthrough */
12789 case 256:
12790 val |= (DMA_RWCTRL_READ_BNDRY_256 |
12791 DMA_RWCTRL_WRITE_BNDRY_256);
12792 break;
12793 case 512:
12794 val |= (DMA_RWCTRL_READ_BNDRY_512 |
12795 DMA_RWCTRL_WRITE_BNDRY_512);
12796 break;
12797 case 1024:
12798 default:
12799 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
12800 DMA_RWCTRL_WRITE_BNDRY_1024);
12801 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070012802 }
David S. Miller59e6b432005-05-18 22:50:10 -070012803 }
12804
12805out:
12806 return val;
12807}
12808
Linus Torvalds1da177e2005-04-16 15:20:36 -070012809static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
12810{
12811 struct tg3_internal_buffer_desc test_desc;
12812 u32 sram_dma_descs;
12813 int i, ret;
12814
12815 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
12816
12817 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
12818 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
12819 tw32(RDMAC_STATUS, 0);
12820 tw32(WDMAC_STATUS, 0);
12821
12822 tw32(BUFMGR_MODE, 0);
12823 tw32(FTQ_RESET, 0);
12824
12825 test_desc.addr_hi = ((u64) buf_dma) >> 32;
12826 test_desc.addr_lo = buf_dma & 0xffffffff;
12827 test_desc.nic_mbuf = 0x00002100;
12828 test_desc.len = size;
12829
12830 /*
12831 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
12832 * the *second* time the tg3 driver was getting loaded after an
12833 * initial scan.
12834 *
12835 * Broadcom tells me:
12836 * ...the DMA engine is connected to the GRC block and a DMA
12837 * reset may affect the GRC block in some unpredictable way...
12838 * The behavior of resets to individual blocks has not been tested.
12839 *
12840 * Broadcom noted the GRC reset will also reset all sub-components.
12841 */
12842 if (to_device) {
12843 test_desc.cqid_sqid = (13 << 8) | 2;
12844
12845 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
12846 udelay(40);
12847 } else {
12848 test_desc.cqid_sqid = (16 << 8) | 7;
12849
12850 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
12851 udelay(40);
12852 }
12853 test_desc.flags = 0x00000005;
12854
12855 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
12856 u32 val;
12857
12858 val = *(((u32 *)&test_desc) + i);
12859 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
12860 sram_dma_descs + (i * sizeof(u32)));
12861 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
12862 }
12863 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
12864
12865 if (to_device) {
12866 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
12867 } else {
12868 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
12869 }
12870
12871 ret = -ENODEV;
12872 for (i = 0; i < 40; i++) {
12873 u32 val;
12874
12875 if (to_device)
12876 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
12877 else
12878 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
12879 if ((val & 0xffff) == sram_dma_descs) {
12880 ret = 0;
12881 break;
12882 }
12883
12884 udelay(100);
12885 }
12886
12887 return ret;
12888}
12889
David S. Millerded73402005-05-23 13:59:47 -070012890#define TEST_BUFFER_SIZE 0x2000
Linus Torvalds1da177e2005-04-16 15:20:36 -070012891
12892static int __devinit tg3_test_dma(struct tg3 *tp)
12893{
12894 dma_addr_t buf_dma;
David S. Miller59e6b432005-05-18 22:50:10 -070012895 u32 *buf, saved_dma_rwctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012896 int ret;
12897
12898 buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
12899 if (!buf) {
12900 ret = -ENOMEM;
12901 goto out_nofree;
12902 }
12903
12904 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
12905 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
12906
David S. Miller59e6b432005-05-18 22:50:10 -070012907 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012908
12909 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
12910 /* DMA read watermark not used on PCIE */
12911 tp->dma_rwctrl |= 0x00180000;
12912 } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
Michael Chan85e94ce2005-04-21 17:05:28 -070012913 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
12914 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012915 tp->dma_rwctrl |= 0x003f0000;
12916 else
12917 tp->dma_rwctrl |= 0x003f000f;
12918 } else {
12919 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
12920 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
12921 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
Michael Chan49afdeb2007-02-13 12:17:03 -080012922 u32 read_water = 0x7;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012923
Michael Chan4a29cc22006-03-19 13:21:12 -080012924 /* If the 5704 is behind the EPB bridge, we can
12925 * do the less restrictive ONE_DMA workaround for
12926 * better performance.
12927 */
12928 if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
12929 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
12930 tp->dma_rwctrl |= 0x8000;
12931 else if (ccval == 0x6 || ccval == 0x7)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012932 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
12933
Michael Chan49afdeb2007-02-13 12:17:03 -080012934 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
12935 read_water = 4;
David S. Miller59e6b432005-05-18 22:50:10 -070012936 /* Set bit 23 to enable PCIX hw bug fix */
Michael Chan49afdeb2007-02-13 12:17:03 -080012937 tp->dma_rwctrl |=
12938 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
12939 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
12940 (1 << 23);
Michael Chan4cf78e42005-07-25 12:29:19 -070012941 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
12942 /* 5780 always in PCIX mode */
12943 tp->dma_rwctrl |= 0x00144000;
Michael Chana4e2b342005-10-26 15:46:52 -070012944 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
12945 /* 5714 always in PCIX mode */
12946 tp->dma_rwctrl |= 0x00148000;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012947 } else {
12948 tp->dma_rwctrl |= 0x001b000f;
12949 }
12950 }
12951
12952 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
12953 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
12954 tp->dma_rwctrl &= 0xfffffff0;
12955
12956 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12957 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
12958 /* Remove this if it causes problems for some boards. */
12959 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
12960
12961 /* On 5700/5701 chips, we need to set this bit.
12962 * Otherwise the chip will issue cacheline transactions
12963 * to streamable DMA memory with not all the byte
12964 * enables turned on. This is an error on several
12965 * RISC PCI controllers, in particular sparc64.
12966 *
12967 * On 5703/5704 chips, this bit has been reassigned
12968 * a different meaning. In particular, it is used
12969 * on those chips to enable a PCI-X workaround.
12970 */
12971 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
12972 }
12973
12974 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
12975
12976#if 0
12977 /* Unneeded, already done by tg3_get_invariants. */
12978 tg3_switch_clocks(tp);
12979#endif
12980
12981 ret = 0;
12982 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12983 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
12984 goto out;
12985
David S. Miller59e6b432005-05-18 22:50:10 -070012986 /* It is best to perform DMA test with maximum write burst size
12987 * to expose the 5700/5701 write DMA bug.
12988 */
12989 saved_dma_rwctrl = tp->dma_rwctrl;
12990 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
12991 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
12992
Linus Torvalds1da177e2005-04-16 15:20:36 -070012993 while (1) {
12994 u32 *p = buf, i;
12995
12996 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
12997 p[i] = i;
12998
12999 /* Send the buffer to the chip. */
13000 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
13001 if (ret) {
13002 printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
13003 break;
13004 }
13005
13006#if 0
13007 /* validate data reached card RAM correctly. */
13008 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
13009 u32 val;
13010 tg3_read_mem(tp, 0x2100 + (i*4), &val);
13011 if (le32_to_cpu(val) != p[i]) {
13012 printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
13013 /* ret = -ENODEV here? */
13014 }
13015 p[i] = 0;
13016 }
13017#endif
13018 /* Now read it back. */
13019 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
13020 if (ret) {
13021 printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
13022
13023 break;
13024 }
13025
13026 /* Verify it. */
13027 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
13028 if (p[i] == i)
13029 continue;
13030
David S. Miller59e6b432005-05-18 22:50:10 -070013031 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
13032 DMA_RWCTRL_WRITE_BNDRY_16) {
13033 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013034 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
13035 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
13036 break;
13037 } else {
13038 printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
13039 ret = -ENODEV;
13040 goto out;
13041 }
13042 }
13043
13044 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
13045 /* Success. */
13046 ret = 0;
13047 break;
13048 }
13049 }
David S. Miller59e6b432005-05-18 22:50:10 -070013050 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
13051 DMA_RWCTRL_WRITE_BNDRY_16) {
Michael Chan6d1cfba2005-06-08 14:13:14 -070013052 static struct pci_device_id dma_wait_state_chipsets[] = {
13053 { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
13054 PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
13055 { },
13056 };
13057
David S. Miller59e6b432005-05-18 22:50:10 -070013058 /* DMA test passed without adjusting DMA boundary,
Michael Chan6d1cfba2005-06-08 14:13:14 -070013059 * now look for chipsets that are known to expose the
13060 * DMA bug without failing the test.
David S. Miller59e6b432005-05-18 22:50:10 -070013061 */
Michael Chan6d1cfba2005-06-08 14:13:14 -070013062 if (pci_dev_present(dma_wait_state_chipsets)) {
13063 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
13064 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
13065 }
13066 else
13067 /* Safe to use the calculated DMA boundary. */
13068 tp->dma_rwctrl = saved_dma_rwctrl;
13069
David S. Miller59e6b432005-05-18 22:50:10 -070013070 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
13071 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013072
13073out:
13074 pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
13075out_nofree:
13076 return ret;
13077}
13078
13079static void __devinit tg3_init_link_config(struct tg3 *tp)
13080{
13081 tp->link_config.advertising =
13082 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
13083 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
13084 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
13085 ADVERTISED_Autoneg | ADVERTISED_MII);
13086 tp->link_config.speed = SPEED_INVALID;
13087 tp->link_config.duplex = DUPLEX_INVALID;
13088 tp->link_config.autoneg = AUTONEG_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013089 tp->link_config.active_speed = SPEED_INVALID;
13090 tp->link_config.active_duplex = DUPLEX_INVALID;
13091 tp->link_config.phy_is_low_power = 0;
13092 tp->link_config.orig_speed = SPEED_INVALID;
13093 tp->link_config.orig_duplex = DUPLEX_INVALID;
13094 tp->link_config.orig_autoneg = AUTONEG_INVALID;
13095}
13096
13097static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
13098{
Michael Chanfdfec1722005-07-25 12:31:48 -070013099 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
13100 tp->bufmgr_config.mbuf_read_dma_low_water =
13101 DEFAULT_MB_RDMA_LOW_WATER_5705;
13102 tp->bufmgr_config.mbuf_mac_rx_low_water =
13103 DEFAULT_MB_MACRX_LOW_WATER_5705;
13104 tp->bufmgr_config.mbuf_high_water =
13105 DEFAULT_MB_HIGH_WATER_5705;
Michael Chanb5d37722006-09-27 16:06:21 -070013106 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
13107 tp->bufmgr_config.mbuf_mac_rx_low_water =
13108 DEFAULT_MB_MACRX_LOW_WATER_5906;
13109 tp->bufmgr_config.mbuf_high_water =
13110 DEFAULT_MB_HIGH_WATER_5906;
13111 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013112
Michael Chanfdfec1722005-07-25 12:31:48 -070013113 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
13114 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
13115 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
13116 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
13117 tp->bufmgr_config.mbuf_high_water_jumbo =
13118 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
13119 } else {
13120 tp->bufmgr_config.mbuf_read_dma_low_water =
13121 DEFAULT_MB_RDMA_LOW_WATER;
13122 tp->bufmgr_config.mbuf_mac_rx_low_water =
13123 DEFAULT_MB_MACRX_LOW_WATER;
13124 tp->bufmgr_config.mbuf_high_water =
13125 DEFAULT_MB_HIGH_WATER;
13126
13127 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
13128 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
13129 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
13130 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
13131 tp->bufmgr_config.mbuf_high_water_jumbo =
13132 DEFAULT_MB_HIGH_WATER_JUMBO;
13133 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013134
13135 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
13136 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
13137}
13138
13139static char * __devinit tg3_phy_string(struct tg3 *tp)
13140{
13141 switch (tp->phy_id & PHY_ID_MASK) {
13142 case PHY_ID_BCM5400: return "5400";
13143 case PHY_ID_BCM5401: return "5401";
13144 case PHY_ID_BCM5411: return "5411";
13145 case PHY_ID_BCM5701: return "5701";
13146 case PHY_ID_BCM5703: return "5703";
13147 case PHY_ID_BCM5704: return "5704";
13148 case PHY_ID_BCM5705: return "5705";
13149 case PHY_ID_BCM5750: return "5750";
Michael Chan85e94ce2005-04-21 17:05:28 -070013150 case PHY_ID_BCM5752: return "5752";
Michael Chana4e2b342005-10-26 15:46:52 -070013151 case PHY_ID_BCM5714: return "5714";
Michael Chan4cf78e42005-07-25 12:29:19 -070013152 case PHY_ID_BCM5780: return "5780";
Michael Chanaf36e6b2006-03-23 01:28:06 -080013153 case PHY_ID_BCM5755: return "5755";
Michael Chand9ab5ad2006-03-20 22:27:35 -080013154 case PHY_ID_BCM5787: return "5787";
Matt Carlsond30cdd22007-10-07 23:28:35 -070013155 case PHY_ID_BCM5784: return "5784";
Michael Chan126a3362006-09-27 16:03:07 -070013156 case PHY_ID_BCM5756: return "5722/5756";
Michael Chanb5d37722006-09-27 16:06:21 -070013157 case PHY_ID_BCM5906: return "5906";
Matt Carlson9936bcf2007-10-10 18:03:07 -070013158 case PHY_ID_BCM5761: return "5761";
Linus Torvalds1da177e2005-04-16 15:20:36 -070013159 case PHY_ID_BCM8002: return "8002/serdes";
13160 case 0: return "serdes";
13161 default: return "unknown";
Stephen Hemminger855e1112008-04-16 16:37:28 -070013162 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013163}
13164
Michael Chanf9804dd2005-09-27 12:13:10 -070013165static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
13166{
13167 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
13168 strcpy(str, "PCI Express");
13169 return str;
13170 } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
13171 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
13172
13173 strcpy(str, "PCIX:");
13174
13175 if ((clock_ctrl == 7) ||
13176 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
13177 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
13178 strcat(str, "133MHz");
13179 else if (clock_ctrl == 0)
13180 strcat(str, "33MHz");
13181 else if (clock_ctrl == 2)
13182 strcat(str, "50MHz");
13183 else if (clock_ctrl == 4)
13184 strcat(str, "66MHz");
13185 else if (clock_ctrl == 6)
13186 strcat(str, "100MHz");
Michael Chanf9804dd2005-09-27 12:13:10 -070013187 } else {
13188 strcpy(str, "PCI:");
13189 if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
13190 strcat(str, "66MHz");
13191 else
13192 strcat(str, "33MHz");
13193 }
13194 if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
13195 strcat(str, ":32-bit");
13196 else
13197 strcat(str, ":64-bit");
13198 return str;
13199}
13200
Michael Chan8c2dc7e2005-12-19 16:26:02 -080013201static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013202{
13203 struct pci_dev *peer;
13204 unsigned int func, devnr = tp->pdev->devfn & ~7;
13205
13206 for (func = 0; func < 8; func++) {
13207 peer = pci_get_slot(tp->pdev->bus, devnr | func);
13208 if (peer && peer != tp->pdev)
13209 break;
13210 pci_dev_put(peer);
13211 }
Michael Chan16fe9d72005-12-13 21:09:54 -080013212 /* 5704 can be configured in single-port mode, set peer to
13213 * tp->pdev in that case.
13214 */
13215 if (!peer) {
13216 peer = tp->pdev;
13217 return peer;
13218 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013219
13220 /*
13221 * We don't need to keep the refcount elevated; there's no way
13222 * to remove one half of this device without removing the other
13223 */
13224 pci_dev_put(peer);
13225
13226 return peer;
13227}
13228
David S. Miller15f98502005-05-18 22:49:26 -070013229static void __devinit tg3_init_coal(struct tg3 *tp)
13230{
13231 struct ethtool_coalesce *ec = &tp->coal;
13232
13233 memset(ec, 0, sizeof(*ec));
13234 ec->cmd = ETHTOOL_GCOALESCE;
13235 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
13236 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
13237 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
13238 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
13239 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
13240 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
13241 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
13242 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
13243 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
13244
13245 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
13246 HOSTCC_MODE_CLRTICK_TXBD)) {
13247 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
13248 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
13249 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
13250 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
13251 }
Michael Chand244c892005-07-05 14:42:33 -070013252
13253 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
13254 ec->rx_coalesce_usecs_irq = 0;
13255 ec->tx_coalesce_usecs_irq = 0;
13256 ec->stats_block_coalesce_usecs = 0;
13257 }
David S. Miller15f98502005-05-18 22:49:26 -070013258}
13259
Stephen Hemminger7c7d64b2008-11-19 22:25:36 -080013260static const struct net_device_ops tg3_netdev_ops = {
13261 .ndo_open = tg3_open,
13262 .ndo_stop = tg3_close,
Stephen Hemminger00829822008-11-20 20:14:53 -080013263 .ndo_start_xmit = tg3_start_xmit,
13264 .ndo_get_stats = tg3_get_stats,
13265 .ndo_validate_addr = eth_validate_addr,
13266 .ndo_set_multicast_list = tg3_set_rx_mode,
13267 .ndo_set_mac_address = tg3_set_mac_addr,
13268 .ndo_do_ioctl = tg3_ioctl,
13269 .ndo_tx_timeout = tg3_tx_timeout,
13270 .ndo_change_mtu = tg3_change_mtu,
13271#if TG3_VLAN_TAG_USED
13272 .ndo_vlan_rx_register = tg3_vlan_rx_register,
13273#endif
13274#ifdef CONFIG_NET_POLL_CONTROLLER
13275 .ndo_poll_controller = tg3_poll_controller,
13276#endif
13277};
13278
13279static const struct net_device_ops tg3_netdev_ops_dma_bug = {
13280 .ndo_open = tg3_open,
13281 .ndo_stop = tg3_close,
13282 .ndo_start_xmit = tg3_start_xmit_dma_bug,
Stephen Hemminger7c7d64b2008-11-19 22:25:36 -080013283 .ndo_get_stats = tg3_get_stats,
13284 .ndo_validate_addr = eth_validate_addr,
13285 .ndo_set_multicast_list = tg3_set_rx_mode,
13286 .ndo_set_mac_address = tg3_set_mac_addr,
13287 .ndo_do_ioctl = tg3_ioctl,
13288 .ndo_tx_timeout = tg3_tx_timeout,
13289 .ndo_change_mtu = tg3_change_mtu,
13290#if TG3_VLAN_TAG_USED
13291 .ndo_vlan_rx_register = tg3_vlan_rx_register,
13292#endif
13293#ifdef CONFIG_NET_POLL_CONTROLLER
13294 .ndo_poll_controller = tg3_poll_controller,
13295#endif
13296};
13297
Linus Torvalds1da177e2005-04-16 15:20:36 -070013298static int __devinit tg3_init_one(struct pci_dev *pdev,
13299 const struct pci_device_id *ent)
13300{
13301 static int tg3_version_printed = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013302 struct net_device *dev;
13303 struct tg3 *tp;
Joe Perchesd6645372007-12-20 04:06:59 -080013304 int err, pm_cap;
Michael Chanf9804dd2005-09-27 12:13:10 -070013305 char str[40];
Michael Chan72f2afb2006-03-06 19:28:35 -080013306 u64 dma_mask, persist_dma_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013307
13308 if (tg3_version_printed++ == 0)
13309 printk(KERN_INFO "%s", version);
13310
13311 err = pci_enable_device(pdev);
13312 if (err) {
13313 printk(KERN_ERR PFX "Cannot enable PCI device, "
13314 "aborting.\n");
13315 return err;
13316 }
13317
Linus Torvalds1da177e2005-04-16 15:20:36 -070013318 err = pci_request_regions(pdev, DRV_MODULE_NAME);
13319 if (err) {
13320 printk(KERN_ERR PFX "Cannot obtain PCI resources, "
13321 "aborting.\n");
13322 goto err_out_disable_pdev;
13323 }
13324
13325 pci_set_master(pdev);
13326
13327 /* Find power-management capability. */
13328 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
13329 if (pm_cap == 0) {
13330 printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
13331 "aborting.\n");
13332 err = -EIO;
13333 goto err_out_free_res;
13334 }
13335
Linus Torvalds1da177e2005-04-16 15:20:36 -070013336 dev = alloc_etherdev(sizeof(*tp));
13337 if (!dev) {
13338 printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
13339 err = -ENOMEM;
13340 goto err_out_free_res;
13341 }
13342
Linus Torvalds1da177e2005-04-16 15:20:36 -070013343 SET_NETDEV_DEV(dev, &pdev->dev);
13344
Linus Torvalds1da177e2005-04-16 15:20:36 -070013345#if TG3_VLAN_TAG_USED
13346 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013347#endif
13348
13349 tp = netdev_priv(dev);
13350 tp->pdev = pdev;
13351 tp->dev = dev;
13352 tp->pm_cap = pm_cap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013353 tp->rx_mode = TG3_DEF_RX_MODE;
13354 tp->tx_mode = TG3_DEF_TX_MODE;
Matt Carlson8ef21422008-05-02 16:47:53 -070013355
Linus Torvalds1da177e2005-04-16 15:20:36 -070013356 if (tg3_debug > 0)
13357 tp->msg_enable = tg3_debug;
13358 else
13359 tp->msg_enable = TG3_DEF_MSG_ENABLE;
13360
13361 /* The word/byte swap controls here control register access byte
13362 * swapping. DMA data byte swapping is controlled in the GRC_MODE
13363 * setting below.
13364 */
13365 tp->misc_host_ctrl =
13366 MISC_HOST_CTRL_MASK_PCI_INT |
13367 MISC_HOST_CTRL_WORD_SWAP |
13368 MISC_HOST_CTRL_INDIR_ACCESS |
13369 MISC_HOST_CTRL_PCISTATE_RW;
13370
13371 /* The NONFRM (non-frame) byte/word swap controls take effect
13372 * on descriptor entries, anything which isn't packet data.
13373 *
13374 * The StrongARM chips on the board (one for tx, one for rx)
13375 * are running in big-endian mode.
13376 */
13377 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
13378 GRC_MODE_WSWAP_NONFRM_DATA);
13379#ifdef __BIG_ENDIAN
13380 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
13381#endif
13382 spin_lock_init(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013383 spin_lock_init(&tp->indirect_lock);
David Howellsc4028952006-11-22 14:57:56 +000013384 INIT_WORK(&tp->reset_task, tg3_reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013385
Matt Carlsond5fe4882008-11-21 17:20:32 -080013386 tp->regs = pci_ioremap_bar(pdev, BAR_0);
Andy Gospodarekab0049b2007-09-06 20:42:14 +010013387 if (!tp->regs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013388 printk(KERN_ERR PFX "Cannot map device registers, "
13389 "aborting.\n");
13390 err = -ENOMEM;
13391 goto err_out_free_dev;
13392 }
13393
13394 tg3_init_link_config(tp);
13395
Linus Torvalds1da177e2005-04-16 15:20:36 -070013396 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
13397 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
13398 tp->tx_pending = TG3_DEF_TX_RING_PENDING;
13399
Stephen Hemmingerbea33482007-10-03 16:41:36 -070013400 netif_napi_add(dev, &tp->napi, tg3_poll, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013401 dev->ethtool_ops = &tg3_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013402 dev->watchdog_timeo = TG3_TX_TIMEOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013403 dev->irq = pdev->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013404
13405 err = tg3_get_invariants(tp);
13406 if (err) {
13407 printk(KERN_ERR PFX "Problem fetching invariants of chip, "
13408 "aborting.\n");
13409 goto err_out_iounmap;
13410 }
13411
Matt Carlson321d32a2008-11-21 17:22:19 -080013412 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
Stephen Hemminger00829822008-11-20 20:14:53 -080013413 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13414 dev->netdev_ops = &tg3_netdev_ops;
13415 else
13416 dev->netdev_ops = &tg3_netdev_ops_dma_bug;
13417
13418
Michael Chan4a29cc22006-03-19 13:21:12 -080013419 /* The EPB bridge inside 5714, 5715, and 5780 and any
13420 * device behind the EPB cannot support DMA addresses > 40-bit.
Michael Chan72f2afb2006-03-06 19:28:35 -080013421 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
13422 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
13423 * do DMA address check in tg3_start_xmit().
13424 */
Michael Chan4a29cc22006-03-19 13:21:12 -080013425 if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
Yang Hongyang284901a2009-04-06 19:01:15 -070013426 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
Michael Chan4a29cc22006-03-19 13:21:12 -080013427 else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
Yang Hongyang50cf1562009-04-06 19:01:14 -070013428 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan72f2afb2006-03-06 19:28:35 -080013429#ifdef CONFIG_HIGHMEM
Yang Hongyang6a355282009-04-06 19:01:13 -070013430 dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080013431#endif
Michael Chan4a29cc22006-03-19 13:21:12 -080013432 } else
Yang Hongyang6a355282009-04-06 19:01:13 -070013433 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080013434
13435 /* Configure DMA attributes. */
Yang Hongyang284901a2009-04-06 19:01:15 -070013436 if (dma_mask > DMA_BIT_MASK(32)) {
Michael Chan72f2afb2006-03-06 19:28:35 -080013437 err = pci_set_dma_mask(pdev, dma_mask);
13438 if (!err) {
13439 dev->features |= NETIF_F_HIGHDMA;
13440 err = pci_set_consistent_dma_mask(pdev,
13441 persist_dma_mask);
13442 if (err < 0) {
13443 printk(KERN_ERR PFX "Unable to obtain 64 bit "
13444 "DMA for consistent allocations\n");
13445 goto err_out_iounmap;
13446 }
13447 }
13448 }
Yang Hongyang284901a2009-04-06 19:01:15 -070013449 if (err || dma_mask == DMA_BIT_MASK(32)) {
13450 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Michael Chan72f2afb2006-03-06 19:28:35 -080013451 if (err) {
13452 printk(KERN_ERR PFX "No usable DMA configuration, "
13453 "aborting.\n");
13454 goto err_out_iounmap;
13455 }
13456 }
13457
Michael Chanfdfec1722005-07-25 12:31:48 -070013458 tg3_init_bufmgr_config(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013459
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080013460 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
Matt Carlson9e9fd122009-01-19 16:57:45 -080013461 tp->fw_needed = FIRMWARE_TG3;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080013462
Linus Torvalds1da177e2005-04-16 15:20:36 -070013463 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
13464 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
13465 }
13466 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13467 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
13468 tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
Michael Chanc7835a72006-11-15 21:14:42 -080013469 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
Linus Torvalds1da177e2005-04-16 15:20:36 -070013470 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
13471 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
13472 } else {
Michael Chan7f62ad52007-02-20 23:25:40 -080013473 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080013474 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
Matt Carlson9e9fd122009-01-19 16:57:45 -080013475 tp->fw_needed = FIRMWARE_TG3TSO5;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080013476 else
Matt Carlson9e9fd122009-01-19 16:57:45 -080013477 tp->fw_needed = FIRMWARE_TG3TSO;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080013478 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013479
Michael Chan4e3a7aa2006-03-20 17:47:44 -080013480 /* TSO is on by default on chips that support hardware TSO.
13481 * Firmware TSO on older chips gives lower performance, so it
13482 * is off by default, but can be enabled using ethtool.
13483 */
Michael Chanb0026622006-07-03 19:42:14 -070013484 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
Matt Carlson027455a2008-12-21 20:19:30 -080013485 if (dev->features & NETIF_F_IP_CSUM)
13486 dev->features |= NETIF_F_TSO;
13487 if ((dev->features & NETIF_F_IPV6_CSUM) &&
13488 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2))
Michael Chanb0026622006-07-03 19:42:14 -070013489 dev->features |= NETIF_F_TSO6;
Matt Carlson57e69832008-05-25 23:48:31 -070013490 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
13491 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13492 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
Matt Carlson321d32a2008-11-21 17:22:19 -080013493 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
13494 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlson9936bcf2007-10-10 18:03:07 -070013495 dev->features |= NETIF_F_TSO_ECN;
Michael Chanb0026622006-07-03 19:42:14 -070013496 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013497
Linus Torvalds1da177e2005-04-16 15:20:36 -070013498
13499 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
13500 !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
13501 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
13502 tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
13503 tp->rx_pending = 63;
13504 }
13505
Linus Torvalds1da177e2005-04-16 15:20:36 -070013506 err = tg3_get_device_address(tp);
13507 if (err) {
13508 printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
13509 "aborting.\n");
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080013510 goto err_out_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013511 }
13512
Matt Carlson0d3031d2007-10-10 18:02:43 -070013513 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
Matt Carlson63532392008-11-03 16:49:57 -080013514 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
Al Viro79ea13c2008-01-24 02:06:46 -080013515 if (!tp->aperegs) {
Matt Carlson0d3031d2007-10-10 18:02:43 -070013516 printk(KERN_ERR PFX "Cannot map APE registers, "
13517 "aborting.\n");
13518 err = -ENOMEM;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080013519 goto err_out_fw;
Matt Carlson0d3031d2007-10-10 18:02:43 -070013520 }
13521
13522 tg3_ape_lock_init(tp);
Matt Carlson7fd76442009-02-25 14:27:20 +000013523
13524 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
13525 tg3_read_dash_ver(tp);
Matt Carlson0d3031d2007-10-10 18:02:43 -070013526 }
13527
Matt Carlsonc88864d2007-11-12 21:07:01 -080013528 /*
13529 * Reset chip in case UNDI or EFI driver did not shutdown
13530 * DMA self test will enable WDMAC and we'll see (spurious)
13531 * pending DMA on the PCI bus at that point.
13532 */
13533 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
13534 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
13535 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
13536 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
13537 }
13538
13539 err = tg3_test_dma(tp);
13540 if (err) {
13541 printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
13542 goto err_out_apeunmap;
13543 }
13544
Matt Carlsonc88864d2007-11-12 21:07:01 -080013545 /* flow control autonegotiation is default behavior */
13546 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
Steve Glendinninge18ce342008-12-16 02:00:00 -080013547 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
Matt Carlsonc88864d2007-11-12 21:07:01 -080013548
13549 tg3_init_coal(tp);
13550
Michael Chanc49a1562006-12-17 17:07:29 -080013551 pci_set_drvdata(pdev, dev);
13552
Linus Torvalds1da177e2005-04-16 15:20:36 -070013553 err = register_netdev(dev);
13554 if (err) {
13555 printk(KERN_ERR PFX "Cannot register net device, "
13556 "aborting.\n");
Matt Carlson0d3031d2007-10-10 18:02:43 -070013557 goto err_out_apeunmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013558 }
13559
Matt Carlsondf59c942008-11-03 16:52:56 -080013560 printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -070013561 dev->name,
13562 tp->board_part_number,
13563 tp->pci_chip_rev_id,
Michael Chanf9804dd2005-09-27 12:13:10 -070013564 tg3_bus_string(tp, str),
Johannes Berge1749612008-10-27 15:59:26 -070013565 dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013566
Matt Carlsondf59c942008-11-03 16:52:56 -080013567 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
13568 printk(KERN_INFO
13569 "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
13570 tp->dev->name,
13571 tp->mdio_bus->phy_map[PHY_ADDR]->drv->name,
Kay Sieversfb28ad32008-11-10 13:55:14 -080013572 dev_name(&tp->mdio_bus->phy_map[PHY_ADDR]->dev));
Matt Carlsondf59c942008-11-03 16:52:56 -080013573 else
13574 printk(KERN_INFO
13575 "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
13576 tp->dev->name, tg3_phy_string(tp),
13577 ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
13578 ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
13579 "10/100/1000Base-T")),
13580 (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
13581
13582 printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -070013583 dev->name,
13584 (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
13585 (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
13586 (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
13587 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -070013588 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
Michael Chan4a29cc22006-03-19 13:21:12 -080013589 printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
13590 dev->name, tp->dma_rwctrl,
Yang Hongyang284901a2009-04-06 19:01:15 -070013591 (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 :
Yang Hongyang50cf1562009-04-06 19:01:14 -070013592 (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64));
Linus Torvalds1da177e2005-04-16 15:20:36 -070013593
13594 return 0;
13595
Matt Carlson0d3031d2007-10-10 18:02:43 -070013596err_out_apeunmap:
13597 if (tp->aperegs) {
13598 iounmap(tp->aperegs);
13599 tp->aperegs = NULL;
13600 }
13601
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080013602err_out_fw:
13603 if (tp->fw)
13604 release_firmware(tp->fw);
13605
Linus Torvalds1da177e2005-04-16 15:20:36 -070013606err_out_iounmap:
Michael Chan68929142005-08-09 20:17:14 -070013607 if (tp->regs) {
13608 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070013609 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070013610 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013611
13612err_out_free_dev:
13613 free_netdev(dev);
13614
13615err_out_free_res:
13616 pci_release_regions(pdev);
13617
13618err_out_disable_pdev:
13619 pci_disable_device(pdev);
13620 pci_set_drvdata(pdev, NULL);
13621 return err;
13622}
13623
13624static void __devexit tg3_remove_one(struct pci_dev *pdev)
13625{
13626 struct net_device *dev = pci_get_drvdata(pdev);
13627
13628 if (dev) {
13629 struct tg3 *tp = netdev_priv(dev);
13630
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080013631 if (tp->fw)
13632 release_firmware(tp->fw);
13633
Michael Chan7faa0062006-02-02 17:29:28 -080013634 flush_scheduled_work();
Matt Carlson158d7ab2008-05-29 01:37:54 -070013635
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013636 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
13637 tg3_phy_fini(tp);
Matt Carlson158d7ab2008-05-29 01:37:54 -070013638 tg3_mdio_fini(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013639 }
Matt Carlson158d7ab2008-05-29 01:37:54 -070013640
Linus Torvalds1da177e2005-04-16 15:20:36 -070013641 unregister_netdev(dev);
Matt Carlson0d3031d2007-10-10 18:02:43 -070013642 if (tp->aperegs) {
13643 iounmap(tp->aperegs);
13644 tp->aperegs = NULL;
13645 }
Michael Chan68929142005-08-09 20:17:14 -070013646 if (tp->regs) {
13647 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070013648 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070013649 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013650 free_netdev(dev);
13651 pci_release_regions(pdev);
13652 pci_disable_device(pdev);
13653 pci_set_drvdata(pdev, NULL);
13654 }
13655}
13656
13657static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
13658{
13659 struct net_device *dev = pci_get_drvdata(pdev);
13660 struct tg3 *tp = netdev_priv(dev);
Rafael J. Wysocki12dac072008-07-30 16:37:33 -070013661 pci_power_t target_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013662 int err;
13663
Michael Chan3e0c95f2007-08-03 20:56:54 -070013664 /* PCI register 4 needs to be saved whether netif_running() or not.
13665 * MSI address and data need to be saved if using MSI and
13666 * netif_running().
13667 */
13668 pci_save_state(pdev);
13669
Linus Torvalds1da177e2005-04-16 15:20:36 -070013670 if (!netif_running(dev))
13671 return 0;
13672
Michael Chan7faa0062006-02-02 17:29:28 -080013673 flush_scheduled_work();
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013674 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013675 tg3_netif_stop(tp);
13676
13677 del_timer_sync(&tp->timer);
13678
David S. Millerf47c11e2005-06-24 20:18:35 -070013679 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013680 tg3_disable_ints(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -070013681 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013682
13683 netif_device_detach(dev);
13684
David S. Millerf47c11e2005-06-24 20:18:35 -070013685 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -070013686 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chan6a9eba12005-12-13 21:08:58 -080013687 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
David S. Millerf47c11e2005-06-24 20:18:35 -070013688 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013689
Rafael J. Wysocki12dac072008-07-30 16:37:33 -070013690 target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
13691
13692 err = tg3_set_power_state(tp, target_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013693 if (err) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013694 int err2;
13695
David S. Millerf47c11e2005-06-24 20:18:35 -070013696 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013697
Michael Chan6a9eba12005-12-13 21:08:58 -080013698 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013699 err2 = tg3_restart_hw(tp, 1);
13700 if (err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070013701 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013702
13703 tp->timer.expires = jiffies + tp->timer_offset;
13704 add_timer(&tp->timer);
13705
13706 netif_device_attach(dev);
13707 tg3_netif_start(tp);
13708
Michael Chanb9ec6c12006-07-25 16:37:27 -070013709out:
David S. Millerf47c11e2005-06-24 20:18:35 -070013710 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013711
13712 if (!err2)
13713 tg3_phy_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013714 }
13715
13716 return err;
13717}
13718
13719static int tg3_resume(struct pci_dev *pdev)
13720{
13721 struct net_device *dev = pci_get_drvdata(pdev);
13722 struct tg3 *tp = netdev_priv(dev);
13723 int err;
13724
Michael Chan3e0c95f2007-08-03 20:56:54 -070013725 pci_restore_state(tp->pdev);
13726
Linus Torvalds1da177e2005-04-16 15:20:36 -070013727 if (!netif_running(dev))
13728 return 0;
13729
Michael Chanbc1c7562006-03-20 17:48:03 -080013730 err = tg3_set_power_state(tp, PCI_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013731 if (err)
13732 return err;
13733
13734 netif_device_attach(dev);
13735
David S. Millerf47c11e2005-06-24 20:18:35 -070013736 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013737
Michael Chan6a9eba12005-12-13 21:08:58 -080013738 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
Michael Chanb9ec6c12006-07-25 16:37:27 -070013739 err = tg3_restart_hw(tp, 1);
13740 if (err)
13741 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013742
13743 tp->timer.expires = jiffies + tp->timer_offset;
13744 add_timer(&tp->timer);
13745
Linus Torvalds1da177e2005-04-16 15:20:36 -070013746 tg3_netif_start(tp);
13747
Michael Chanb9ec6c12006-07-25 16:37:27 -070013748out:
David S. Millerf47c11e2005-06-24 20:18:35 -070013749 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013750
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013751 if (!err)
13752 tg3_phy_start(tp);
13753
Michael Chanb9ec6c12006-07-25 16:37:27 -070013754 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013755}
13756
13757static struct pci_driver tg3_driver = {
13758 .name = DRV_MODULE_NAME,
13759 .id_table = tg3_pci_tbl,
13760 .probe = tg3_init_one,
13761 .remove = __devexit_p(tg3_remove_one),
13762 .suspend = tg3_suspend,
13763 .resume = tg3_resume
13764};
13765
13766static int __init tg3_init(void)
13767{
Jeff Garzik29917622006-08-19 17:48:59 -040013768 return pci_register_driver(&tg3_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013769}
13770
13771static void __exit tg3_cleanup(void)
13772{
13773 pci_unregister_driver(&tg3_driver);
13774}
13775
13776module_init(tg3_init);
13777module_exit(tg3_cleanup);