blob: a6c46427363be44235275aa518b7b4b202073cdd [file] [log] [blame]
Alexander Shiyanf6544412012-08-06 19:42:32 +04001/*
Alexander Shiyan21fc5092013-06-29 10:44:18 +04002 * Maxim (Dallas) MAX3107/8/9 serial driver
Alexander Shiyanf6544412012-08-06 19:42:32 +04003 *
Alexander Shiyan10d8b342013-06-29 10:44:17 +04004 * Copyright (C) 2012-2013 Alexander Shiyan <shc_work@mail.ru>
Alexander Shiyanf6544412012-08-06 19:42:32 +04005 *
6 * Based on max3100.c, by Christian Pellegrin <chripell@evolware.org>
7 * Based on max3110.c, by Feng Tang <feng.tang@intel.com>
8 * Based on max3107.c, by Aavamobile
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 */
15
Alexander Shiyanf6544412012-08-06 19:42:32 +040016#include <linux/module.h>
Alexander Shiyan10d8b342013-06-29 10:44:17 +040017#include <linux/delay.h>
Alexander Shiyanf6544412012-08-06 19:42:32 +040018#include <linux/device.h>
Alexander Shiyan10d8b342013-06-29 10:44:17 +040019#include <linux/bitops.h>
Alexander Shiyanf6544412012-08-06 19:42:32 +040020#include <linux/serial_core.h>
21#include <linux/serial.h>
22#include <linux/tty.h>
23#include <linux/tty_flip.h>
24#include <linux/regmap.h>
25#include <linux/gpio.h>
26#include <linux/spi/spi.h>
Alexander Shiyan10d8b342013-06-29 10:44:17 +040027
Alexander Shiyanf6544412012-08-06 19:42:32 +040028#include <linux/platform_data/max310x.h>
29
Alexander Shiyan10d8b342013-06-29 10:44:17 +040030#define MAX310X_NAME "max310x"
Alexander Shiyanf6544412012-08-06 19:42:32 +040031#define MAX310X_MAJOR 204
32#define MAX310X_MINOR 209
33
34/* MAX310X register definitions */
35#define MAX310X_RHR_REG (0x00) /* RX FIFO */
36#define MAX310X_THR_REG (0x00) /* TX FIFO */
37#define MAX310X_IRQEN_REG (0x01) /* IRQ enable */
38#define MAX310X_IRQSTS_REG (0x02) /* IRQ status */
39#define MAX310X_LSR_IRQEN_REG (0x03) /* LSR IRQ enable */
40#define MAX310X_LSR_IRQSTS_REG (0x04) /* LSR IRQ status */
Alexander Shiyan10d8b342013-06-29 10:44:17 +040041#define MAX310X_REG_05 (0x05)
42#define MAX310X_SPCHR_IRQEN_REG MAX310X_REG_05 /* Special char IRQ en */
Alexander Shiyanf6544412012-08-06 19:42:32 +040043#define MAX310X_SPCHR_IRQSTS_REG (0x06) /* Special char IRQ status */
44#define MAX310X_STS_IRQEN_REG (0x07) /* Status IRQ enable */
45#define MAX310X_STS_IRQSTS_REG (0x08) /* Status IRQ status */
46#define MAX310X_MODE1_REG (0x09) /* MODE1 */
47#define MAX310X_MODE2_REG (0x0a) /* MODE2 */
48#define MAX310X_LCR_REG (0x0b) /* LCR */
49#define MAX310X_RXTO_REG (0x0c) /* RX timeout */
50#define MAX310X_HDPIXDELAY_REG (0x0d) /* Auto transceiver delays */
51#define MAX310X_IRDA_REG (0x0e) /* IRDA settings */
52#define MAX310X_FLOWLVL_REG (0x0f) /* Flow control levels */
53#define MAX310X_FIFOTRIGLVL_REG (0x10) /* FIFO IRQ trigger levels */
54#define MAX310X_TXFIFOLVL_REG (0x11) /* TX FIFO level */
55#define MAX310X_RXFIFOLVL_REG (0x12) /* RX FIFO level */
56#define MAX310X_FLOWCTRL_REG (0x13) /* Flow control */
57#define MAX310X_XON1_REG (0x14) /* XON1 character */
58#define MAX310X_XON2_REG (0x15) /* XON2 character */
59#define MAX310X_XOFF1_REG (0x16) /* XOFF1 character */
60#define MAX310X_XOFF2_REG (0x17) /* XOFF2 character */
61#define MAX310X_GPIOCFG_REG (0x18) /* GPIO config */
62#define MAX310X_GPIODATA_REG (0x19) /* GPIO data */
63#define MAX310X_PLLCFG_REG (0x1a) /* PLL config */
64#define MAX310X_BRGCFG_REG (0x1b) /* Baud rate generator conf */
65#define MAX310X_BRGDIVLSB_REG (0x1c) /* Baud rate divisor LSB */
66#define MAX310X_BRGDIVMSB_REG (0x1d) /* Baud rate divisor MSB */
67#define MAX310X_CLKSRC_REG (0x1e) /* Clock source */
Alexander Shiyan10d8b342013-06-29 10:44:17 +040068#define MAX310X_REG_1F (0x1f)
69
70#define MAX310X_REVID_REG MAX310X_REG_1F /* Revision ID */
71
72#define MAX310X_GLOBALIRQ_REG MAX310X_REG_1F /* Global IRQ (RO) */
73#define MAX310X_GLOBALCMD_REG MAX310X_REG_1F /* Global Command (WO) */
74
75/* Extended registers */
76#define MAX310X_REVID_EXTREG MAX310X_REG_05 /* Revision ID */
Alexander Shiyanf6544412012-08-06 19:42:32 +040077
78/* IRQ register bits */
79#define MAX310X_IRQ_LSR_BIT (1 << 0) /* LSR interrupt */
80#define MAX310X_IRQ_SPCHR_BIT (1 << 1) /* Special char interrupt */
81#define MAX310X_IRQ_STS_BIT (1 << 2) /* Status interrupt */
82#define MAX310X_IRQ_RXFIFO_BIT (1 << 3) /* RX FIFO interrupt */
83#define MAX310X_IRQ_TXFIFO_BIT (1 << 4) /* TX FIFO interrupt */
84#define MAX310X_IRQ_TXEMPTY_BIT (1 << 5) /* TX FIFO empty interrupt */
85#define MAX310X_IRQ_RXEMPTY_BIT (1 << 6) /* RX FIFO empty interrupt */
86#define MAX310X_IRQ_CTS_BIT (1 << 7) /* CTS interrupt */
87
88/* LSR register bits */
89#define MAX310X_LSR_RXTO_BIT (1 << 0) /* RX timeout */
90#define MAX310X_LSR_RXOVR_BIT (1 << 1) /* RX overrun */
91#define MAX310X_LSR_RXPAR_BIT (1 << 2) /* RX parity error */
92#define MAX310X_LSR_FRERR_BIT (1 << 3) /* Frame error */
93#define MAX310X_LSR_RXBRK_BIT (1 << 4) /* RX break */
94#define MAX310X_LSR_RXNOISE_BIT (1 << 5) /* RX noise */
95#define MAX310X_LSR_CTS_BIT (1 << 7) /* CTS pin state */
96
97/* Special character register bits */
98#define MAX310X_SPCHR_XON1_BIT (1 << 0) /* XON1 character */
99#define MAX310X_SPCHR_XON2_BIT (1 << 1) /* XON2 character */
100#define MAX310X_SPCHR_XOFF1_BIT (1 << 2) /* XOFF1 character */
101#define MAX310X_SPCHR_XOFF2_BIT (1 << 3) /* XOFF2 character */
102#define MAX310X_SPCHR_BREAK_BIT (1 << 4) /* RX break */
103#define MAX310X_SPCHR_MULTIDROP_BIT (1 << 5) /* 9-bit multidrop addr char */
104
105/* Status register bits */
106#define MAX310X_STS_GPIO0_BIT (1 << 0) /* GPIO 0 interrupt */
107#define MAX310X_STS_GPIO1_BIT (1 << 1) /* GPIO 1 interrupt */
108#define MAX310X_STS_GPIO2_BIT (1 << 2) /* GPIO 2 interrupt */
109#define MAX310X_STS_GPIO3_BIT (1 << 3) /* GPIO 3 interrupt */
110#define MAX310X_STS_CLKREADY_BIT (1 << 5) /* Clock ready */
111#define MAX310X_STS_SLEEP_BIT (1 << 6) /* Sleep interrupt */
112
113/* MODE1 register bits */
114#define MAX310X_MODE1_RXDIS_BIT (1 << 0) /* RX disable */
115#define MAX310X_MODE1_TXDIS_BIT (1 << 1) /* TX disable */
116#define MAX310X_MODE1_TXHIZ_BIT (1 << 2) /* TX pin three-state */
117#define MAX310X_MODE1_RTSHIZ_BIT (1 << 3) /* RTS pin three-state */
118#define MAX310X_MODE1_TRNSCVCTRL_BIT (1 << 4) /* Transceiver ctrl enable */
119#define MAX310X_MODE1_FORCESLEEP_BIT (1 << 5) /* Force sleep mode */
120#define MAX310X_MODE1_AUTOSLEEP_BIT (1 << 6) /* Auto sleep enable */
121#define MAX310X_MODE1_IRQSEL_BIT (1 << 7) /* IRQ pin enable */
122
123/* MODE2 register bits */
124#define MAX310X_MODE2_RST_BIT (1 << 0) /* Chip reset */
125#define MAX310X_MODE2_FIFORST_BIT (1 << 1) /* FIFO reset */
126#define MAX310X_MODE2_RXTRIGINV_BIT (1 << 2) /* RX FIFO INT invert */
127#define MAX310X_MODE2_RXEMPTINV_BIT (1 << 3) /* RX FIFO empty INT invert */
128#define MAX310X_MODE2_SPCHR_BIT (1 << 4) /* Special chr detect enable */
129#define MAX310X_MODE2_LOOPBACK_BIT (1 << 5) /* Internal loopback enable */
130#define MAX310X_MODE2_MULTIDROP_BIT (1 << 6) /* 9-bit multidrop enable */
131#define MAX310X_MODE2_ECHOSUPR_BIT (1 << 7) /* ECHO suppression enable */
132
133/* LCR register bits */
134#define MAX310X_LCR_LENGTH0_BIT (1 << 0) /* Word length bit 0 */
135#define MAX310X_LCR_LENGTH1_BIT (1 << 1) /* Word length bit 1
136 *
137 * Word length bits table:
138 * 00 -> 5 bit words
139 * 01 -> 6 bit words
140 * 10 -> 7 bit words
141 * 11 -> 8 bit words
142 */
143#define MAX310X_LCR_STOPLEN_BIT (1 << 2) /* STOP length bit
144 *
145 * STOP length bit table:
146 * 0 -> 1 stop bit
147 * 1 -> 1-1.5 stop bits if
148 * word length is 5,
149 * 2 stop bits otherwise
150 */
151#define MAX310X_LCR_PARITY_BIT (1 << 3) /* Parity bit enable */
152#define MAX310X_LCR_EVENPARITY_BIT (1 << 4) /* Even parity bit enable */
153#define MAX310X_LCR_FORCEPARITY_BIT (1 << 5) /* 9-bit multidrop parity */
154#define MAX310X_LCR_TXBREAK_BIT (1 << 6) /* TX break enable */
155#define MAX310X_LCR_RTS_BIT (1 << 7) /* RTS pin control */
156#define MAX310X_LCR_WORD_LEN_5 (0x00)
157#define MAX310X_LCR_WORD_LEN_6 (0x01)
158#define MAX310X_LCR_WORD_LEN_7 (0x02)
159#define MAX310X_LCR_WORD_LEN_8 (0x03)
160
161/* IRDA register bits */
162#define MAX310X_IRDA_IRDAEN_BIT (1 << 0) /* IRDA mode enable */
163#define MAX310X_IRDA_SIR_BIT (1 << 1) /* SIR mode enable */
164#define MAX310X_IRDA_SHORTIR_BIT (1 << 2) /* Short SIR mode enable */
165#define MAX310X_IRDA_MIR_BIT (1 << 3) /* MIR mode enable */
166#define MAX310X_IRDA_RXINV_BIT (1 << 4) /* RX logic inversion enable */
167#define MAX310X_IRDA_TXINV_BIT (1 << 5) /* TX logic inversion enable */
168
169/* Flow control trigger level register masks */
170#define MAX310X_FLOWLVL_HALT_MASK (0x000f) /* Flow control halt level */
171#define MAX310X_FLOWLVL_RES_MASK (0x00f0) /* Flow control resume level */
172#define MAX310X_FLOWLVL_HALT(words) ((words / 8) & 0x0f)
173#define MAX310X_FLOWLVL_RES(words) (((words / 8) & 0x0f) << 4)
174
175/* FIFO interrupt trigger level register masks */
176#define MAX310X_FIFOTRIGLVL_TX_MASK (0x0f) /* TX FIFO trigger level */
177#define MAX310X_FIFOTRIGLVL_RX_MASK (0xf0) /* RX FIFO trigger level */
178#define MAX310X_FIFOTRIGLVL_TX(words) ((words / 8) & 0x0f)
179#define MAX310X_FIFOTRIGLVL_RX(words) (((words / 8) & 0x0f) << 4)
180
181/* Flow control register bits */
182#define MAX310X_FLOWCTRL_AUTORTS_BIT (1 << 0) /* Auto RTS flow ctrl enable */
183#define MAX310X_FLOWCTRL_AUTOCTS_BIT (1 << 1) /* Auto CTS flow ctrl enable */
184#define MAX310X_FLOWCTRL_GPIADDR_BIT (1 << 2) /* Enables that GPIO inputs
185 * are used in conjunction with
186 * XOFF2 for definition of
187 * special character */
188#define MAX310X_FLOWCTRL_SWFLOWEN_BIT (1 << 3) /* Auto SW flow ctrl enable */
189#define MAX310X_FLOWCTRL_SWFLOW0_BIT (1 << 4) /* SWFLOW bit 0 */
190#define MAX310X_FLOWCTRL_SWFLOW1_BIT (1 << 5) /* SWFLOW bit 1
191 *
192 * SWFLOW bits 1 & 0 table:
193 * 00 -> no transmitter flow
194 * control
195 * 01 -> receiver compares
196 * XON2 and XOFF2
197 * and controls
198 * transmitter
199 * 10 -> receiver compares
200 * XON1 and XOFF1
201 * and controls
202 * transmitter
203 * 11 -> receiver compares
204 * XON1, XON2, XOFF1 and
205 * XOFF2 and controls
206 * transmitter
207 */
208#define MAX310X_FLOWCTRL_SWFLOW2_BIT (1 << 6) /* SWFLOW bit 2 */
209#define MAX310X_FLOWCTRL_SWFLOW3_BIT (1 << 7) /* SWFLOW bit 3
210 *
211 * SWFLOW bits 3 & 2 table:
212 * 00 -> no received flow
213 * control
214 * 01 -> transmitter generates
215 * XON2 and XOFF2
216 * 10 -> transmitter generates
217 * XON1 and XOFF1
218 * 11 -> transmitter generates
219 * XON1, XON2, XOFF1 and
220 * XOFF2
221 */
222
223/* GPIO configuration register bits */
224#define MAX310X_GPIOCFG_GP0OUT_BIT (1 << 0) /* GPIO 0 output enable */
225#define MAX310X_GPIOCFG_GP1OUT_BIT (1 << 1) /* GPIO 1 output enable */
226#define MAX310X_GPIOCFG_GP2OUT_BIT (1 << 2) /* GPIO 2 output enable */
227#define MAX310X_GPIOCFG_GP3OUT_BIT (1 << 3) /* GPIO 3 output enable */
228#define MAX310X_GPIOCFG_GP0OD_BIT (1 << 4) /* GPIO 0 open-drain enable */
229#define MAX310X_GPIOCFG_GP1OD_BIT (1 << 5) /* GPIO 1 open-drain enable */
230#define MAX310X_GPIOCFG_GP2OD_BIT (1 << 6) /* GPIO 2 open-drain enable */
231#define MAX310X_GPIOCFG_GP3OD_BIT (1 << 7) /* GPIO 3 open-drain enable */
232
233/* GPIO DATA register bits */
234#define MAX310X_GPIODATA_GP0OUT_BIT (1 << 0) /* GPIO 0 output value */
235#define MAX310X_GPIODATA_GP1OUT_BIT (1 << 1) /* GPIO 1 output value */
236#define MAX310X_GPIODATA_GP2OUT_BIT (1 << 2) /* GPIO 2 output value */
237#define MAX310X_GPIODATA_GP3OUT_BIT (1 << 3) /* GPIO 3 output value */
238#define MAX310X_GPIODATA_GP0IN_BIT (1 << 4) /* GPIO 0 input value */
239#define MAX310X_GPIODATA_GP1IN_BIT (1 << 5) /* GPIO 1 input value */
240#define MAX310X_GPIODATA_GP2IN_BIT (1 << 6) /* GPIO 2 input value */
241#define MAX310X_GPIODATA_GP3IN_BIT (1 << 7) /* GPIO 3 input value */
242
243/* PLL configuration register masks */
244#define MAX310X_PLLCFG_PREDIV_MASK (0x3f) /* PLL predivision value */
245#define MAX310X_PLLCFG_PLLFACTOR_MASK (0xc0) /* PLL multiplication factor */
246
247/* Baud rate generator configuration register bits */
248#define MAX310X_BRGCFG_2XMODE_BIT (1 << 4) /* Double baud rate */
249#define MAX310X_BRGCFG_4XMODE_BIT (1 << 5) /* Quadruple baud rate */
250
251/* Clock source register bits */
252#define MAX310X_CLKSRC_CRYST_BIT (1 << 1) /* Crystal osc enable */
253#define MAX310X_CLKSRC_PLL_BIT (1 << 2) /* PLL enable */
254#define MAX310X_CLKSRC_PLLBYP_BIT (1 << 3) /* PLL bypass */
255#define MAX310X_CLKSRC_EXTCLK_BIT (1 << 4) /* External clock enable */
256#define MAX310X_CLKSRC_CLK2RTS_BIT (1 << 7) /* Baud clk to RTS pin */
257
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400258/* Global commands */
259#define MAX310X_EXTREG_ENBL (0xce)
260#define MAX310X_EXTREG_DSBL (0xcd)
261
Alexander Shiyanf6544412012-08-06 19:42:32 +0400262/* Misc definitions */
263#define MAX310X_FIFO_SIZE (128)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400264#define MAX310x_REV_MASK (0xfc)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400265
266/* MAX3107 specific */
267#define MAX3107_REV_ID (0xa0)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400268
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400269/* MAX3109 specific */
270#define MAX3109_REV_ID (0xc0)
271
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400272struct max310x_devtype {
273 char name[9];
274 int nr;
275 int (*detect)(struct device *);
276 void (*power)(struct uart_port *, int);
277};
Alexander Shiyanf6544412012-08-06 19:42:32 +0400278
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400279struct max310x_one {
280 struct uart_port port;
281 struct work_struct tx_work;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400282};
283
284struct max310x_port {
285 struct uart_driver uart;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400286 struct max310x_devtype *devtype;
287 struct regmap *regmap;
288 struct regmap_config regcfg;
289 struct mutex mutex;
290 struct max310x_pdata *pdata;
291 int gpio_used;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400292#ifdef CONFIG_GPIOLIB
293 struct gpio_chip gpio;
294#endif
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400295 struct max310x_one p[0];
Alexander Shiyanf6544412012-08-06 19:42:32 +0400296};
297
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400298static u8 max310x_port_read(struct uart_port *port, u8 reg)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400299{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400300 struct max310x_port *s = dev_get_drvdata(port->dev);
301 unsigned int val = 0;
302
303 regmap_read(s->regmap, port->iobase + reg, &val);
304
305 return val;
306}
307
308static void max310x_port_write(struct uart_port *port, u8 reg, u8 val)
309{
310 struct max310x_port *s = dev_get_drvdata(port->dev);
311
312 regmap_write(s->regmap, port->iobase + reg, val);
313}
314
315static void max310x_port_update(struct uart_port *port, u8 reg, u8 mask, u8 val)
316{
317 struct max310x_port *s = dev_get_drvdata(port->dev);
318
319 regmap_update_bits(s->regmap, port->iobase + reg, mask, val);
320}
321
322static int max3107_detect(struct device *dev)
323{
324 struct max310x_port *s = dev_get_drvdata(dev);
325 unsigned int val = 0;
326 int ret;
327
328 ret = regmap_read(s->regmap, MAX310X_REVID_REG, &val);
329 if (ret)
330 return ret;
331
332 if (((val & MAX310x_REV_MASK) != MAX3107_REV_ID)) {
333 dev_err(dev,
334 "%s ID 0x%02x does not match\n", s->devtype->name, val);
335 return -ENODEV;
336 }
337
338 return 0;
339}
340
341static int max3108_detect(struct device *dev)
342{
343 struct max310x_port *s = dev_get_drvdata(dev);
344 unsigned int val = 0;
345 int ret;
346
347 /* MAX3108 have not REV ID register, we just check default value
348 * from clocksource register to make sure everything works.
349 */
350 ret = regmap_read(s->regmap, MAX310X_CLKSRC_REG, &val);
351 if (ret)
352 return ret;
353
354 if (val != (MAX310X_CLKSRC_EXTCLK_BIT | MAX310X_CLKSRC_PLLBYP_BIT)) {
355 dev_err(dev, "%s not present\n", s->devtype->name);
356 return -ENODEV;
357 }
358
359 return 0;
360}
361
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400362static int max3109_detect(struct device *dev)
363{
364 struct max310x_port *s = dev_get_drvdata(dev);
365 unsigned int val = 0;
366 int ret;
367
368 ret = regmap_read(s->regmap, MAX310X_REVID_REG, &val);
369 if (ret)
370 return ret;
371
372 if (((val & MAX310x_REV_MASK) != MAX3109_REV_ID)) {
373 dev_err(dev,
374 "%s ID 0x%02x does not match\n", s->devtype->name, val);
375 return -ENODEV;
376 }
377
378 return 0;
379}
380
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400381static void max310x_power(struct uart_port *port, int on)
382{
383 max310x_port_update(port, MAX310X_MODE1_REG,
384 MAX310X_MODE1_FORCESLEEP_BIT,
385 on ? 0 : MAX310X_MODE1_FORCESLEEP_BIT);
386 if (on)
387 msleep(50);
388}
389
390static const struct max310x_devtype max3107_devtype = {
391 .name = "MAX3107",
392 .nr = 1,
393 .detect = max3107_detect,
394 .power = max310x_power,
395};
396
397static const struct max310x_devtype max3108_devtype = {
398 .name = "MAX3108",
399 .nr = 1,
400 .detect = max3108_detect,
401 .power = max310x_power,
402};
403
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400404static const struct max310x_devtype max3109_devtype = {
405 .name = "MAX3109",
406 .nr = 2,
407 .detect = max3109_detect,
408 .power = max310x_power,
409};
410
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400411static bool max310x_reg_writeable(struct device *dev, unsigned int reg)
412{
413 switch (reg & 0x1f) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400414 case MAX310X_IRQSTS_REG:
415 case MAX310X_LSR_IRQSTS_REG:
416 case MAX310X_SPCHR_IRQSTS_REG:
417 case MAX310X_STS_IRQSTS_REG:
418 case MAX310X_TXFIFOLVL_REG:
419 case MAX310X_RXFIFOLVL_REG:
Alexander Shiyanf6544412012-08-06 19:42:32 +0400420 return false;
421 default:
422 break;
423 }
424
425 return true;
426}
427
428static bool max310x_reg_volatile(struct device *dev, unsigned int reg)
429{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400430 switch (reg & 0x1f) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400431 case MAX310X_RHR_REG:
432 case MAX310X_IRQSTS_REG:
433 case MAX310X_LSR_IRQSTS_REG:
434 case MAX310X_SPCHR_IRQSTS_REG:
435 case MAX310X_STS_IRQSTS_REG:
436 case MAX310X_TXFIFOLVL_REG:
437 case MAX310X_RXFIFOLVL_REG:
438 case MAX310X_GPIODATA_REG:
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400439 case MAX310X_BRGDIVLSB_REG:
440 case MAX310X_REG_05:
441 case MAX310X_REG_1F:
Alexander Shiyanf6544412012-08-06 19:42:32 +0400442 return true;
443 default:
444 break;
445 }
446
447 return false;
448}
449
450static bool max310x_reg_precious(struct device *dev, unsigned int reg)
451{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400452 switch (reg & 0x1f) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400453 case MAX310X_RHR_REG:
454 case MAX310X_IRQSTS_REG:
455 case MAX310X_SPCHR_IRQSTS_REG:
456 case MAX310X_STS_IRQSTS_REG:
457 return true;
458 default:
459 break;
460 }
461
462 return false;
463}
464
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400465static void max310x_set_baud(struct uart_port *port, int baud)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400466{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400467 unsigned int mode = 0, div = port->uartclk / baud;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400468
469 if (!(div / 16)) {
470 /* Mode x2 */
471 mode = MAX310X_BRGCFG_2XMODE_BIT;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400472 div = (port->uartclk * 2) / baud;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400473 }
474
475 if (!(div / 16)) {
476 /* Mode x4 */
477 mode = MAX310X_BRGCFG_4XMODE_BIT;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400478 div = (port->uartclk * 4) / baud;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400479 }
480
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400481 max310x_port_write(port, MAX310X_BRGDIVMSB_REG, (div / 16) >> 8);
482 max310x_port_write(port, MAX310X_BRGDIVLSB_REG, div / 16);
483 max310x_port_write(port, MAX310X_BRGCFG_REG, (div % 16) | mode);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400484}
485
Bill Pemberton9671f092012-11-19 13:21:50 -0500486static int max310x_update_best_err(unsigned long f, long *besterr)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400487{
488 /* Use baudrate 115200 for calculate error */
489 long err = f % (115200 * 16);
490
491 if ((*besterr < 0) || (*besterr > err)) {
492 *besterr = err;
493 return 0;
494 }
495
496 return 1;
497}
498
Bill Pemberton9671f092012-11-19 13:21:50 -0500499static int max310x_set_ref_clk(struct max310x_port *s)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400500{
501 unsigned int div, clksrc, pllcfg = 0;
502 long besterr = -1;
503 unsigned long fdiv, fmul, bestfreq = s->pdata->frequency;
504
505 /* First, update error without PLL */
506 max310x_update_best_err(s->pdata->frequency, &besterr);
507
508 /* Try all possible PLL dividers */
509 for (div = 1; (div <= 63) && besterr; div++) {
510 fdiv = DIV_ROUND_CLOSEST(s->pdata->frequency, div);
511
512 /* Try multiplier 6 */
513 fmul = fdiv * 6;
514 if ((fdiv >= 500000) && (fdiv <= 800000))
515 if (!max310x_update_best_err(fmul, &besterr)) {
516 pllcfg = (0 << 6) | div;
517 bestfreq = fmul;
518 }
519 /* Try multiplier 48 */
520 fmul = fdiv * 48;
521 if ((fdiv >= 850000) && (fdiv <= 1200000))
522 if (!max310x_update_best_err(fmul, &besterr)) {
523 pllcfg = (1 << 6) | div;
524 bestfreq = fmul;
525 }
526 /* Try multiplier 96 */
527 fmul = fdiv * 96;
528 if ((fdiv >= 425000) && (fdiv <= 1000000))
529 if (!max310x_update_best_err(fmul, &besterr)) {
530 pllcfg = (2 << 6) | div;
531 bestfreq = fmul;
532 }
533 /* Try multiplier 144 */
534 fmul = fdiv * 144;
535 if ((fdiv >= 390000) && (fdiv <= 667000))
536 if (!max310x_update_best_err(fmul, &besterr)) {
537 pllcfg = (3 << 6) | div;
538 bestfreq = fmul;
539 }
540 }
541
542 /* Configure clock source */
543 if (s->pdata->driver_flags & MAX310X_EXT_CLK)
544 clksrc = MAX310X_CLKSRC_EXTCLK_BIT;
545 else
546 clksrc = MAX310X_CLKSRC_CRYST_BIT;
547
548 /* Configure PLL */
549 if (pllcfg) {
550 clksrc |= MAX310X_CLKSRC_PLL_BIT;
551 regmap_write(s->regmap, MAX310X_PLLCFG_REG, pllcfg);
552 } else
553 clksrc |= MAX310X_CLKSRC_PLLBYP_BIT;
554
555 regmap_write(s->regmap, MAX310X_CLKSRC_REG, clksrc);
556
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400557 /* Wait for crystal */
558 if (pllcfg && !(s->pdata->driver_flags & MAX310X_EXT_CLK))
559 msleep(10);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400560
561 return (int)bestfreq;
562}
563
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400564static void max310x_handle_rx(struct uart_port *port, unsigned int rxlen)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400565{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400566 unsigned int sts, ch, flag;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400567
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400568 if (unlikely(rxlen >= port->fifosize)) {
569 dev_warn_ratelimited(port->dev,
570 "Port %i: Possible RX FIFO overrun\n",
571 port->line);
572 port->icount.buf_overrun++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400573 /* Ensure sanity of RX level */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400574 rxlen = port->fifosize;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400575 }
576
Alexander Shiyanf6544412012-08-06 19:42:32 +0400577 while (rxlen--) {
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400578 ch = max310x_port_read(port, MAX310X_RHR_REG);
579 sts = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400580
581 sts &= MAX310X_LSR_RXPAR_BIT | MAX310X_LSR_FRERR_BIT |
582 MAX310X_LSR_RXOVR_BIT | MAX310X_LSR_RXBRK_BIT;
583
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400584 port->icount.rx++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400585 flag = TTY_NORMAL;
586
587 if (unlikely(sts)) {
588 if (sts & MAX310X_LSR_RXBRK_BIT) {
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400589 port->icount.brk++;
590 if (uart_handle_break(port))
Alexander Shiyanf6544412012-08-06 19:42:32 +0400591 continue;
592 } else if (sts & MAX310X_LSR_RXPAR_BIT)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400593 port->icount.parity++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400594 else if (sts & MAX310X_LSR_FRERR_BIT)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400595 port->icount.frame++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400596 else if (sts & MAX310X_LSR_RXOVR_BIT)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400597 port->icount.overrun++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400598
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400599 sts &= port->read_status_mask;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400600 if (sts & MAX310X_LSR_RXBRK_BIT)
601 flag = TTY_BREAK;
602 else if (sts & MAX310X_LSR_RXPAR_BIT)
603 flag = TTY_PARITY;
604 else if (sts & MAX310X_LSR_FRERR_BIT)
605 flag = TTY_FRAME;
606 else if (sts & MAX310X_LSR_RXOVR_BIT)
607 flag = TTY_OVERRUN;
608 }
609
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400610 if (uart_handle_sysrq_char(port, ch))
Alexander Shiyanf6544412012-08-06 19:42:32 +0400611 continue;
612
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400613 if (sts & port->ignore_status_mask)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400614 continue;
615
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400616 uart_insert_char(port, sts, MAX310X_LSR_RXOVR_BIT, ch, flag);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400617 }
618
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400619 tty_flip_buffer_push(&port->state->port);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400620}
621
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400622static void max310x_handle_tx(struct uart_port *port)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400623{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400624 struct circ_buf *xmit = &port->state->xmit;
625 unsigned int txlen, to_send;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400626
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400627 if (unlikely(port->x_char)) {
628 max310x_port_write(port, MAX310X_THR_REG, port->x_char);
629 port->icount.tx++;
630 port->x_char = 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400631 return;
632 }
633
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400634 if (uart_circ_empty(xmit) || uart_tx_stopped(port))
Alexander Shiyanf6544412012-08-06 19:42:32 +0400635 return;
636
637 /* Get length of data pending in circular buffer */
638 to_send = uart_circ_chars_pending(xmit);
639 if (likely(to_send)) {
640 /* Limit to size of TX FIFO */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400641 txlen = max310x_port_read(port, MAX310X_TXFIFOLVL_REG);
642 txlen = port->fifosize - txlen;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400643 to_send = (to_send > txlen) ? txlen : to_send;
644
Alexander Shiyanf6544412012-08-06 19:42:32 +0400645 /* Add data to send */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400646 port->icount.tx += to_send;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400647 while (to_send--) {
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400648 max310x_port_write(port, MAX310X_THR_REG,
649 xmit->buf[xmit->tail]);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400650 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
651 };
652 }
653
654 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400655 uart_write_wakeup(port);
656}
657
658static void max310x_port_irq(struct max310x_port *s, int portno)
659{
660 struct uart_port *port = &s->p[portno].port;
661
662 do {
663 unsigned int ists, lsr, rxlen;
664
665 /* Read IRQ status & RX FIFO level */
666 ists = max310x_port_read(port, MAX310X_IRQSTS_REG);
667 rxlen = max310x_port_read(port, MAX310X_RXFIFOLVL_REG);
668 if (!ists && !rxlen)
669 break;
670
671 if (ists & MAX310X_IRQ_CTS_BIT) {
672 lsr = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG);
673 uart_handle_cts_change(port,
674 !!(lsr & MAX310X_LSR_CTS_BIT));
675 }
676 if (rxlen)
677 max310x_handle_rx(port, rxlen);
678 if (ists & MAX310X_IRQ_TXEMPTY_BIT) {
679 mutex_lock(&s->mutex);
680 max310x_handle_tx(port);
681 mutex_unlock(&s->mutex);
682 }
683 } while (1);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400684}
685
686static irqreturn_t max310x_ist(int irq, void *dev_id)
687{
688 struct max310x_port *s = (struct max310x_port *)dev_id;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400689
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400690 if (s->uart.nr > 1) {
691 do {
692 unsigned int val = ~0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400693
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400694 WARN_ON_ONCE(regmap_read(s->regmap,
695 MAX310X_GLOBALIRQ_REG, &val));
696 val = ((1 << s->uart.nr) - 1) & ~val;
697 if (!val)
698 break;
699 max310x_port_irq(s, fls(val) - 1);
700 } while (1);
701 } else
702 max310x_port_irq(s, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400703
704 return IRQ_HANDLED;
705}
706
707static void max310x_wq_proc(struct work_struct *ws)
708{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400709 struct max310x_one *one = container_of(ws, struct max310x_one, tx_work);
710 struct max310x_port *s = dev_get_drvdata(one->port.dev);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400711
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400712 mutex_lock(&s->mutex);
713 max310x_handle_tx(&one->port);
714 mutex_unlock(&s->mutex);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400715}
716
717static void max310x_start_tx(struct uart_port *port)
718{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400719 struct max310x_one *one = container_of(port, struct max310x_one, port);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400720
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400721 if (!work_pending(&one->tx_work))
722 schedule_work(&one->tx_work);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400723}
724
725static unsigned int max310x_tx_empty(struct uart_port *port)
726{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400727 unsigned int lvl, sts;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400728
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400729 lvl = max310x_port_read(port, MAX310X_TXFIFOLVL_REG);
730 sts = max310x_port_read(port, MAX310X_IRQSTS_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400731
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400732 return ((sts & MAX310X_IRQ_TXEMPTY_BIT) && !lvl) ? TIOCSER_TEMT : 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400733}
734
735static unsigned int max310x_get_mctrl(struct uart_port *port)
736{
737 /* DCD and DSR are not wired and CTS/RTS is handled automatically
738 * so just indicate DSR and CAR asserted
739 */
740 return TIOCM_DSR | TIOCM_CAR;
741}
742
743static void max310x_set_mctrl(struct uart_port *port, unsigned int mctrl)
744{
745 /* DCD and DSR are not wired and CTS/RTS is hadnled automatically
746 * so do nothing
747 */
748}
749
750static void max310x_break_ctl(struct uart_port *port, int break_state)
751{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400752 max310x_port_update(port, MAX310X_LCR_REG,
753 MAX310X_LCR_TXBREAK_BIT,
754 break_state ? MAX310X_LCR_TXBREAK_BIT : 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400755}
756
757static void max310x_set_termios(struct uart_port *port,
758 struct ktermios *termios,
759 struct ktermios *old)
760{
Alexander Shiyanf6544412012-08-06 19:42:32 +0400761 unsigned int lcr, flow = 0;
762 int baud;
763
Alexander Shiyanf6544412012-08-06 19:42:32 +0400764 /* Mask termios capabilities we don't support */
765 termios->c_cflag &= ~CMSPAR;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400766
767 /* Word size */
768 switch (termios->c_cflag & CSIZE) {
769 case CS5:
770 lcr = MAX310X_LCR_WORD_LEN_5;
771 break;
772 case CS6:
773 lcr = MAX310X_LCR_WORD_LEN_6;
774 break;
775 case CS7:
776 lcr = MAX310X_LCR_WORD_LEN_7;
777 break;
778 case CS8:
779 default:
780 lcr = MAX310X_LCR_WORD_LEN_8;
781 break;
782 }
783
784 /* Parity */
785 if (termios->c_cflag & PARENB) {
786 lcr |= MAX310X_LCR_PARITY_BIT;
787 if (!(termios->c_cflag & PARODD))
788 lcr |= MAX310X_LCR_EVENPARITY_BIT;
789 }
790
791 /* Stop bits */
792 if (termios->c_cflag & CSTOPB)
793 lcr |= MAX310X_LCR_STOPLEN_BIT; /* 2 stops */
794
795 /* Update LCR register */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400796 max310x_port_write(port, MAX310X_LCR_REG, lcr);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400797
798 /* Set read status mask */
799 port->read_status_mask = MAX310X_LSR_RXOVR_BIT;
800 if (termios->c_iflag & INPCK)
801 port->read_status_mask |= MAX310X_LSR_RXPAR_BIT |
802 MAX310X_LSR_FRERR_BIT;
803 if (termios->c_iflag & (BRKINT | PARMRK))
804 port->read_status_mask |= MAX310X_LSR_RXBRK_BIT;
805
806 /* Set status ignore mask */
807 port->ignore_status_mask = 0;
808 if (termios->c_iflag & IGNBRK)
809 port->ignore_status_mask |= MAX310X_LSR_RXBRK_BIT;
810 if (!(termios->c_cflag & CREAD))
811 port->ignore_status_mask |= MAX310X_LSR_RXPAR_BIT |
812 MAX310X_LSR_RXOVR_BIT |
813 MAX310X_LSR_FRERR_BIT |
814 MAX310X_LSR_RXBRK_BIT;
815
816 /* Configure flow control */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400817 max310x_port_write(port, MAX310X_XON1_REG, termios->c_cc[VSTART]);
818 max310x_port_write(port, MAX310X_XOFF1_REG, termios->c_cc[VSTOP]);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400819 if (termios->c_cflag & CRTSCTS)
820 flow |= MAX310X_FLOWCTRL_AUTOCTS_BIT |
821 MAX310X_FLOWCTRL_AUTORTS_BIT;
822 if (termios->c_iflag & IXON)
823 flow |= MAX310X_FLOWCTRL_SWFLOW3_BIT |
824 MAX310X_FLOWCTRL_SWFLOWEN_BIT;
825 if (termios->c_iflag & IXOFF)
826 flow |= MAX310X_FLOWCTRL_SWFLOW1_BIT |
827 MAX310X_FLOWCTRL_SWFLOWEN_BIT;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400828 max310x_port_write(port, MAX310X_FLOWCTRL_REG, flow);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400829
830 /* Get baud rate generator configuration */
831 baud = uart_get_baud_rate(port, termios, old,
832 port->uartclk / 16 / 0xffff,
833 port->uartclk / 4);
834
835 /* Setup baudrate generator */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400836 max310x_set_baud(port, baud);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400837
838 /* Update timeout according to new baud rate */
839 uart_update_timeout(port, termios->c_cflag, baud);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400840}
841
842static int max310x_startup(struct uart_port *port)
843{
844 unsigned int val, line = port->line;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400845 struct max310x_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400846
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400847 s->devtype->power(port, 1);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400848
849 /* Configure baud rate, 9600 as default */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400850 max310x_set_baud(port, 9600);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400851
852 /* Configure LCR register, 8N1 mode by default */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400853 max310x_port_write(port, MAX310X_LCR_REG, MAX310X_LCR_WORD_LEN_8);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400854
855 /* Configure MODE1 register */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400856 max310x_port_update(port, MAX310X_MODE1_REG,
857 MAX310X_MODE1_TRNSCVCTRL_BIT,
858 (s->pdata->uart_flags[line] & MAX310X_AUTO_DIR_CTRL)
859 ? MAX310X_MODE1_TRNSCVCTRL_BIT : 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400860
861 /* Configure MODE2 register */
862 val = MAX310X_MODE2_RXEMPTINV_BIT;
863 if (s->pdata->uart_flags[line] & MAX310X_LOOPBACK)
864 val |= MAX310X_MODE2_LOOPBACK_BIT;
865 if (s->pdata->uart_flags[line] & MAX310X_ECHO_SUPRESS)
866 val |= MAX310X_MODE2_ECHOSUPR_BIT;
867
868 /* Reset FIFOs */
869 val |= MAX310X_MODE2_FIFORST_BIT;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400870 max310x_port_write(port, MAX310X_MODE2_REG, val);
871 max310x_port_update(port, MAX310X_MODE2_REG,
872 MAX310X_MODE2_FIFORST_BIT, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400873
874 /* Configure flow control levels */
875 /* Flow control halt level 96, resume level 48 */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400876 max310x_port_write(port, MAX310X_FLOWLVL_REG,
877 MAX310X_FLOWLVL_RES(48) | MAX310X_FLOWLVL_HALT(96));
Alexander Shiyanf6544412012-08-06 19:42:32 +0400878
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400879 /* Clear IRQ status register */
880 max310x_port_read(port, MAX310X_IRQSTS_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400881
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400882 /* Enable RX, TX, CTS change interrupts */
883 val = MAX310X_IRQ_RXEMPTY_BIT | MAX310X_IRQ_TXEMPTY_BIT;
884 max310x_port_write(port, MAX310X_IRQEN_REG, val | MAX310X_IRQ_CTS_BIT);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400885
886 return 0;
887}
888
889static void max310x_shutdown(struct uart_port *port)
890{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400891 struct max310x_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400892
893 /* Disable all interrupts */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400894 max310x_port_write(port, MAX310X_IRQEN_REG, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400895
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400896 s->devtype->power(port, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400897}
898
899static const char *max310x_type(struct uart_port *port)
900{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400901 struct max310x_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400902
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400903 return (port->type == PORT_MAX310X) ? s->devtype->name : NULL;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400904}
905
906static int max310x_request_port(struct uart_port *port)
907{
908 /* Do nothing */
909 return 0;
910}
911
Alexander Shiyanf6544412012-08-06 19:42:32 +0400912static void max310x_config_port(struct uart_port *port, int flags)
913{
914 if (flags & UART_CONFIG_TYPE)
915 port->type = PORT_MAX310X;
916}
917
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400918static int max310x_verify_port(struct uart_port *port, struct serial_struct *s)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400919{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400920 if ((s->type != PORT_UNKNOWN) && (s->type != PORT_MAX310X))
921 return -EINVAL;
922 if (s->irq != port->irq)
923 return -EINVAL;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400924
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400925 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400926}
927
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400928static void max310x_null_void(struct uart_port *port)
929{
930 /* Do nothing */
931}
932
933static const struct uart_ops max310x_ops = {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400934 .tx_empty = max310x_tx_empty,
935 .set_mctrl = max310x_set_mctrl,
936 .get_mctrl = max310x_get_mctrl,
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400937 .stop_tx = max310x_null_void,
Alexander Shiyanf6544412012-08-06 19:42:32 +0400938 .start_tx = max310x_start_tx,
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400939 .stop_rx = max310x_null_void,
940 .enable_ms = max310x_null_void,
Alexander Shiyanf6544412012-08-06 19:42:32 +0400941 .break_ctl = max310x_break_ctl,
942 .startup = max310x_startup,
943 .shutdown = max310x_shutdown,
944 .set_termios = max310x_set_termios,
945 .type = max310x_type,
946 .request_port = max310x_request_port,
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400947 .release_port = max310x_null_void,
Alexander Shiyanf6544412012-08-06 19:42:32 +0400948 .config_port = max310x_config_port,
949 .verify_port = max310x_verify_port,
950};
951
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400952static int __maybe_unused max310x_suspend(struct spi_device *spi,
953 pm_message_t state)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400954{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400955 struct max310x_port *s = dev_get_drvdata(&spi->dev);
956 int i;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400957
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400958 for (i = 0; i < s->uart.nr; i++) {
959 uart_suspend_port(&s->uart, &s->p[i].port);
960 s->devtype->power(&s->p[i].port, 0);
961 }
Alexander Shiyanf6544412012-08-06 19:42:32 +0400962
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400963 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400964}
965
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400966static int __maybe_unused max310x_resume(struct spi_device *spi)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400967{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400968 struct max310x_port *s = dev_get_drvdata(&spi->dev);
969 int i;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400970
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400971 for (i = 0; i < s->uart.nr; i++) {
972 s->devtype->power(&s->p[i].port, 1);
973 uart_resume_port(&s->uart, &s->p[i].port);
974 }
Alexander Shiyanf6544412012-08-06 19:42:32 +0400975
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400976 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400977}
978
979#ifdef CONFIG_GPIOLIB
980static int max310x_gpio_get(struct gpio_chip *chip, unsigned offset)
981{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400982 unsigned int val;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400983 struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400984 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400985
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400986 val = max310x_port_read(port, MAX310X_GPIODATA_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400987
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400988 return !!((val >> 4) & (1 << (offset % 4)));
Alexander Shiyanf6544412012-08-06 19:42:32 +0400989}
990
991static void max310x_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
992{
993 struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400994 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400995
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400996 max310x_port_update(port, MAX310X_GPIODATA_REG, 1 << (offset % 4),
997 value ? 1 << (offset % 4) : 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400998}
999
1000static int max310x_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
1001{
1002 struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001003 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001004
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001005 max310x_port_update(port, MAX310X_GPIOCFG_REG, 1 << (offset % 4), 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001006
1007 return 0;
1008}
1009
1010static int max310x_gpio_direction_output(struct gpio_chip *chip,
1011 unsigned offset, int value)
1012{
1013 struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001014 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001015
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001016 max310x_port_update(port, MAX310X_GPIODATA_REG, 1 << (offset % 4),
1017 value ? 1 << (offset % 4) : 0);
1018 max310x_port_update(port, MAX310X_GPIOCFG_REG, 1 << (offset % 4),
1019 1 << (offset % 4));
Alexander Shiyanf6544412012-08-06 19:42:32 +04001020
1021 return 0;
1022}
1023#endif
1024
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001025static int max310x_probe(struct device *dev, int is_spi,
1026 struct max310x_devtype *devtype, int irq)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001027{
1028 struct max310x_port *s;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001029 struct max310x_pdata *pdata = dev_get_platdata(dev);
1030 int i, ret, uartclk;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001031
1032 /* Check for IRQ */
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001033 if (irq <= 0) {
Alexander Shiyanf6544412012-08-06 19:42:32 +04001034 dev_err(dev, "No IRQ specified\n");
1035 return -ENOTSUPP;
1036 }
1037
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001038 if (!pdata) {
1039 dev_err(dev, "No platform data supplied\n");
1040 return -EINVAL;
1041 }
1042
Alexander Shiyanf6544412012-08-06 19:42:32 +04001043 /* Alloc port structure */
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001044 s = devm_kzalloc(dev, sizeof(*s) +
1045 sizeof(struct max310x_one) * devtype->nr, GFP_KERNEL);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001046 if (!s) {
1047 dev_err(dev, "Error allocating port structure\n");
1048 return -ENOMEM;
1049 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001050
1051 /* Check input frequency */
1052 if ((pdata->driver_flags & MAX310X_EXT_CLK) &&
1053 ((pdata->frequency < 500000) || (pdata->frequency > 35000000)))
1054 goto err_freq;
1055 /* Check frequency for quartz */
1056 if (!(pdata->driver_flags & MAX310X_EXT_CLK) &&
1057 ((pdata->frequency < 1000000) || (pdata->frequency > 4000000)))
1058 goto err_freq;
1059
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001060 s->pdata = pdata;
1061 s->devtype = devtype;
1062 dev_set_drvdata(dev, s);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001063
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001064 mutex_init(&s->mutex);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001065
1066 /* Setup regmap */
1067 s->regcfg.reg_bits = 8;
1068 s->regcfg.val_bits = 8;
1069 s->regcfg.read_flag_mask = 0x00;
1070 s->regcfg.write_flag_mask = 0x80;
1071 s->regcfg.cache_type = REGCACHE_RBTREE;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001072 s->regcfg.writeable_reg = max310x_reg_writeable;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001073 s->regcfg.volatile_reg = max310x_reg_volatile;
1074 s->regcfg.precious_reg = max310x_reg_precious;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001075 s->regcfg.max_register = devtype->nr * 0x20 - 1;
1076
1077 if (IS_ENABLED(CONFIG_SPI_MASTER) && is_spi) {
1078 struct spi_device *spi = to_spi_device(dev);
1079
1080 s->regmap = devm_regmap_init_spi(spi, &s->regcfg);
1081 } else
1082 return -ENOTSUPP;
1083
Alexander Shiyanf6544412012-08-06 19:42:32 +04001084 if (IS_ERR(s->regmap)) {
Alexander Shiyanf6544412012-08-06 19:42:32 +04001085 dev_err(dev, "Failed to initialize register map\n");
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001086 return PTR_ERR(s->regmap);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001087 }
1088
1089 /* Board specific configure */
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001090 if (s->pdata->init)
1091 s->pdata->init();
Alexander Shiyanf6544412012-08-06 19:42:32 +04001092
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001093 /* Check device to ensure we are talking to what we expect */
1094 ret = devtype->detect(dev);
1095 if (ret)
1096 return ret;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001097
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001098 for (i = 0; i < devtype->nr; i++) {
1099 unsigned int offs = i << 5;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001100
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001101 /* Reset port */
1102 regmap_write(s->regmap, MAX310X_MODE2_REG + offs,
1103 MAX310X_MODE2_RST_BIT);
1104 /* Clear port reset */
1105 regmap_write(s->regmap, MAX310X_MODE2_REG + offs, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001106
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001107 /* Wait for port startup */
1108 do {
1109 regmap_read(s->regmap,
1110 MAX310X_BRGDIVLSB_REG + offs, &ret);
1111 } while (ret != 0x01);
1112
1113 regmap_update_bits(s->regmap, MAX310X_MODE1_REG + offs,
1114 MAX310X_MODE1_AUTOSLEEP_BIT,
1115 MAX310X_MODE1_AUTOSLEEP_BIT);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001116 }
1117
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001118 uartclk = max310x_set_ref_clk(s);
1119 dev_dbg(dev, "Reference clock set to %i Hz\n", uartclk);
1120
Alexander Shiyanf6544412012-08-06 19:42:32 +04001121 /* Register UART driver */
1122 s->uart.owner = THIS_MODULE;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001123 s->uart.dev_name = "ttyMAX";
1124 s->uart.major = MAX310X_MAJOR;
1125 s->uart.minor = MAX310X_MINOR;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001126 s->uart.nr = devtype->nr;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001127 ret = uart_register_driver(&s->uart);
1128 if (ret) {
1129 dev_err(dev, "Registering UART driver failed\n");
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001130 return ret;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001131 }
1132
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001133 for (i = 0; i < devtype->nr; i++) {
1134 /* Initialize port data */
1135 s->p[i].port.line = i;
1136 s->p[i].port.dev = dev;
1137 s->p[i].port.irq = irq;
1138 s->p[i].port.type = PORT_MAX310X;
1139 s->p[i].port.fifosize = MAX310X_FIFO_SIZE;
1140 s->p[i].port.flags = UPF_SKIP_TEST | UPF_FIXED_TYPE |
1141 UPF_LOW_LATENCY;
1142 s->p[i].port.iotype = UPIO_PORT;
1143 s->p[i].port.iobase = i * 0x20;
1144 s->p[i].port.membase = (void __iomem *)~0;
1145 s->p[i].port.uartclk = uartclk;
1146 s->p[i].port.ops = &max310x_ops;
1147 /* Disable all interrupts */
1148 max310x_port_write(&s->p[i].port, MAX310X_IRQEN_REG, 0);
1149 /* Clear IRQ status register */
1150 max310x_port_read(&s->p[i].port, MAX310X_IRQSTS_REG);
1151 /* Enable IRQ pin */
1152 max310x_port_update(&s->p[i].port, MAX310X_MODE1_REG,
1153 MAX310X_MODE1_IRQSEL_BIT,
1154 MAX310X_MODE1_IRQSEL_BIT);
1155 /* Initialize queue for start TX */
1156 INIT_WORK(&s->p[i].tx_work, max310x_wq_proc);
1157 /* Register port */
1158 uart_add_one_port(&s->uart, &s->p[i].port);
1159 /* Go to suspend mode */
1160 devtype->power(&s->p[i].port, 0);
1161 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001162
1163#ifdef CONFIG_GPIOLIB
1164 /* Setup GPIO cotroller */
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001165 if (s->pdata->gpio_base) {
Alexander Shiyanf6544412012-08-06 19:42:32 +04001166 s->gpio.owner = THIS_MODULE;
1167 s->gpio.dev = dev;
1168 s->gpio.label = dev_name(dev);
1169 s->gpio.direction_input = max310x_gpio_direction_input;
1170 s->gpio.get = max310x_gpio_get;
1171 s->gpio.direction_output= max310x_gpio_direction_output;
1172 s->gpio.set = max310x_gpio_set;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001173 s->gpio.base = s->pdata->gpio_base;
1174 s->gpio.ngpio = devtype->nr * 4;
Alexander Shiyan273a4b82012-11-22 00:07:32 +04001175 s->gpio.can_sleep = 1;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001176 if (!gpiochip_add(&s->gpio))
1177 s->gpio_used = 1;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001178 } else
1179 dev_info(dev, "GPIO support not enabled\n");
1180#endif
1181
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001182 /* Setup interrupt */
1183 ret = devm_request_threaded_irq(dev, irq, NULL, max310x_ist,
1184 IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
1185 dev_name(dev), s);
1186 if (ret) {
1187 dev_err(dev, "Unable to reguest IRQ %i\n", irq);
1188#ifdef CONFIG_GPIOLIB
1189 if (s->gpio_used)
1190 WARN_ON(gpiochip_remove(&s->gpio));
1191#endif
1192 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001193
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001194 return ret;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001195
1196err_freq:
1197 dev_err(dev, "Frequency parameter incorrect\n");
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001198 return -EINVAL;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001199}
1200
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001201static int max310x_remove(struct device *dev)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001202{
Alexander Shiyanf6544412012-08-06 19:42:32 +04001203 struct max310x_port *s = dev_get_drvdata(dev);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001204 int i, ret = 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001205
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001206 for (i = 0; i < s->uart.nr; i++) {
1207 cancel_work_sync(&s->p[i].tx_work);
1208 uart_remove_one_port(&s->uart, &s->p[i].port);
1209 s->devtype->power(&s->p[i].port, 0);
1210 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001211
1212 uart_unregister_driver(&s->uart);
1213
1214#ifdef CONFIG_GPIOLIB
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001215 if (s->gpio_used)
Emil Goode23e7c6a2012-08-18 18:12:48 +02001216 ret = gpiochip_remove(&s->gpio);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001217#endif
1218
Alexander Shiyanf6544412012-08-06 19:42:32 +04001219 if (s->pdata->exit)
1220 s->pdata->exit();
1221
Emil Goode23e7c6a2012-08-18 18:12:48 +02001222 return ret;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001223}
1224
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001225#ifdef CONFIG_SPI_MASTER
1226static int max310x_spi_probe(struct spi_device *spi)
1227{
1228 struct max310x_devtype *devtype =
1229 (struct max310x_devtype *)spi_get_device_id(spi)->driver_data;
1230 int ret;
1231
1232 /* Setup SPI bus */
1233 spi->bits_per_word = 8;
1234 spi->mode = spi->mode ? : SPI_MODE_0;
1235 spi->max_speed_hz = spi->max_speed_hz ? : 26000000;
1236 ret = spi_setup(spi);
1237 if (ret) {
1238 dev_err(&spi->dev, "SPI setup failed\n");
1239 return ret;
1240 }
1241
1242 return max310x_probe(&spi->dev, 1, devtype, spi->irq);
1243}
1244
1245static int max310x_spi_remove(struct spi_device *spi)
1246{
1247 return max310x_remove(&spi->dev);
1248}
1249
1250static SIMPLE_DEV_PM_OPS(max310x_pm_ops, max310x_suspend, max310x_resume);
1251
Alexander Shiyanf6544412012-08-06 19:42:32 +04001252static const struct spi_device_id max310x_id_table[] = {
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001253 { "max3107", (kernel_ulong_t)&max3107_devtype, },
1254 { "max3108", (kernel_ulong_t)&max3108_devtype, },
Alexander Shiyan21fc5092013-06-29 10:44:18 +04001255 { "max3109", (kernel_ulong_t)&max3109_devtype, },
Axel Lin1838b8c2012-11-04 23:34:18 +08001256 { }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001257};
1258MODULE_DEVICE_TABLE(spi, max310x_id_table);
1259
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001260static struct spi_driver max310x_uart_driver = {
Alexander Shiyanf6544412012-08-06 19:42:32 +04001261 .driver = {
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001262 .name = MAX310X_NAME,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001263 .owner = THIS_MODULE,
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001264 .pm = &max310x_pm_ops,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001265 },
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001266 .probe = max310x_spi_probe,
1267 .remove = max310x_spi_remove,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001268 .id_table = max310x_id_table,
1269};
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001270module_spi_driver(max310x_uart_driver);
1271#endif
Alexander Shiyanf6544412012-08-06 19:42:32 +04001272
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001273MODULE_LICENSE("GPL");
Alexander Shiyanf6544412012-08-06 19:42:32 +04001274MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
1275MODULE_DESCRIPTION("MAX310X serial driver");