blob: 1961be985171ce1e11abb77c9c164373cb7d4cd2 [file] [log] [blame]
Adrian Hunter36cd4fb2008-08-06 10:08:46 +03001/*
2 * linux/drivers/mtd/onenand/omap2.c
3 *
4 * OneNAND driver for OMAP2 / OMAP3
5 *
6 * Copyright © 2005-2006 Nokia Corporation
7 *
8 * Author: Jarkko Lavinen <jarkko.lavinen@nokia.com> and Juha Yrjölä
9 * IRQ and DMA support written by Timo Teras
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License version 2 as published by
13 * the Free Software Foundation.
14 *
15 * This program is distributed in the hope that it will be useful, but WITHOUT
16 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 * more details.
19 *
20 * You should have received a copy of the GNU General Public License along with
21 * this program; see the file COPYING. If not, write to the Free Software
22 * Foundation, 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
23 *
24 */
25
26#include <linux/device.h>
27#include <linux/module.h>
28#include <linux/init.h>
29#include <linux/mtd/mtd.h>
30#include <linux/mtd/onenand.h>
31#include <linux/mtd/partitions.h>
32#include <linux/platform_device.h>
33#include <linux/interrupt.h>
34#include <linux/delay.h>
Adrian Huntercbbd6952008-11-24 14:44:36 +020035#include <linux/dma-mapping.h>
36#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Adrian Hunter9ac4e612010-02-19 15:39:53 +010038#include <linux/regulator/consumer.h>
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030039
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030040#include <asm/mach/flash.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070041#include <plat/gpmc.h>
Arnd Bergmann22037472012-08-24 15:21:06 +020042#include <linux/platform_data/mtd-onenand-omap2.h>
Russell King1bc857f2011-07-26 10:54:55 +010043#include <asm/gpio.h>
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030044
Tony Lindgrence491cf2009-10-20 09:40:47 -070045#include <plat/dma.h>
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070046#include <plat/cpu.h>
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030047
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030048#define DRIVER_NAME "omap2-onenand"
49
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030050#define ONENAND_BUFRAM_SIZE (1024 * 5)
51
52struct omap2_onenand {
53 struct platform_device *pdev;
54 int gpmc_cs;
55 unsigned long phys_base;
Afzal Mohammedd65ccb62012-08-30 12:53:23 -070056 unsigned int mem_size;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030057 int gpio_irq;
58 struct mtd_info mtd;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030059 struct onenand_chip onenand;
60 struct completion irq_done;
61 struct completion dma_done;
62 int dma_channel;
63 int freq;
Adrian Hunter3ad2d862011-02-07 10:46:59 +020064 int (*setup)(void __iomem *base, int *freq_ptr);
Adrian Hunter9ac4e612010-02-19 15:39:53 +010065 struct regulator *regulator;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030066};
67
68static void omap2_onenand_dma_cb(int lch, u16 ch_status, void *data)
69{
70 struct omap2_onenand *c = data;
71
72 complete(&c->dma_done);
73}
74
75static irqreturn_t omap2_onenand_interrupt(int irq, void *dev_id)
76{
77 struct omap2_onenand *c = dev_id;
78
79 complete(&c->irq_done);
80
81 return IRQ_HANDLED;
82}
83
84static inline unsigned short read_reg(struct omap2_onenand *c, int reg)
85{
86 return readw(c->onenand.base + reg);
87}
88
89static inline void write_reg(struct omap2_onenand *c, unsigned short value,
90 int reg)
91{
92 writew(value, c->onenand.base + reg);
93}
94
95static void wait_err(char *msg, int state, unsigned int ctrl, unsigned int intr)
96{
97 printk(KERN_ERR "onenand_wait: %s! state %d ctrl 0x%04x intr 0x%04x\n",
98 msg, state, ctrl, intr);
99}
100
101static void wait_warn(char *msg, int state, unsigned int ctrl,
102 unsigned int intr)
103{
104 printk(KERN_WARNING "onenand_wait: %s! state %d ctrl 0x%04x "
105 "intr 0x%04x\n", msg, state, ctrl, intr);
106}
107
108static int omap2_onenand_wait(struct mtd_info *mtd, int state)
109{
110 struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
Roman Tereshonkovd19d7b42010-11-03 12:55:20 +0200111 struct onenand_chip *this = mtd->priv;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300112 unsigned int intr = 0;
Roman Tereshonkovd19d7b42010-11-03 12:55:20 +0200113 unsigned int ctrl, ctrl_mask;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300114 unsigned long timeout;
115 u32 syscfg;
116
Mika Korhonen72073022009-10-23 07:50:43 +0200117 if (state == FL_RESETING || state == FL_PREPARING_ERASE ||
118 state == FL_VERIFYING_ERASE) {
119 int i = 21;
120 unsigned int intr_flags = ONENAND_INT_MASTER;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300121
Mika Korhonen72073022009-10-23 07:50:43 +0200122 switch (state) {
123 case FL_RESETING:
124 intr_flags |= ONENAND_INT_RESET;
125 break;
126 case FL_PREPARING_ERASE:
127 intr_flags |= ONENAND_INT_ERASE;
128 break;
129 case FL_VERIFYING_ERASE:
130 i = 101;
131 break;
132 }
133
134 while (--i) {
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300135 udelay(1);
136 intr = read_reg(c, ONENAND_REG_INTERRUPT);
137 if (intr & ONENAND_INT_MASTER)
138 break;
139 }
140 ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
141 if (ctrl & ONENAND_CTRL_ERROR) {
142 wait_err("controller error", state, ctrl, intr);
143 return -EIO;
144 }
Roman Tereshonkovc497dd52011-02-07 10:47:01 +0200145 if ((intr & intr_flags) == intr_flags)
146 return 0;
147 /* Continue in wait for interrupt branch */
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300148 }
149
150 if (state != FL_READING) {
151 int result;
152
153 /* Turn interrupts on */
154 syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
Adrian Hunter782b7a32008-08-14 14:00:12 +0300155 if (!(syscfg & ONENAND_SYS_CFG1_IOBE)) {
156 syscfg |= ONENAND_SYS_CFG1_IOBE;
157 write_reg(c, syscfg, ONENAND_REG_SYS_CFG1);
158 if (cpu_is_omap34xx())
159 /* Add a delay to let GPIO settle */
160 syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
161 }
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300162
163 INIT_COMPLETION(c->irq_done);
164 if (c->gpio_irq) {
David Brownell0b84b5c2008-12-10 17:35:25 -0800165 result = gpio_get_value(c->gpio_irq);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300166 if (result == -1) {
167 ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
168 intr = read_reg(c, ONENAND_REG_INTERRUPT);
169 wait_err("gpio error", state, ctrl, intr);
170 return -EIO;
171 }
172 } else
173 result = 0;
174 if (result == 0) {
175 int retry_cnt = 0;
176retry:
177 result = wait_for_completion_timeout(&c->irq_done,
178 msecs_to_jiffies(20));
179 if (result == 0) {
180 /* Timeout after 20ms */
181 ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
Roman Tereshonkovd19d7b42010-11-03 12:55:20 +0200182 if (ctrl & ONENAND_CTRL_ONGO &&
183 !this->ongoing) {
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300184 /*
185 * The operation seems to be still going
186 * so give it some more time.
187 */
188 retry_cnt += 1;
189 if (retry_cnt < 3)
190 goto retry;
191 intr = read_reg(c,
192 ONENAND_REG_INTERRUPT);
193 wait_err("timeout", state, ctrl, intr);
194 return -EIO;
195 }
196 intr = read_reg(c, ONENAND_REG_INTERRUPT);
197 if ((intr & ONENAND_INT_MASTER) == 0)
198 wait_warn("timeout", state, ctrl, intr);
199 }
200 }
201 } else {
Adrian Hunter8afbc112008-08-25 12:01:31 +0300202 int retry_cnt = 0;
203
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300204 /* Turn interrupts off */
205 syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
206 syscfg &= ~ONENAND_SYS_CFG1_IOBE;
207 write_reg(c, syscfg, ONENAND_REG_SYS_CFG1);
208
209 timeout = jiffies + msecs_to_jiffies(20);
Adrian Hunter8afbc112008-08-25 12:01:31 +0300210 while (1) {
211 if (time_before(jiffies, timeout)) {
212 intr = read_reg(c, ONENAND_REG_INTERRUPT);
213 if (intr & ONENAND_INT_MASTER)
214 break;
215 } else {
216 /* Timeout after 20ms */
217 ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
218 if (ctrl & ONENAND_CTRL_ONGO) {
219 /*
220 * The operation seems to be still going
221 * so give it some more time.
222 */
223 retry_cnt += 1;
224 if (retry_cnt < 3) {
225 timeout = jiffies +
226 msecs_to_jiffies(20);
227 continue;
228 }
229 }
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300230 break;
Adrian Hunter8afbc112008-08-25 12:01:31 +0300231 }
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300232 }
233 }
234
235 intr = read_reg(c, ONENAND_REG_INTERRUPT);
236 ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
237
238 if (intr & ONENAND_INT_READ) {
239 int ecc = read_reg(c, ONENAND_REG_ECC_STATUS);
240
241 if (ecc) {
242 unsigned int addr1, addr8;
243
244 addr1 = read_reg(c, ONENAND_REG_START_ADDRESS1);
245 addr8 = read_reg(c, ONENAND_REG_START_ADDRESS8);
246 if (ecc & ONENAND_ECC_2BIT_ALL) {
247 printk(KERN_ERR "onenand_wait: ECC error = "
248 "0x%04x, addr1 %#x, addr8 %#x\n",
249 ecc, addr1, addr8);
250 mtd->ecc_stats.failed++;
251 return -EBADMSG;
252 } else if (ecc & ONENAND_ECC_1BIT_ALL) {
253 printk(KERN_NOTICE "onenand_wait: correctable "
254 "ECC error = 0x%04x, addr1 %#x, "
255 "addr8 %#x\n", ecc, addr1, addr8);
256 mtd->ecc_stats.corrected++;
257 }
258 }
259 } else if (state == FL_READING) {
260 wait_err("timeout", state, ctrl, intr);
261 return -EIO;
262 }
263
264 if (ctrl & ONENAND_CTRL_ERROR) {
265 wait_err("controller error", state, ctrl, intr);
266 if (ctrl & ONENAND_CTRL_LOCK)
267 printk(KERN_ERR "onenand_wait: "
268 "Device is write protected!!!\n");
269 return -EIO;
270 }
271
Roman Tereshonkovd19d7b42010-11-03 12:55:20 +0200272 ctrl_mask = 0xFE9F;
273 if (this->ongoing)
274 ctrl_mask &= ~0x8000;
275
276 if (ctrl & ctrl_mask)
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300277 wait_warn("unexpected controller status", state, ctrl, intr);
278
279 return 0;
280}
281
282static inline int omap2_onenand_bufferram_offset(struct mtd_info *mtd, int area)
283{
284 struct onenand_chip *this = mtd->priv;
285
286 if (ONENAND_CURRENT_BUFFERRAM(this)) {
287 if (area == ONENAND_DATARAM)
Mika Korhonen00acf4a2009-06-11 14:05:07 +0300288 return this->writesize;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300289 if (area == ONENAND_SPARERAM)
290 return mtd->oobsize;
291 }
292
293 return 0;
294}
295
296#if defined(CONFIG_ARCH_OMAP3) || defined(MULTI_OMAP2)
297
298static int omap3_onenand_read_bufferram(struct mtd_info *mtd, int area,
299 unsigned char *buffer, int offset,
300 size_t count)
301{
302 struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
303 struct onenand_chip *this = mtd->priv;
304 dma_addr_t dma_src, dma_dst;
305 int bram_offset;
306 unsigned long timeout;
307 void *buf = (void *)buffer;
308 size_t xtra;
309 volatile unsigned *done;
310
311 bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
312 if (bram_offset & 3 || (size_t)buf & 3 || count < 384)
313 goto out_copy;
314
Adrian Huntera29f2802009-03-23 14:57:38 +0200315 /* panic_write() may be in an interrupt context */
Aaro Koskinen932f5d22010-02-10 19:03:19 +0200316 if (in_interrupt() || oops_in_progress)
Adrian Huntera29f2802009-03-23 14:57:38 +0200317 goto out_copy;
318
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300319 if (buf >= high_memory) {
320 struct page *p1;
321
322 if (((size_t)buf & PAGE_MASK) !=
323 ((size_t)(buf + count - 1) & PAGE_MASK))
324 goto out_copy;
325 p1 = vmalloc_to_page(buf);
326 if (!p1)
327 goto out_copy;
328 buf = page_address(p1) + ((size_t)buf & ~PAGE_MASK);
329 }
330
331 xtra = count & 3;
332 if (xtra) {
333 count -= xtra;
334 memcpy(buf + count, this->base + bram_offset + count, xtra);
335 }
336
337 dma_src = c->phys_base + bram_offset;
338 dma_dst = dma_map_single(&c->pdev->dev, buf, count, DMA_FROM_DEVICE);
339 if (dma_mapping_error(&c->pdev->dev, dma_dst)) {
340 dev_err(&c->pdev->dev,
341 "Couldn't DMA map a %d byte buffer\n",
342 count);
343 goto out_copy;
344 }
345
346 omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
347 count >> 2, 1, 0, 0, 0);
348 omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
349 dma_src, 0, 0);
350 omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
351 dma_dst, 0, 0);
352
353 INIT_COMPLETION(c->dma_done);
354 omap_start_dma(c->dma_channel);
355
356 timeout = jiffies + msecs_to_jiffies(20);
357 done = &c->dma_done.done;
358 while (time_before(jiffies, timeout))
359 if (*done)
360 break;
361
362 dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_FROM_DEVICE);
363
364 if (!*done) {
365 dev_err(&c->pdev->dev, "timeout waiting for DMA\n");
366 goto out_copy;
367 }
368
369 return 0;
370
371out_copy:
372 memcpy(buf, this->base + bram_offset, count);
373 return 0;
374}
375
376static int omap3_onenand_write_bufferram(struct mtd_info *mtd, int area,
377 const unsigned char *buffer,
378 int offset, size_t count)
379{
380 struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
381 struct onenand_chip *this = mtd->priv;
382 dma_addr_t dma_src, dma_dst;
383 int bram_offset;
384 unsigned long timeout;
385 void *buf = (void *)buffer;
386 volatile unsigned *done;
387
388 bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
389 if (bram_offset & 3 || (size_t)buf & 3 || count < 384)
390 goto out_copy;
391
392 /* panic_write() may be in an interrupt context */
Aaro Koskinen932f5d22010-02-10 19:03:19 +0200393 if (in_interrupt() || oops_in_progress)
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300394 goto out_copy;
395
396 if (buf >= high_memory) {
397 struct page *p1;
398
399 if (((size_t)buf & PAGE_MASK) !=
400 ((size_t)(buf + count - 1) & PAGE_MASK))
401 goto out_copy;
402 p1 = vmalloc_to_page(buf);
403 if (!p1)
404 goto out_copy;
405 buf = page_address(p1) + ((size_t)buf & ~PAGE_MASK);
406 }
407
408 dma_src = dma_map_single(&c->pdev->dev, buf, count, DMA_TO_DEVICE);
409 dma_dst = c->phys_base + bram_offset;
Mika Westerberg4a70b7d2010-03-24 12:10:48 +0200410 if (dma_mapping_error(&c->pdev->dev, dma_src)) {
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300411 dev_err(&c->pdev->dev,
412 "Couldn't DMA map a %d byte buffer\n",
413 count);
414 return -1;
415 }
416
417 omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
418 count >> 2, 1, 0, 0, 0);
419 omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
420 dma_src, 0, 0);
421 omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
422 dma_dst, 0, 0);
423
424 INIT_COMPLETION(c->dma_done);
425 omap_start_dma(c->dma_channel);
426
427 timeout = jiffies + msecs_to_jiffies(20);
428 done = &c->dma_done.done;
429 while (time_before(jiffies, timeout))
430 if (*done)
431 break;
432
Mika Westerberg4a70b7d2010-03-24 12:10:48 +0200433 dma_unmap_single(&c->pdev->dev, dma_src, count, DMA_TO_DEVICE);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300434
435 if (!*done) {
436 dev_err(&c->pdev->dev, "timeout waiting for DMA\n");
437 goto out_copy;
438 }
439
440 return 0;
441
442out_copy:
443 memcpy(this->base + bram_offset, buf, count);
444 return 0;
445}
446
447#else
448
449int omap3_onenand_read_bufferram(struct mtd_info *mtd, int area,
450 unsigned char *buffer, int offset,
451 size_t count);
452
453int omap3_onenand_write_bufferram(struct mtd_info *mtd, int area,
454 const unsigned char *buffer,
455 int offset, size_t count);
456
457#endif
458
459#if defined(CONFIG_ARCH_OMAP2) || defined(MULTI_OMAP2)
460
461static int omap2_onenand_read_bufferram(struct mtd_info *mtd, int area,
462 unsigned char *buffer, int offset,
463 size_t count)
464{
465 struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
466 struct onenand_chip *this = mtd->priv;
467 dma_addr_t dma_src, dma_dst;
468 int bram_offset;
469
470 bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
471 /* DMA is not used. Revisit PM requirements before enabling it. */
472 if (1 || (c->dma_channel < 0) ||
473 ((void *) buffer >= (void *) high_memory) || (bram_offset & 3) ||
474 (((unsigned int) buffer) & 3) || (count < 1024) || (count & 3)) {
475 memcpy(buffer, (__force void *)(this->base + bram_offset),
476 count);
477 return 0;
478 }
479
480 dma_src = c->phys_base + bram_offset;
481 dma_dst = dma_map_single(&c->pdev->dev, buffer, count,
482 DMA_FROM_DEVICE);
483 if (dma_mapping_error(&c->pdev->dev, dma_dst)) {
484 dev_err(&c->pdev->dev,
485 "Couldn't DMA map a %d byte buffer\n",
486 count);
487 return -1;
488 }
489
490 omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
491 count / 4, 1, 0, 0, 0);
492 omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
493 dma_src, 0, 0);
494 omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
495 dma_dst, 0, 0);
496
497 INIT_COMPLETION(c->dma_done);
498 omap_start_dma(c->dma_channel);
499 wait_for_completion(&c->dma_done);
500
501 dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_FROM_DEVICE);
502
503 return 0;
504}
505
506static int omap2_onenand_write_bufferram(struct mtd_info *mtd, int area,
507 const unsigned char *buffer,
508 int offset, size_t count)
509{
510 struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
511 struct onenand_chip *this = mtd->priv;
512 dma_addr_t dma_src, dma_dst;
513 int bram_offset;
514
515 bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
516 /* DMA is not used. Revisit PM requirements before enabling it. */
517 if (1 || (c->dma_channel < 0) ||
518 ((void *) buffer >= (void *) high_memory) || (bram_offset & 3) ||
519 (((unsigned int) buffer) & 3) || (count < 1024) || (count & 3)) {
520 memcpy((__force void *)(this->base + bram_offset), buffer,
521 count);
522 return 0;
523 }
524
525 dma_src = dma_map_single(&c->pdev->dev, (void *) buffer, count,
526 DMA_TO_DEVICE);
527 dma_dst = c->phys_base + bram_offset;
Mika Westerberg4a70b7d2010-03-24 12:10:48 +0200528 if (dma_mapping_error(&c->pdev->dev, dma_src)) {
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300529 dev_err(&c->pdev->dev,
530 "Couldn't DMA map a %d byte buffer\n",
531 count);
532 return -1;
533 }
534
535 omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S16,
536 count / 2, 1, 0, 0, 0);
537 omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
538 dma_src, 0, 0);
539 omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
540 dma_dst, 0, 0);
541
542 INIT_COMPLETION(c->dma_done);
543 omap_start_dma(c->dma_channel);
544 wait_for_completion(&c->dma_done);
545
Mika Westerberg4a70b7d2010-03-24 12:10:48 +0200546 dma_unmap_single(&c->pdev->dev, dma_src, count, DMA_TO_DEVICE);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300547
548 return 0;
549}
550
551#else
552
553int omap2_onenand_read_bufferram(struct mtd_info *mtd, int area,
554 unsigned char *buffer, int offset,
555 size_t count);
556
557int omap2_onenand_write_bufferram(struct mtd_info *mtd, int area,
558 const unsigned char *buffer,
559 int offset, size_t count);
560
561#endif
562
563static struct platform_driver omap2_onenand_driver;
564
565static int __adjust_timing(struct device *dev, void *data)
566{
567 int ret = 0;
568 struct omap2_onenand *c;
569
570 c = dev_get_drvdata(dev);
571
572 BUG_ON(c->setup == NULL);
573
574 /* DMA is not in use so this is all that is needed */
575 /* Revisit for OMAP3! */
Adrian Hunter3ad2d862011-02-07 10:46:59 +0200576 ret = c->setup(c->onenand.base, &c->freq);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300577
578 return ret;
579}
580
581int omap2_onenand_rephase(void)
582{
583 return driver_for_each_device(&omap2_onenand_driver.driver, NULL,
584 NULL, __adjust_timing);
585}
586
Mika Korhonend3412db2009-05-21 23:09:42 +0300587static void omap2_onenand_shutdown(struct platform_device *pdev)
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300588{
589 struct omap2_onenand *c = dev_get_drvdata(&pdev->dev);
590
591 /* With certain content in the buffer RAM, the OMAP boot ROM code
592 * can recognize the flash chip incorrectly. Zero it out before
593 * soft reset.
594 */
595 memset((__force void *)c->onenand.base, 0, ONENAND_BUFRAM_SIZE);
596}
597
Adrian Hunter9ac4e612010-02-19 15:39:53 +0100598static int omap2_onenand_enable(struct mtd_info *mtd)
599{
600 int ret;
601 struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
602
603 ret = regulator_enable(c->regulator);
604 if (ret != 0)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300605 dev_err(&c->pdev->dev, "can't enable regulator\n");
Adrian Hunter9ac4e612010-02-19 15:39:53 +0100606
607 return ret;
608}
609
610static int omap2_onenand_disable(struct mtd_info *mtd)
611{
612 int ret;
613 struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
614
615 ret = regulator_disable(c->regulator);
616 if (ret != 0)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300617 dev_err(&c->pdev->dev, "can't disable regulator\n");
Adrian Hunter9ac4e612010-02-19 15:39:53 +0100618
619 return ret;
620}
621
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300622static int __devinit omap2_onenand_probe(struct platform_device *pdev)
623{
624 struct omap_onenand_platform_data *pdata;
625 struct omap2_onenand *c;
Roman Tereshonkovc93ff6b2011-02-17 13:44:42 +0200626 struct onenand_chip *this;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300627 int r;
Afzal Mohammedd65ccb62012-08-30 12:53:23 -0700628 struct resource *res;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300629
630 pdata = pdev->dev.platform_data;
631 if (pdata == NULL) {
632 dev_err(&pdev->dev, "platform data missing\n");
633 return -ENODEV;
634 }
635
636 c = kzalloc(sizeof(struct omap2_onenand), GFP_KERNEL);
637 if (!c)
638 return -ENOMEM;
639
640 init_completion(&c->irq_done);
641 init_completion(&c->dma_done);
642 c->gpmc_cs = pdata->cs;
643 c->gpio_irq = pdata->gpio_irq;
644 c->dma_channel = pdata->dma_channel;
645 if (c->dma_channel < 0) {
646 /* if -1, don't use DMA */
647 c->gpio_irq = 0;
648 }
649
Afzal Mohammedd65ccb62012-08-30 12:53:23 -0700650 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
651 if (res == NULL) {
652 r = -EINVAL;
653 dev_err(&pdev->dev, "error getting memory resource\n");
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300654 goto err_kfree;
655 }
656
Afzal Mohammedd65ccb62012-08-30 12:53:23 -0700657 c->phys_base = res->start;
658 c->mem_size = resource_size(res);
659
660 if (request_mem_region(c->phys_base, c->mem_size,
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300661 pdev->dev.driver->name) == NULL) {
Afzal Mohammedd65ccb62012-08-30 12:53:23 -0700662 dev_err(&pdev->dev, "Cannot reserve memory region at 0x%08lx, size: 0x%x\n",
663 c->phys_base, c->mem_size);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300664 r = -EBUSY;
Afzal Mohammedd65ccb62012-08-30 12:53:23 -0700665 goto err_kfree;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300666 }
Afzal Mohammedd65ccb62012-08-30 12:53:23 -0700667 c->onenand.base = ioremap(c->phys_base, c->mem_size);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300668 if (c->onenand.base == NULL) {
669 r = -ENOMEM;
670 goto err_release_mem_region;
671 }
672
673 if (pdata->onenand_setup != NULL) {
Adrian Hunter3ad2d862011-02-07 10:46:59 +0200674 r = pdata->onenand_setup(c->onenand.base, &c->freq);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300675 if (r < 0) {
676 dev_err(&pdev->dev, "Onenand platform setup failed: "
677 "%d\n", r);
678 goto err_iounmap;
679 }
680 c->setup = pdata->onenand_setup;
681 }
682
683 if (c->gpio_irq) {
Jarkko Nikula73069e32009-01-15 13:09:52 +0200684 if ((r = gpio_request(c->gpio_irq, "OneNAND irq")) < 0) {
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300685 dev_err(&pdev->dev, "Failed to request GPIO%d for "
686 "OneNAND\n", c->gpio_irq);
687 goto err_iounmap;
688 }
David Brownell40e39252008-12-10 17:35:26 -0800689 gpio_direction_input(c->gpio_irq);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300690
David Brownell15f74b02008-12-10 17:35:26 -0800691 if ((r = request_irq(gpio_to_irq(c->gpio_irq),
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300692 omap2_onenand_interrupt, IRQF_TRIGGER_RISING,
693 pdev->dev.driver->name, c)) < 0)
694 goto err_release_gpio;
695 }
696
697 if (c->dma_channel >= 0) {
698 r = omap_request_dma(0, pdev->dev.driver->name,
699 omap2_onenand_dma_cb, (void *) c,
700 &c->dma_channel);
701 if (r == 0) {
702 omap_set_dma_write_mode(c->dma_channel,
703 OMAP_DMA_WRITE_NON_POSTED);
704 omap_set_dma_src_data_pack(c->dma_channel, 1);
705 omap_set_dma_src_burst_mode(c->dma_channel,
706 OMAP_DMA_DATA_BURST_8);
707 omap_set_dma_dest_data_pack(c->dma_channel, 1);
708 omap_set_dma_dest_burst_mode(c->dma_channel,
709 OMAP_DMA_DATA_BURST_8);
710 } else {
711 dev_info(&pdev->dev,
712 "failed to allocate DMA for OneNAND, "
713 "using PIO instead\n");
714 c->dma_channel = -1;
715 }
716 }
717
718 dev_info(&pdev->dev, "initializing on CS%d, phys base 0x%08lx, virtual "
Adrian Hunter3ad2d862011-02-07 10:46:59 +0200719 "base %p, freq %d MHz\n", c->gpmc_cs, c->phys_base,
720 c->onenand.base, c->freq);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300721
722 c->pdev = pdev;
Kay Sievers475b44c2009-01-06 10:44:38 -0800723 c->mtd.name = dev_name(&pdev->dev);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300724 c->mtd.priv = &c->onenand;
725 c->mtd.owner = THIS_MODULE;
726
David Brownell87f39f02009-03-26 00:42:50 -0700727 c->mtd.dev.parent = &pdev->dev;
728
Roman Tereshonkovc93ff6b2011-02-17 13:44:42 +0200729 this = &c->onenand;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300730 if (c->dma_channel >= 0) {
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300731 this->wait = omap2_onenand_wait;
732 if (cpu_is_omap34xx()) {
733 this->read_bufferram = omap3_onenand_read_bufferram;
734 this->write_bufferram = omap3_onenand_write_bufferram;
735 } else {
736 this->read_bufferram = omap2_onenand_read_bufferram;
737 this->write_bufferram = omap2_onenand_write_bufferram;
738 }
739 }
740
Adrian Hunter9ac4e612010-02-19 15:39:53 +0100741 if (pdata->regulator_can_sleep) {
742 c->regulator = regulator_get(&pdev->dev, "vonenand");
743 if (IS_ERR(c->regulator)) {
744 dev_err(&pdev->dev, "Failed to get regulator\n");
Axel Lin1c3bd142011-05-31 21:20:53 +0800745 r = PTR_ERR(c->regulator);
Adrian Hunter9ac4e612010-02-19 15:39:53 +0100746 goto err_release_dma;
747 }
748 c->onenand.enable = omap2_onenand_enable;
749 c->onenand.disable = omap2_onenand_disable;
750 }
751
Roman Tereshonkovc93ff6b2011-02-17 13:44:42 +0200752 if (pdata->skip_initial_unlocking)
753 this->options |= ONENAND_SKIP_INITIAL_UNLOCKING;
754
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300755 if ((r = onenand_scan(&c->mtd, 1)) < 0)
Adrian Hunter9ac4e612010-02-19 15:39:53 +0100756 goto err_release_regulator;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300757
Artem Bityutskiy42d7fbe2012-03-09 19:24:26 +0200758 r = mtd_device_parse_register(&c->mtd, NULL, NULL,
759 pdata ? pdata->parts : NULL,
760 pdata ? pdata->nr_parts : 0);
Adrian Hunter263a8c82009-12-30 07:40:16 +0100761 if (r)
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300762 goto err_release_onenand;
763
764 platform_set_drvdata(pdev, c);
765
766 return 0;
767
768err_release_onenand:
769 onenand_release(&c->mtd);
Adrian Hunter9ac4e612010-02-19 15:39:53 +0100770err_release_regulator:
771 regulator_put(c->regulator);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300772err_release_dma:
773 if (c->dma_channel != -1)
774 omap_free_dma(c->dma_channel);
775 if (c->gpio_irq)
David Brownell15f74b02008-12-10 17:35:26 -0800776 free_irq(gpio_to_irq(c->gpio_irq), c);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300777err_release_gpio:
778 if (c->gpio_irq)
Jarkko Nikula73069e32009-01-15 13:09:52 +0200779 gpio_free(c->gpio_irq);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300780err_iounmap:
781 iounmap(c->onenand.base);
782err_release_mem_region:
Afzal Mohammedd65ccb62012-08-30 12:53:23 -0700783 release_mem_region(c->phys_base, c->mem_size);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300784err_kfree:
785 kfree(c);
786
787 return r;
788}
789
790static int __devexit omap2_onenand_remove(struct platform_device *pdev)
791{
792 struct omap2_onenand *c = dev_get_drvdata(&pdev->dev);
793
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300794 onenand_release(&c->mtd);
Adrian Hunter9ac4e612010-02-19 15:39:53 +0100795 regulator_put(c->regulator);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300796 if (c->dma_channel != -1)
797 omap_free_dma(c->dma_channel);
798 omap2_onenand_shutdown(pdev);
799 platform_set_drvdata(pdev, NULL);
800 if (c->gpio_irq) {
David Brownell15f74b02008-12-10 17:35:26 -0800801 free_irq(gpio_to_irq(c->gpio_irq), c);
Jarkko Nikula73069e32009-01-15 13:09:52 +0200802 gpio_free(c->gpio_irq);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300803 }
804 iounmap(c->onenand.base);
Afzal Mohammedd65ccb62012-08-30 12:53:23 -0700805 release_mem_region(c->phys_base, c->mem_size);
Mika Korhonen3cae1cc2009-06-25 15:32:19 +0300806 gpmc_cs_free(c->gpmc_cs);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300807 kfree(c);
808
809 return 0;
810}
811
812static struct platform_driver omap2_onenand_driver = {
813 .probe = omap2_onenand_probe,
Mika Korhonend3412db2009-05-21 23:09:42 +0300814 .remove = __devexit_p(omap2_onenand_remove),
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300815 .shutdown = omap2_onenand_shutdown,
816 .driver = {
817 .name = DRIVER_NAME,
818 .owner = THIS_MODULE,
819 },
820};
821
822static int __init omap2_onenand_init(void)
823{
824 printk(KERN_INFO "OneNAND driver initializing\n");
825 return platform_driver_register(&omap2_onenand_driver);
826}
827
828static void __exit omap2_onenand_exit(void)
829{
830 platform_driver_unregister(&omap2_onenand_driver);
831}
832
833module_init(omap2_onenand_init);
834module_exit(omap2_onenand_exit);
835
Axel Linc804c732011-03-07 11:04:24 +0800836MODULE_ALIAS("platform:" DRIVER_NAME);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300837MODULE_LICENSE("GPL");
838MODULE_AUTHOR("Jarkko Lavinen <jarkko.lavinen@nokia.com>");
839MODULE_DESCRIPTION("Glue layer for OneNAND flash on OMAP2 / OMAP3");