blob: 3c5df9219b032ba7c832c98f3468e7e9e6f462fe [file] [log] [blame]
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301/**
John Soni Jose5faf17b2012-10-20 04:45:27 +05302 * Copyright (C) 2005 - 2012 Emulex
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05303 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
Jayamohan Kallickal255fa9a2011-03-25 14:23:57 -070010 * Written by: Jayamohan Kallickal (jayamohan.kallickal@emulex.com)
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053011 *
12 * Contact Information:
Jayamohan Kallickal255fa9a2011-03-25 14:23:57 -070013 * linux-drivers@emulex.com
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053014 *
Jayamohan Kallickal255fa9a2011-03-25 14:23:57 -070015 * Emulex
16 * 3333 Susan Street
17 * Costa Mesa, CA 92626
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053018 */
19
20#ifndef _BEISCSI_MAIN_
21#define _BEISCSI_MAIN_
22
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053023#include <linux/kernel.h>
24#include <linux/pci.h>
Randy Dunlap82c57022010-05-04 10:29:52 -070025#include <linux/if_ether.h>
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053026#include <linux/in.h>
John Soni Jose99bc5d52012-08-20 23:00:18 +053027#include <linux/ctype.h>
28#include <linux/module.h>
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053029#include <scsi/scsi.h>
30#include <scsi/scsi_cmnd.h>
31#include <scsi/scsi_device.h>
32#include <scsi/scsi_host.h>
33#include <scsi/iscsi_proto.h>
34#include <scsi/libiscsi.h>
35#include <scsi/scsi_transport_iscsi.h>
36
37#include "be.h"
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053038#define DRV_NAME "be2iscsi"
John Soni Jose9a07da92012-10-20 04:46:04 +053039#define BUILD_STR "10.0.272.0"
Jayamohan Kallickal2f635882012-04-03 23:41:45 -050040#define BE_NAME "Emulex OneConnect" \
41 "Open-iSCSI Driver version" BUILD_STR
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053042#define DRV_DESC BE_NAME " " "Driver"
43
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +053044#define BE_VENDOR_ID 0x19A2
John Soni Jose139a1b12012-10-20 04:43:20 +053045#define ELX_VENDOR_ID 0x10DF
Jayamohan Kallickalf98c96b2010-02-11 05:11:15 +053046/* DEVICE ID's for BE2 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053047#define BE_DEVICE_ID1 0x212
48#define OC_DEVICE_ID1 0x702
49#define OC_DEVICE_ID2 0x703
Jayamohan Kallickalf98c96b2010-02-11 05:11:15 +053050
51/* DEVICE ID's for BE3 */
52#define BE_DEVICE_ID2 0x222
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +053053#define OC_DEVICE_ID3 0x712
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053054
John Soni Jose139a1b12012-10-20 04:43:20 +053055/* DEVICE ID for SKH */
56#define OC_SKH_ID1 0x722
57
Jayamohan Kallickal7da50872010-01-05 05:04:12 +053058#define BE2_IO_DEPTH 1024
59#define BE2_MAX_SESSIONS 256
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053060#define BE2_CMDS_PER_CXN 128
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053061#define BE2_TMFS 16
62#define BE2_NOPOUT_REQ 16
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053063#define BE2_SGE 32
64#define BE2_DEFPDU_HDR_SZ 64
65#define BE2_DEFPDU_DATA_SZ 8192
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053066
John Soni Jose22abeef2012-10-20 04:43:32 +053067#define MAX_CPUS 64
68#define BEISCSI_MAX_NUM_CPUS 7
Jayamohan Kallickalbf9131c2013-04-05 20:38:24 -070069#define OC_SKH_MAX_NUM_CPUS 31
John Soni Jose22abeef2012-10-20 04:43:32 +053070
Jayamohan Kallickal22661e22013-04-05 20:38:28 -070071#define BEISCSI_VER_STRLEN 32
John Soni Jose22abeef2012-10-20 04:43:32 +053072
Jayamohan Kallickalaa359032010-01-07 01:51:04 +053073#define BEISCSI_SGLIST_ELEMENTS 30
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053074
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053075#define BEISCSI_CMD_PER_LUN 128 /* scsi_host->cmd_per_lun */
Jayamohan Kallickale919dee2010-07-22 04:30:32 +053076#define BEISCSI_MAX_SECTORS 2048 /* scsi_host->max_sectors */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053077
78#define BEISCSI_MAX_CMD_LEN 16 /* scsi_host->max_cmd_len */
79#define BEISCSI_NUM_MAX_LUN 256 /* scsi_host->max_lun */
80#define BEISCSI_NUM_DEVICES_SUPPORTED 0x01
81#define BEISCSI_MAX_FRAGS_INIT 192
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +053082#define BE_NUM_MSIX_ENTRIES 1
Jayamohan Kallickale9b91192010-07-22 04:24:53 +053083
84#define MPU_EP_CONTROL 0
85#define MPU_EP_SEMAPHORE 0xac
86#define BE2_SOFT_RESET 0x5c
87#define BE2_PCI_ONLINE0 0xb0
88#define BE2_PCI_ONLINE1 0xb4
89#define BE2_SET_RESET 0x80
90#define BE2_MPU_IRAM_ONLINE 0x00000080
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053091
92#define BE_SENSE_INFO_SIZE 258
93#define BE_ISCSI_PDU_HEADER_SIZE 64
94#define BE_MIN_MEM_SIZE 16384
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +053095#define MAX_CMD_SZ 65536
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053096#define IIOC_SCSI_DATA 0x05 /* Write Operation */
97
John Soni Jose9aef4202012-08-20 23:00:08 +053098#define INVALID_SESS_HANDLE 0xFFFFFFFF
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053099
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530100#define BE_ADAPTER_UP 0x00000000
101#define BE_ADAPTER_LINK_DOWN 0x00000001
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530102/**
103 * hardware needs the async PDU buffers to be posted in multiples of 8
104 * So have atleast 8 of them by default
105 */
106
107#define HWI_GET_ASYNC_PDU_CTX(phwi) (phwi->phwi_ctxt->pasync_ctx)
108
109/********* Memory BAR register ************/
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530110#define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530111/**
112 * Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt
113 * Disable" may still globally block interrupts in addition to individual
114 * interrupt masks; a mechanism for the device driver to block all interrupts
115 * atomically without having to arbitrate for the PCI Interrupt Disable bit
116 * with the OS.
117 */
118#define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK (1 << 29) /* bit 29 */
119
120/********* ISR0 Register offset **********/
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530121#define CEV_ISR0_OFFSET 0xC18
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530122#define CEV_ISR_SIZE 4
123
124/**
125 * Macros for reading/writing a protection domain or CSR registers
126 * in BladeEngine.
127 */
128
129#define DB_TXULP0_OFFSET 0x40
130#define DB_RXULP0_OFFSET 0xA0
131/********* Event Q door bell *************/
132#define DB_EQ_OFFSET DB_CQ_OFFSET
133#define DB_EQ_RING_ID_MASK 0x1FF /* bits 0 - 8 */
134/* Clear the interrupt for this eq */
135#define DB_EQ_CLR_SHIFT (9) /* bit 9 */
136/* Must be 1 */
137#define DB_EQ_EVNT_SHIFT (10) /* bit 10 */
138/* Number of event entries processed */
139#define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
140/* Rearm bit */
141#define DB_EQ_REARM_SHIFT (29) /* bit 29 */
142
143/********* Compl Q door bell *************/
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530144#define DB_CQ_OFFSET 0x120
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530145#define DB_CQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
146/* Number of event entries processed */
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530147#define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530148/* Rearm bit */
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530149#define DB_CQ_REARM_SHIFT (29) /* bit 29 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530150
151#define GET_HWI_CONTROLLER_WS(pc) (pc->phwi_ctrlr)
152#define HWI_GET_DEF_BUFQ_ID(pc) (((struct hwi_controller *)\
153 (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_data.id)
154#define HWI_GET_DEF_HDRQ_ID(pc) (((struct hwi_controller *)\
155 (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_hdr.id)
156
157#define PAGES_REQUIRED(x) \
158 ((x < PAGE_SIZE) ? 1 : ((x + PAGE_SIZE - 1) / PAGE_SIZE))
159
Jayamohan Kallickal8fcfb212011-08-24 16:05:30 -0700160#define BEISCSI_MSI_NAME 20 /* size of msi_name string */
161
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530162enum be_mem_enum {
163 HWI_MEM_ADDN_CONTEXT,
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530164 HWI_MEM_WRB,
165 HWI_MEM_WRBH,
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530166 HWI_MEM_SGLH,
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530167 HWI_MEM_SGE,
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530168 HWI_MEM_ASYNC_HEADER_BUF, /* 5 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530169 HWI_MEM_ASYNC_DATA_BUF,
170 HWI_MEM_ASYNC_HEADER_RING,
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530171 HWI_MEM_ASYNC_DATA_RING,
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530172 HWI_MEM_ASYNC_HEADER_HANDLE,
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530173 HWI_MEM_ASYNC_DATA_HANDLE, /* 10 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530174 HWI_MEM_ASYNC_PDU_CONTEXT,
175 ISCSI_MEM_GLOBAL_HEADER,
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530176 SE_MEM_MAX
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530177};
178
179struct be_bus_address32 {
180 unsigned int address_lo;
181 unsigned int address_hi;
182};
183
184struct be_bus_address64 {
185 unsigned long long address;
186};
187
188struct be_bus_address {
189 union {
190 struct be_bus_address32 a32;
191 struct be_bus_address64 a64;
192 } u;
193};
194
195struct mem_array {
196 struct be_bus_address bus_address; /* Bus address of location */
197 void *virtual_address; /* virtual address to the location */
198 unsigned int size; /* Size required by memory block */
199};
200
201struct be_mem_descriptor {
202 unsigned int index; /* Index of this memory parameter */
203 unsigned int category; /* type indicates cached/non-cached */
204 unsigned int num_elements; /* number of elements in this
205 * descriptor
206 */
207 unsigned int alignment_mask; /* Alignment mask for this block */
208 unsigned int size_in_bytes; /* Size required by memory block */
209 struct mem_array *mem_array;
210};
211
212struct sgl_handle {
213 unsigned int sgl_index;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530214 unsigned int type;
215 unsigned int cid;
216 struct iscsi_task *task;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530217 struct iscsi_sge *pfrag;
218};
219
220struct hba_parameters {
221 unsigned int ios_per_ctrl;
222 unsigned int cxns_per_ctrl;
223 unsigned int asyncpdus_per_ctrl;
224 unsigned int icds_per_ctrl;
225 unsigned int num_sge_per_io;
226 unsigned int defpdu_hdr_sz;
227 unsigned int defpdu_data_sz;
228 unsigned int num_cq_entries;
229 unsigned int num_eq_entries;
230 unsigned int wrbs_per_cxn;
231 unsigned int crashmode;
232 unsigned int hba_num;
233
234 unsigned int mgmt_ws_sz;
235 unsigned int hwi_ws_sz;
236
237 unsigned int eto;
238 unsigned int ldto;
239
240 unsigned int dbg_flags;
241 unsigned int num_cxn;
242
243 unsigned int eq_timer;
244 /**
245 * These are calculated from other params. They're here
246 * for debug purposes
247 */
248 unsigned int num_mcc_pages;
249 unsigned int num_mcc_cq_pages;
250 unsigned int num_cq_pages;
251 unsigned int num_eq_pages;
252
253 unsigned int num_async_pdu_buf_pages;
254 unsigned int num_async_pdu_buf_sgl_pages;
255 unsigned int num_async_pdu_buf_cq_pages;
256
257 unsigned int num_async_pdu_hdr_pages;
258 unsigned int num_async_pdu_hdr_sgl_pages;
259 unsigned int num_async_pdu_hdr_cq_pages;
260
261 unsigned int num_sge;
262};
263
Jayamohan Kallickal41831222010-02-20 08:02:39 +0530264struct invalidate_command_table {
265 unsigned short icd;
266 unsigned short cid;
267} __packed;
268
Jayamohan Kallickal2c9dfd32013-04-05 20:38:26 -0700269#define chip_be2(phba) (phba->generation == BE_GEN2)
270#define chip_be3_r(phba) (phba->generation == BE_GEN3)
271#define is_chip_be2_be3r(phba) (chip_be3_r(phba) || (chip_be2(phba)))
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530272struct beiscsi_hba {
273 struct hba_parameters params;
274 struct hwi_controller *phwi_ctrlr;
275 unsigned int mem_req[SE_MEM_MAX];
276 /* PCI BAR mapped addresses */
277 u8 __iomem *csr_va; /* CSR */
278 u8 __iomem *db_va; /* Door Bell */
279 u8 __iomem *pci_va; /* PCI Config */
280 struct be_bus_address csr_pa; /* CSR */
281 struct be_bus_address db_pa; /* CSR */
282 struct be_bus_address pci_pa; /* CSR */
283 /* PCI representation of our HBA */
284 struct pci_dev *pcidev;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530285 unsigned short asic_revision;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530286 unsigned int num_cpus;
287 unsigned int nxt_cqid;
John Soni Jose22abeef2012-10-20 04:43:32 +0530288 struct msix_entry msix_entries[MAX_CPUS];
289 char *msi_name[MAX_CPUS];
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530290 bool msix_enabled;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530291 struct be_mem_descriptor *init_mem;
292
293 unsigned short io_sgl_alloc_index;
294 unsigned short io_sgl_free_index;
295 unsigned short io_sgl_hndl_avbl;
296 struct sgl_handle **io_sgl_hndl_base;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530297 struct sgl_handle **sgl_hndl_array;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530298
299 unsigned short eh_sgl_alloc_index;
300 unsigned short eh_sgl_free_index;
301 unsigned short eh_sgl_hndl_avbl;
302 struct sgl_handle **eh_sgl_hndl_base;
303 spinlock_t io_sgl_lock;
304 spinlock_t mgmt_sgl_lock;
305 spinlock_t isr_lock;
306 unsigned int age;
307 unsigned short avlbl_cids;
308 unsigned short cid_alloc;
309 unsigned short cid_free;
310 struct beiscsi_conn *conn_table[BE2_MAX_SESSIONS * 2];
311 struct list_head hba_queue;
312 unsigned short *cid_array;
313 struct iscsi_endpoint **ep_array;
Jayamohan Kallickalc7acc5b2010-07-22 04:29:18 +0530314 struct iscsi_boot_kset *boot_kset;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530315 struct Scsi_Host *shost;
Mike Christie0e438952012-04-03 23:41:51 -0500316 struct iscsi_iface *ipv4_iface;
317 struct iscsi_iface *ipv6_iface;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530318 struct {
319 /**
320 * group together since they are used most frequently
321 * for cid to cri conversion
322 */
323 unsigned int iscsi_cid_start;
324 unsigned int phys_port;
325
326 unsigned int isr_offset;
327 unsigned int iscsi_icd_start;
328 unsigned int iscsi_cid_count;
329 unsigned int iscsi_icd_count;
330 unsigned int pci_function;
331
332 unsigned short cid_alloc;
333 unsigned short cid_free;
334 unsigned short avlbl_cids;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530335 unsigned short iscsi_features;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530336 spinlock_t cid_lock;
337 } fw_config;
338
John Soni Josee175def2012-10-20 04:45:40 +0530339 unsigned int state;
340 bool fw_timeout;
341 bool ue_detected;
342 struct delayed_work beiscsi_hw_check_task;
343
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530344 u8 mac_address[ETH_ALEN];
Jayamohan Kallickal22661e22013-04-05 20:38:28 -0700345 char fw_ver_str[BEISCSI_VER_STRLEN];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530346 char wq_name[20];
347 struct workqueue_struct *wq; /* The actuak work queue */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530348 struct be_ctrl_info ctrl;
Jayamohan Kallickalf98c96b2010-02-11 05:11:15 +0530349 unsigned int generation;
Mike Christie0e438952012-04-03 23:41:51 -0500350 unsigned int interface_handle;
Jayamohan Kallickalc7acc5b2010-07-22 04:29:18 +0530351 struct mgmt_session_info boot_sess;
Jayamohan Kallickal41831222010-02-20 08:02:39 +0530352 struct invalidate_command_table inv_tbl[128];
353
John Soni Jose99bc5d52012-08-20 23:00:18 +0530354 unsigned int attr_log_enable;
John Soni Jose09a10932012-10-20 04:44:23 +0530355 int (*iotask_fn)(struct iscsi_task *,
356 struct scatterlist *sg,
357 uint32_t num_sg, uint32_t xferlen,
358 uint32_t writedir);
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530359};
360
Jayamohan Kallickalb8b9e1b82009-09-22 08:21:22 +0530361struct beiscsi_session {
362 struct pci_pool *bhs_pool;
363};
364
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530365/**
366 * struct beiscsi_conn - iscsi connection structure
367 */
368struct beiscsi_conn {
369 struct iscsi_conn *conn;
370 struct beiscsi_hba *phba;
371 u32 exp_statsn;
372 u32 beiscsi_conn_cid;
373 struct beiscsi_endpoint *ep;
374 unsigned short login_in_progress;
Jayamohan Kallickald2cecf02010-07-22 04:25:40 +0530375 struct wrb_handle *plogin_wrb_handle;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530376 struct sgl_handle *plogin_sgl_handle;
Jayamohan Kallickalb8b9e1b82009-09-22 08:21:22 +0530377 struct beiscsi_session *beiscsi_sess;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530378 struct iscsi_task *task;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530379};
380
381/* This structure is used by the chip */
382struct pdu_data_out {
383 u32 dw[12];
384};
385/**
386 * Pseudo amap definition in which each bit of the actual structure is defined
387 * as a byte: used to calculate offset/shift/mask of each field
388 */
389struct amap_pdu_data_out {
390 u8 opcode[6]; /* opcode */
391 u8 rsvd0[2]; /* should be 0 */
392 u8 rsvd1[7];
393 u8 final_bit; /* F bit */
394 u8 rsvd2[16];
395 u8 ahs_length[8]; /* no AHS */
396 u8 data_len_hi[8];
397 u8 data_len_lo[16]; /* DataSegmentLength */
398 u8 lun[64];
399 u8 itt[32]; /* ITT; initiator task tag */
400 u8 ttt[32]; /* TTT; valid for R2T or 0xffffffff */
401 u8 rsvd3[32];
402 u8 exp_stat_sn[32];
403 u8 rsvd4[32];
404 u8 data_sn[32];
405 u8 buffer_offset[32];
406 u8 rsvd5[32];
407};
408
409struct be_cmd_bhs {
Nicholas Bellinger12352182011-05-27 11:16:33 +0000410 struct iscsi_scsi_req iscsi_hdr;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530411 unsigned char pad1[16];
412 struct pdu_data_out iscsi_data_pdu;
413 unsigned char pad2[BE_SENSE_INFO_SIZE -
414 sizeof(struct pdu_data_out)];
415};
416
417struct beiscsi_io_task {
418 struct wrb_handle *pwrb_handle;
419 struct sgl_handle *psgl_handle;
420 struct beiscsi_conn *conn;
421 struct scsi_cmnd *scsi_cmnd;
422 unsigned int cmd_sn;
423 unsigned int flags;
424 unsigned short cid;
425 unsigned short header_len;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530426 itt_t libiscsi_itt;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530427 struct be_cmd_bhs *cmd_bhs;
428 struct be_bus_address bhs_pa;
429 unsigned short bhs_len;
John Soni Josed629c472012-10-20 04:42:00 +0530430 dma_addr_t mtask_addr;
431 uint32_t mtask_data_count;
John Soni Jose09a10932012-10-20 04:44:23 +0530432 uint8_t wrb_type;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530433};
434
435struct be_nonio_bhs {
436 struct iscsi_hdr iscsi_hdr;
437 unsigned char pad1[16];
438 struct pdu_data_out iscsi_data_pdu;
439 unsigned char pad2[BE_SENSE_INFO_SIZE -
440 sizeof(struct pdu_data_out)];
441};
442
443struct be_status_bhs {
Nicholas Bellinger12352182011-05-27 11:16:33 +0000444 struct iscsi_scsi_req iscsi_hdr;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530445 unsigned char pad1[16];
446 /**
447 * The plus 2 below is to hold the sense info length that gets
448 * DMA'ed by RxULP
449 */
450 unsigned char sense_info[BE_SENSE_INFO_SIZE];
451};
452
453struct iscsi_sge {
454 u32 dw[4];
455};
456
457/**
458 * Pseudo amap definition in which each bit of the actual structure is defined
459 * as a byte: used to calculate offset/shift/mask of each field
460 */
461struct amap_iscsi_sge {
462 u8 addr_hi[32];
463 u8 addr_lo[32];
464 u8 sge_offset[22]; /* DWORD 2 */
465 u8 rsvd0[9]; /* DWORD 2 */
466 u8 last_sge; /* DWORD 2 */
467 u8 len[17]; /* DWORD 3 */
468 u8 rsvd1[15]; /* DWORD 3 */
469};
470
471struct beiscsi_offload_params {
472 u32 dw[5];
473};
474
475#define OFFLD_PARAMS_ERL 0x00000003
476#define OFFLD_PARAMS_DDE 0x00000004
477#define OFFLD_PARAMS_HDE 0x00000008
478#define OFFLD_PARAMS_IR2T 0x00000010
479#define OFFLD_PARAMS_IMD 0x00000020
John Soni Joseacb96932012-10-20 04:44:35 +0530480#define OFFLD_PARAMS_DATA_SEQ_INORDER 0x00000040
481#define OFFLD_PARAMS_PDU_SEQ_INORDER 0x00000080
482#define OFFLD_PARAMS_MAX_R2T 0x00FFFF00
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530483
484/**
485 * Pseudo amap definition in which each bit of the actual structure is defined
486 * as a byte: used to calculate offset/shift/mask of each field
487 */
488struct amap_beiscsi_offload_params {
489 u8 max_burst_length[32];
490 u8 max_send_data_segment_length[32];
491 u8 first_burst_length[32];
492 u8 erl[2];
493 u8 dde[1];
494 u8 hde[1];
495 u8 ir2t[1];
496 u8 imd[1];
John Soni Joseacb96932012-10-20 04:44:35 +0530497 u8 data_seq_inorder[1];
498 u8 pdu_seq_inorder[1];
499 u8 max_r2t[16];
500 u8 pad[8];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530501 u8 exp_statsn[32];
502};
503
504/* void hwi_complete_drvr_msgs(struct beiscsi_conn *beiscsi_conn,
505 struct beiscsi_hba *phba, struct sol_cqe *psol);*/
506
507struct async_pdu_handle {
508 struct list_head link;
509 struct be_bus_address pa;
510 void *pbuffer;
511 unsigned int consumed;
512 unsigned char index;
513 unsigned char is_header;
514 unsigned short cri;
515 unsigned long buffer_len;
516};
517
518struct hwi_async_entry {
519 struct {
520 unsigned char hdr_received;
521 unsigned char hdr_len;
522 unsigned short bytes_received;
523 unsigned int bytes_needed;
524 struct list_head list;
525 } wait_queue;
526
527 struct list_head header_busy_list;
528 struct list_head data_busy_list;
529};
530
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530531struct hwi_async_pdu_context {
532 struct {
533 struct be_bus_address pa_base;
534 void *va_base;
535 void *ring_base;
536 struct async_pdu_handle *handle_base;
537
538 unsigned int host_write_ptr;
539 unsigned int ep_read_ptr;
540 unsigned int writables;
541
542 unsigned int free_entries;
543 unsigned int busy_entries;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530544
545 struct list_head free_list;
546 } async_header;
547
548 struct {
549 struct be_bus_address pa_base;
550 void *va_base;
551 void *ring_base;
552 struct async_pdu_handle *handle_base;
553
554 unsigned int host_write_ptr;
555 unsigned int ep_read_ptr;
556 unsigned int writables;
557
558 unsigned int free_entries;
559 unsigned int busy_entries;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530560 struct list_head free_list;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530561 } async_data;
562
Jayamohan Kallickaldc63aac2012-04-03 23:41:36 -0500563 unsigned int buffer_size;
564 unsigned int num_entries;
565
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530566 /**
567 * This is a varying size list! Do not add anything
568 * after this entry!!
569 */
Jayamohan Kallickaled58ea22010-02-20 08:05:07 +0530570 struct hwi_async_entry async_entry[BE2_MAX_SESSIONS * 2];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530571};
572
573#define PDUCQE_CODE_MASK 0x0000003F
574#define PDUCQE_DPL_MASK 0xFFFF0000
575#define PDUCQE_INDEX_MASK 0x0000FFFF
576
577struct i_t_dpdu_cqe {
578 u32 dw[4];
579} __packed;
580
581/**
582 * Pseudo amap definition in which each bit of the actual structure is defined
583 * as a byte: used to calculate offset/shift/mask of each field
584 */
585struct amap_i_t_dpdu_cqe {
586 u8 db_addr_hi[32];
587 u8 db_addr_lo[32];
588 u8 code[6];
589 u8 cid[10];
590 u8 dpl[16];
591 u8 index[16];
592 u8 num_cons[10];
593 u8 rsvd0[4];
594 u8 final;
595 u8 valid;
596} __packed;
597
John Soni Jose73133262012-10-20 04:44:49 +0530598struct amap_i_t_dpdu_cqe_v2 {
599 u8 db_addr_hi[32]; /* DWORD 0 */
600 u8 db_addr_lo[32]; /* DWORD 1 */
601 u8 code[6]; /* DWORD 2 */
602 u8 num_cons; /* DWORD 2*/
603 u8 rsvd0[8]; /* DWORD 2 */
604 u8 dpl[17]; /* DWORD 2 */
605 u8 index[16]; /* DWORD 3 */
606 u8 cid[13]; /* DWORD 3 */
607 u8 rsvd1; /* DWORD 3 */
608 u8 final; /* DWORD 3 */
609 u8 valid; /* DWORD 3 */
610} __packed;
611
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530612#define CQE_VALID_MASK 0x80000000
613#define CQE_CODE_MASK 0x0000003F
614#define CQE_CID_MASK 0x0000FFC0
615
616#define EQE_VALID_MASK 0x00000001
617#define EQE_MAJORCODE_MASK 0x0000000E
618#define EQE_RESID_MASK 0xFFFF0000
619
620struct be_eq_entry {
621 u32 dw[1];
622} __packed;
623
624/**
625 * Pseudo amap definition in which each bit of the actual structure is defined
626 * as a byte: used to calculate offset/shift/mask of each field
627 */
628struct amap_eq_entry {
629 u8 valid; /* DWORD 0 */
630 u8 major_code[3]; /* DWORD 0 */
631 u8 minor_code[12]; /* DWORD 0 */
632 u8 resource_id[16]; /* DWORD 0 */
633
634} __packed;
635
636struct cq_db {
637 u32 dw[1];
638} __packed;
639
640/**
641 * Pseudo amap definition in which each bit of the actual structure is defined
642 * as a byte: used to calculate offset/shift/mask of each field
643 */
644struct amap_cq_db {
645 u8 qid[10];
646 u8 event[1];
647 u8 rsvd0[5];
648 u8 num_popped[13];
649 u8 rearm[1];
650 u8 rsvd1[2];
651} __packed;
652
653void beiscsi_process_eq(struct beiscsi_hba *phba);
654
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530655struct iscsi_wrb {
656 u32 dw[16];
657} __packed;
658
659#define WRB_TYPE_MASK 0xF0000000
John Soni Jose09a10932012-10-20 04:44:23 +0530660#define SKH_WRB_TYPE_OFFSET 27
661#define BE_WRB_TYPE_OFFSET 28
662
663#define ADAPTER_SET_WRB_TYPE(pwrb, wrb_type, type_offset) \
664 (pwrb->dw[0] |= (wrb_type << type_offset))
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530665
666/**
667 * Pseudo amap definition in which each bit of the actual structure is defined
668 * as a byte: used to calculate offset/shift/mask of each field
669 */
670struct amap_iscsi_wrb {
671 u8 lun[14]; /* DWORD 0 */
672 u8 lt; /* DWORD 0 */
673 u8 invld; /* DWORD 0 */
674 u8 wrb_idx[8]; /* DWORD 0 */
675 u8 dsp; /* DWORD 0 */
676 u8 dmsg; /* DWORD 0 */
677 u8 undr_run; /* DWORD 0 */
678 u8 over_run; /* DWORD 0 */
679 u8 type[4]; /* DWORD 0 */
680 u8 ptr2nextwrb[8]; /* DWORD 1 */
681 u8 r2t_exp_dtl[24]; /* DWORD 1 */
682 u8 sgl_icd_idx[12]; /* DWORD 2 */
683 u8 rsvd0[20]; /* DWORD 2 */
684 u8 exp_data_sn[32]; /* DWORD 3 */
685 u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
686 u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
687 u8 cmdsn_itt[32]; /* DWORD 6 */
688 u8 dif_ref_tag[32]; /* DWORD 7 */
689 u8 sge0_addr_hi[32]; /* DWORD 8 */
690 u8 sge0_addr_lo[32]; /* DWORD 9 */
691 u8 sge0_offset[22]; /* DWORD 10 */
692 u8 pbs; /* DWORD 10 */
693 u8 dif_mode[2]; /* DWORD 10 */
694 u8 rsvd1[6]; /* DWORD 10 */
695 u8 sge0_last; /* DWORD 10 */
696 u8 sge0_len[17]; /* DWORD 11 */
697 u8 dif_meta_tag[14]; /* DWORD 11 */
698 u8 sge0_in_ddr; /* DWORD 11 */
699 u8 sge1_addr_hi[32]; /* DWORD 12 */
700 u8 sge1_addr_lo[32]; /* DWORD 13 */
701 u8 sge1_r2t_offset[22]; /* DWORD 14 */
702 u8 rsvd2[9]; /* DWORD 14 */
703 u8 sge1_last; /* DWORD 14 */
704 u8 sge1_len[17]; /* DWORD 15 */
705 u8 ref_sgl_icd_idx[12]; /* DWORD 15 */
706 u8 rsvd3[2]; /* DWORD 15 */
707 u8 sge1_in_ddr; /* DWORD 15 */
708
709} __packed;
710
John Soni Jose09a10932012-10-20 04:44:23 +0530711struct amap_iscsi_wrb_v2 {
712 u8 r2t_exp_dtl[25]; /* DWORD 0 */
713 u8 rsvd0[2]; /* DWORD 0*/
714 u8 type[5]; /* DWORD 0 */
715 u8 ptr2nextwrb[8]; /* DWORD 1 */
716 u8 wrb_idx[8]; /* DWORD 1 */
717 u8 lun[16]; /* DWORD 1 */
718 u8 sgl_idx[16]; /* DWORD 2 */
719 u8 ref_sgl_icd_idx[16]; /* DWORD 2 */
720 u8 exp_data_sn[32]; /* DWORD 3 */
721 u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
722 u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
723 u8 cq_id[16]; /* DWORD 6 */
724 u8 rsvd1[16]; /* DWORD 6 */
725 u8 cmdsn_itt[32]; /* DWORD 7 */
726 u8 sge0_addr_hi[32]; /* DWORD 8 */
727 u8 sge0_addr_lo[32]; /* DWORD 9 */
728 u8 sge0_offset[24]; /* DWORD 10 */
729 u8 rsvd2[7]; /* DWORD 10 */
730 u8 sge0_last; /* DWORD 10 */
731 u8 sge0_len[17]; /* DWORD 11 */
732 u8 rsvd3[7]; /* DWORD 11 */
733 u8 diff_enbl; /* DWORD 11 */
734 u8 u_run; /* DWORD 11 */
735 u8 o_run; /* DWORD 11 */
736 u8 invalid; /* DWORD 11 */
737 u8 dsp; /* DWORD 11 */
738 u8 dmsg; /* DWORD 11 */
739 u8 rsvd4; /* DWORD 11 */
740 u8 lt; /* DWORD 11 */
741 u8 sge1_addr_hi[32]; /* DWORD 12 */
742 u8 sge1_addr_lo[32]; /* DWORD 13 */
743 u8 sge1_r2t_offset[24]; /* DWORD 14 */
744 u8 rsvd5[7]; /* DWORD 14 */
745 u8 sge1_last; /* DWORD 14 */
746 u8 sge1_len[17]; /* DWORD 15 */
747 u8 rsvd6[15]; /* DWORD 15 */
748} __packed;
749
750
Jayamohan Kallickald5431482010-01-05 05:06:21 +0530751struct wrb_handle *alloc_wrb_handle(struct beiscsi_hba *phba, unsigned int cid);
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530752void
753free_mgmt_sgl_handle(struct beiscsi_hba *phba, struct sgl_handle *psgl_handle);
754
Jayamohan Kallickal756d29c2010-01-05 05:10:46 +0530755void beiscsi_process_all_cqs(struct work_struct *work);
Jayamohan Kallickal43f388b2013-04-05 20:38:25 -0700756void beiscsi_free_mgmt_task_handles(struct beiscsi_conn *beiscsi_conn);
Jayamohan Kallickal756d29c2010-01-05 05:10:46 +0530757
John Soni Jose7a158002012-10-20 04:45:51 +0530758static inline bool beiscsi_error(struct beiscsi_hba *phba)
759{
760 return phba->ue_detected || phba->fw_timeout;
761}
762
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530763struct pdu_nop_out {
764 u32 dw[12];
765};
766
767/**
768 * Pseudo amap definition in which each bit of the actual structure is defined
769 * as a byte: used to calculate offset/shift/mask of each field
770 */
771struct amap_pdu_nop_out {
772 u8 opcode[6]; /* opcode 0x00 */
773 u8 i_bit; /* I Bit */
774 u8 x_bit; /* reserved; should be 0 */
775 u8 fp_bit_filler1[7];
776 u8 f_bit; /* always 1 */
777 u8 reserved1[16];
778 u8 ahs_length[8]; /* no AHS */
779 u8 data_len_hi[8];
780 u8 data_len_lo[16]; /* DataSegmentLength */
781 u8 lun[64];
782 u8 itt[32]; /* initiator id for ping or 0xffffffff */
783 u8 ttt[32]; /* target id for ping or 0xffffffff */
784 u8 cmd_sn[32];
785 u8 exp_stat_sn[32];
786 u8 reserved5[128];
787};
788
789#define PDUBASE_OPCODE_MASK 0x0000003F
790#define PDUBASE_DATALENHI_MASK 0x0000FF00
791#define PDUBASE_DATALENLO_MASK 0xFFFF0000
792
793struct pdu_base {
794 u32 dw[16];
795} __packed;
796
797/**
798 * Pseudo amap definition in which each bit of the actual structure is defined
799 * as a byte: used to calculate offset/shift/mask of each field
800 */
801struct amap_pdu_base {
802 u8 opcode[6];
803 u8 i_bit; /* immediate bit */
804 u8 x_bit; /* reserved, always 0 */
805 u8 reserved1[24]; /* opcode-specific fields */
806 u8 ahs_length[8]; /* length units is 4 byte words */
807 u8 data_len_hi[8];
808 u8 data_len_lo[16]; /* DatasegmentLength */
809 u8 lun[64]; /* lun or opcode-specific fields */
810 u8 itt[32]; /* initiator task tag */
811 u8 reserved4[224];
812};
813
814struct iscsi_target_context_update_wrb {
815 u32 dw[16];
816} __packed;
817
818/**
819 * Pseudo amap definition in which each bit of the actual structure is defined
820 * as a byte: used to calculate offset/shift/mask of each field
821 */
John Soni Joseacb96932012-10-20 04:44:35 +0530822#define BE_TGT_CTX_UPDT_CMD 0x07
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530823struct amap_iscsi_target_context_update_wrb {
824 u8 lun[14]; /* DWORD 0 */
825 u8 lt; /* DWORD 0 */
826 u8 invld; /* DWORD 0 */
827 u8 wrb_idx[8]; /* DWORD 0 */
828 u8 dsp; /* DWORD 0 */
829 u8 dmsg; /* DWORD 0 */
830 u8 undr_run; /* DWORD 0 */
831 u8 over_run; /* DWORD 0 */
832 u8 type[4]; /* DWORD 0 */
833 u8 ptr2nextwrb[8]; /* DWORD 1 */
834 u8 max_burst_length[19]; /* DWORD 1 */
835 u8 rsvd0[5]; /* DWORD 1 */
836 u8 rsvd1[15]; /* DWORD 2 */
837 u8 max_send_data_segment_length[17]; /* DWORD 2 */
838 u8 first_burst_length[14]; /* DWORD 3 */
839 u8 rsvd2[2]; /* DWORD 3 */
840 u8 tx_wrbindex_drv_msg[8]; /* DWORD 3 */
841 u8 rsvd3[5]; /* DWORD 3 */
842 u8 session_state[3]; /* DWORD 3 */
843 u8 rsvd4[16]; /* DWORD 4 */
844 u8 tx_jumbo; /* DWORD 4 */
845 u8 hde; /* DWORD 4 */
846 u8 dde; /* DWORD 4 */
847 u8 erl[2]; /* DWORD 4 */
848 u8 domain_id[5]; /* DWORD 4 */
849 u8 mode; /* DWORD 4 */
850 u8 imd; /* DWORD 4 */
851 u8 ir2t; /* DWORD 4 */
852 u8 notpredblq[2]; /* DWORD 4 */
853 u8 compltonack; /* DWORD 4 */
854 u8 stat_sn[32]; /* DWORD 5 */
855 u8 pad_buffer_addr_hi[32]; /* DWORD 6 */
856 u8 pad_buffer_addr_lo[32]; /* DWORD 7 */
857 u8 pad_addr_hi[32]; /* DWORD 8 */
858 u8 pad_addr_lo[32]; /* DWORD 9 */
859 u8 rsvd5[32]; /* DWORD 10 */
860 u8 rsvd6[32]; /* DWORD 11 */
861 u8 rsvd7[32]; /* DWORD 12 */
862 u8 rsvd8[32]; /* DWORD 13 */
863 u8 rsvd9[32]; /* DWORD 14 */
864 u8 rsvd10[32]; /* DWORD 15 */
865
866} __packed;
867
John Soni Joseacb96932012-10-20 04:44:35 +0530868#define BEISCSI_MAX_RECV_DATASEG_LEN (64 * 1024)
869#define BEISCSI_MAX_CXNS 1
870struct amap_iscsi_target_context_update_wrb_v2 {
871 u8 max_burst_length[24]; /* DWORD 0 */
872 u8 rsvd0[3]; /* DWORD 0 */
873 u8 type[5]; /* DWORD 0 */
874 u8 ptr2nextwrb[8]; /* DWORD 1 */
875 u8 wrb_idx[8]; /* DWORD 1 */
876 u8 rsvd1[16]; /* DWORD 1 */
877 u8 max_send_data_segment_length[24]; /* DWORD 2 */
878 u8 rsvd2[8]; /* DWORD 2 */
879 u8 first_burst_length[24]; /* DWORD 3 */
880 u8 rsvd3[8]; /* DOWRD 3 */
881 u8 max_r2t[16]; /* DWORD 4 */
882 u8 rsvd4[10]; /* DWORD 4 */
883 u8 hde; /* DWORD 4 */
884 u8 dde; /* DWORD 4 */
885 u8 erl[2]; /* DWORD 4 */
886 u8 imd; /* DWORD 4 */
887 u8 ir2t; /* DWORD 4 */
888 u8 stat_sn[32]; /* DWORD 5 */
889 u8 rsvd5[32]; /* DWORD 6 */
890 u8 rsvd6[32]; /* DWORD 7 */
891 u8 max_recv_dataseg_len[24]; /* DWORD 8 */
892 u8 rsvd7[8]; /* DWORD 8 */
893 u8 rsvd8[32]; /* DWORD 9 */
894 u8 rsvd9[32]; /* DWORD 10 */
895 u8 max_cxns[16]; /* DWORD 11 */
896 u8 rsvd10[11]; /* DWORD 11*/
897 u8 invld; /* DWORD 11 */
898 u8 rsvd11;/* DWORD 11*/
899 u8 dmsg; /* DWORD 11 */
900 u8 data_seq_inorder; /* DWORD 11 */
901 u8 pdu_seq_inorder; /* DWORD 11 */
902 u8 rsvd12[32]; /*DWORD 12 */
903 u8 rsvd13[32]; /* DWORD 13 */
904 u8 rsvd14[32]; /* DWORD 14 */
905 u8 rsvd15[32]; /* DWORD 15 */
906} __packed;
907
908
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530909struct be_ring {
910 u32 pages; /* queue size in pages */
911 u32 id; /* queue id assigned by beklib */
912 u32 num; /* number of elements in queue */
913 u32 cidx; /* consumer index */
914 u32 pidx; /* producer index -- not used by most rings */
915 u32 item_size; /* size in bytes of one object */
916
917 void *va; /* The virtual address of the ring. This
918 * should be last to allow 32 & 64 bit debugger
919 * extensions to work.
920 */
921};
922
923struct hwi_wrb_context {
924 struct list_head wrb_handle_list;
925 struct list_head wrb_handle_drvr_list;
926 struct wrb_handle **pwrb_handle_base;
927 struct wrb_handle **pwrb_handle_basestd;
928 struct iscsi_wrb *plast_wrb;
929 unsigned short alloc_index;
930 unsigned short free_index;
931 unsigned short wrb_handles_available;
932 unsigned short cid;
933};
934
935struct hwi_controller {
936 struct list_head io_sgl_list;
937 struct list_head eh_sgl_list;
938 struct sgl_handle *psgl_handle_base;
939 unsigned int wrb_mem_index;
940
941 struct hwi_wrb_context wrb_context[BE2_MAX_SESSIONS * 2];
942 struct mcc_wrb *pmcc_wrb_base;
943 struct be_ring default_pdu_hdr;
944 struct be_ring default_pdu_data;
945 struct hwi_context_memory *phwi_ctxt;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530946};
947
948enum hwh_type_enum {
949 HWH_TYPE_IO = 1,
950 HWH_TYPE_LOGOUT = 2,
951 HWH_TYPE_TMF = 3,
952 HWH_TYPE_NOP = 4,
953 HWH_TYPE_IO_RD = 5,
954 HWH_TYPE_LOGIN = 11,
955 HWH_TYPE_INVALID = 0xFFFFFFFF
956};
957
958struct wrb_handle {
959 enum hwh_type_enum type;
960 unsigned short wrb_index;
961 unsigned short nxt_wrb_index;
962
963 struct iscsi_task *pio_handle;
964 struct iscsi_wrb *pwrb;
965};
966
967struct hwi_context_memory {
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530968 /* Adaptive interrupt coalescing (AIC) info */
969 u16 min_eqd; /* in usecs */
970 u16 max_eqd; /* in usecs */
971 u16 cur_eqd; /* in usecs */
972 struct be_eq_obj be_eq[MAX_CPUS];
John Soni Jose22abeef2012-10-20 04:43:32 +0530973 struct be_queue_info be_cq[MAX_CPUS - 1];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530974
975 struct be_queue_info be_def_hdrq;
976 struct be_queue_info be_def_dataq;
977
978 struct be_queue_info be_wrbq[BE2_MAX_SESSIONS];
979 struct be_mcc_wrb_context *pbe_mcc_context;
980
981 struct hwi_async_pdu_context *pasync_ctx;
982};
983
John Soni Jose99bc5d52012-08-20 23:00:18 +0530984/* Logging related definitions */
985#define BEISCSI_LOG_INIT 0x0001 /* Initialization events */
986#define BEISCSI_LOG_MBOX 0x0002 /* Mailbox Events */
987#define BEISCSI_LOG_MISC 0x0004 /* Miscllaneous Events */
988#define BEISCSI_LOG_EH 0x0008 /* Error Handler */
989#define BEISCSI_LOG_IO 0x0010 /* IO Code Path */
990#define BEISCSI_LOG_CONFIG 0x0020 /* CONFIG Code Path */
991
992#define beiscsi_log(phba, level, mask, fmt, arg...) \
993do { \
994 uint32_t log_value = phba->attr_log_enable; \
995 if (((mask) & log_value) || (level[1] <= '3')) \
996 shost_printk(level, phba->shost, \
997 fmt, __LINE__, ##arg); \
998} while (0)
999
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301000#endif