blob: df09ca7c488949896f68ff1d78ad7e152f0fd9a5 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Dave Airlie
30 */
31#include <linux/seq_file.h>
Arun Sharma600634972011-07-26 16:09:06 -070032#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020033#include <linux/wait.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include <linux/kref.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Christian Königf2ba57b2013-04-08 12:41:29 +020036#include <linux/firmware.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038#include "radeon_reg.h"
39#include "radeon.h"
Dave Airlie99ee7fa2010-11-23 11:47:49 +100040#include "radeon_trace.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041
Alex Deucherd66b7ec2012-07-17 14:02:37 -040042/*
43 * Fences
44 * Fences mark an event in the GPUs pipeline and are used
45 * for GPU/CPU synchronization. When the fence is written,
46 * it is expected that all buffers associated with that fence
47 * are no longer in use by the associated ring on the GPU and
48 * that the the relevant GPU caches have been flushed. Whether
49 * we use a scratch register or memory location depends on the asic
50 * and whether writeback is enabled.
51 */
52
53/**
54 * radeon_fence_write - write a fence value
55 *
56 * @rdev: radeon_device pointer
57 * @seq: sequence number to write
58 * @ring: ring index the fence is associated with
59 *
60 * Writes a fence value to memory or a scratch register (all asics).
61 */
Alex Deucher74652802011-08-25 13:39:48 -040062static void radeon_fence_write(struct radeon_device *rdev, u32 seq, int ring)
Alex Deucherb81157d2011-06-13 17:39:06 -040063{
Christian Königbf666252012-07-09 10:52:39 +020064 struct radeon_fence_driver *drv = &rdev->fence_drv[ring];
65 if (likely(rdev->wb.enabled || !drv->scratch_reg)) {
Jerome Glisse089920f2013-06-06 17:51:21 -040066 if (drv->cpu_addr) {
67 *drv->cpu_addr = cpu_to_le32(seq);
68 }
Jerome Glisse30eb77f2011-11-20 20:45:34 +000069 } else {
Christian Königbf666252012-07-09 10:52:39 +020070 WREG32(drv->scratch_reg, seq);
Jerome Glisse30eb77f2011-11-20 20:45:34 +000071 }
Alex Deucherb81157d2011-06-13 17:39:06 -040072}
73
Alex Deucherd66b7ec2012-07-17 14:02:37 -040074/**
75 * radeon_fence_read - read a fence value
76 *
77 * @rdev: radeon_device pointer
78 * @ring: ring index the fence is associated with
79 *
80 * Reads a fence value from memory or a scratch register (all asics).
81 * Returns the value of the fence read from memory or register.
82 */
Alex Deucher74652802011-08-25 13:39:48 -040083static u32 radeon_fence_read(struct radeon_device *rdev, int ring)
Alex Deucherb81157d2011-06-13 17:39:06 -040084{
Christian Königbf666252012-07-09 10:52:39 +020085 struct radeon_fence_driver *drv = &rdev->fence_drv[ring];
Alex Deucher74652802011-08-25 13:39:48 -040086 u32 seq = 0;
Alex Deucherb81157d2011-06-13 17:39:06 -040087
Christian Königbf666252012-07-09 10:52:39 +020088 if (likely(rdev->wb.enabled || !drv->scratch_reg)) {
Jerome Glisse089920f2013-06-06 17:51:21 -040089 if (drv->cpu_addr) {
90 seq = le32_to_cpu(*drv->cpu_addr);
91 } else {
92 seq = lower_32_bits(atomic64_read(&drv->last_seq));
93 }
Jerome Glisse30eb77f2011-11-20 20:45:34 +000094 } else {
Christian Königbf666252012-07-09 10:52:39 +020095 seq = RREG32(drv->scratch_reg);
Jerome Glisse30eb77f2011-11-20 20:45:34 +000096 }
Alex Deucherb81157d2011-06-13 17:39:06 -040097 return seq;
98}
99
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400100/**
Christian König0bfa4b42014-08-27 15:21:58 +0200101 * radeon_fence_schedule_check - schedule lockup check
102 *
103 * @rdev: radeon_device pointer
104 * @ring: ring index we should work with
105 *
106 * Queues a delayed work item to check for lockups.
107 */
108static void radeon_fence_schedule_check(struct radeon_device *rdev, int ring)
109{
110 /*
111 * Do not reset the timer here with mod_delayed_work,
112 * this can livelock in an interaction with TTM delayed destroy.
113 */
114 queue_delayed_work(system_power_efficient_wq,
115 &rdev->fence_drv[ring].lockup_work,
116 RADEON_FENCE_JIFFIES_TIMEOUT);
117}
118
119/**
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400120 * radeon_fence_emit - emit a fence on the requested ring
121 *
122 * @rdev: radeon_device pointer
123 * @fence: radeon fence object
124 * @ring: ring index the fence is associated with
125 *
126 * Emits a fence command on the requested ring (all asics).
127 * Returns 0 on success, -ENOMEM on failure.
128 */
Christian König876dc9f2012-05-08 14:24:01 +0200129int radeon_fence_emit(struct radeon_device *rdev,
130 struct radeon_fence **fence,
131 int ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200132{
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100133 u64 seq = ++rdev->fence_drv[ring].sync_seq[ring];
134
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200135 /* we are protected by the ring emission mutex */
Christian König876dc9f2012-05-08 14:24:01 +0200136 *fence = kmalloc(sizeof(struct radeon_fence), GFP_KERNEL);
137 if ((*fence) == NULL) {
138 return -ENOMEM;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200139 }
Christian König876dc9f2012-05-08 14:24:01 +0200140 (*fence)->rdev = rdev;
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100141 (*fence)->seq = seq;
Christian König876dc9f2012-05-08 14:24:01 +0200142 (*fence)->ring = ring;
Christian Königad1a58a2014-11-19 14:01:24 +0100143 (*fence)->is_vm_update = false;
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100144 fence_init(&(*fence)->base, &radeon_fence_ops,
145 &rdev->fence_queue.lock, rdev->fence_context + ring, seq);
Christian König876dc9f2012-05-08 14:24:01 +0200146 radeon_fence_ring_emit(rdev, ring, *fence);
Christian König1d784162014-01-23 14:24:17 +0100147 trace_radeon_fence_emit(rdev->ddev, ring, (*fence)->seq);
Christian König0bfa4b42014-08-27 15:21:58 +0200148 radeon_fence_schedule_check(rdev, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200149 return 0;
150}
151
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400152/**
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100153 * radeon_fence_check_signaled - callback from fence_queue
154 *
155 * this function is called with fence_queue lock held, which is also used
156 * for the fence locking itself, so unlocked variants are used for
157 * fence_signal, and remove_wait_queue.
158 */
159static int radeon_fence_check_signaled(wait_queue_t *wait, unsigned mode, int flags, void *key)
160{
161 struct radeon_fence *fence;
162 u64 seq;
163
164 fence = container_of(wait, struct radeon_fence, fence_wake);
165
166 /*
167 * We cannot use radeon_fence_process here because we're already
168 * in the waitqueue, in a call from wake_up_all.
169 */
170 seq = atomic64_read(&fence->rdev->fence_drv[fence->ring].last_seq);
171 if (seq >= fence->seq) {
172 int ret = fence_signal_locked(&fence->base);
173
174 if (!ret)
175 FENCE_TRACE(&fence->base, "signaled from irq context\n");
176 else
177 FENCE_TRACE(&fence->base, "was already signaled\n");
178
179 radeon_irq_kms_sw_irq_put(fence->rdev, fence->ring);
180 __remove_wait_queue(&fence->rdev->fence_queue, &fence->fence_wake);
181 fence_put(&fence->base);
182 } else
183 FENCE_TRACE(&fence->base, "pending\n");
184 return 0;
185}
186
187/**
Christian König0bfa4b42014-08-27 15:21:58 +0200188 * radeon_fence_activity - check for fence activity
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400189 *
190 * @rdev: radeon_device pointer
191 * @ring: ring index the fence is associated with
192 *
Christian König0bfa4b42014-08-27 15:21:58 +0200193 * Checks the current fence value and calculates the last
194 * signalled fence value. Returns true if activity occured
195 * on the ring, and the fence_queue should be waken up.
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400196 */
Christian König0bfa4b42014-08-27 15:21:58 +0200197static bool radeon_fence_activity(struct radeon_device *rdev, int ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200198{
Christian Königf492c172012-09-13 10:33:47 +0200199 uint64_t seq, last_seq, last_emitted;
Jerome Glissebb635562012-05-09 15:34:46 +0200200 unsigned count_loop = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200201 bool wake = false;
202
Jerome Glissebb635562012-05-09 15:34:46 +0200203 /* Note there is a scenario here for an infinite loop but it's
204 * very unlikely to happen. For it to happen, the current polling
205 * process need to be interrupted by another process and another
206 * process needs to update the last_seq btw the atomic read and
207 * xchg of the current process.
208 *
209 * More over for this to go in infinite loop there need to be
210 * continuously new fence signaled ie radeon_fence_read needs
211 * to return a different value each time for both the currently
212 * polling process and the other process that xchg the last_seq
213 * btw atomic read and xchg of the current process. And the
214 * value the other process set as last seq must be higher than
215 * the seq value we just read. Which means that current process
216 * need to be interrupted after radeon_fence_read and before
217 * atomic xchg.
218 *
219 * To be even more safe we count the number of time we loop and
220 * we bail after 10 loop just accepting the fact that we might
221 * have temporarly set the last_seq not to the true real last
222 * seq but to an older one.
223 */
224 last_seq = atomic64_read(&rdev->fence_drv[ring].last_seq);
225 do {
Christian Königf492c172012-09-13 10:33:47 +0200226 last_emitted = rdev->fence_drv[ring].sync_seq[ring];
Jerome Glissebb635562012-05-09 15:34:46 +0200227 seq = radeon_fence_read(rdev, ring);
228 seq |= last_seq & 0xffffffff00000000LL;
229 if (seq < last_seq) {
Christian Königf492c172012-09-13 10:33:47 +0200230 seq &= 0xffffffff;
231 seq |= last_emitted & 0xffffffff00000000LL;
Jerome Glissebb635562012-05-09 15:34:46 +0200232 }
Christian König36abaca2012-05-02 15:11:13 +0200233
Christian Königf492c172012-09-13 10:33:47 +0200234 if (seq <= last_seq || seq > last_emitted) {
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200235 break;
Jerome Glissebb635562012-05-09 15:34:46 +0200236 }
237 /* If we loop over we don't want to return without
238 * checking if a fence is signaled as it means that the
239 * seq we just read is different from the previous on.
240 */
241 wake = true;
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200242 last_seq = seq;
Jerome Glissebb635562012-05-09 15:34:46 +0200243 if ((count_loop++) > 10) {
244 /* We looped over too many time leave with the
245 * fact that we might have set an older fence
246 * seq then the current real last seq as signaled
247 * by the hw.
248 */
249 break;
250 }
Jerome Glissebb635562012-05-09 15:34:46 +0200251 } while (atomic64_xchg(&rdev->fence_drv[ring].last_seq, seq) > seq);
252
Christian König0bfa4b42014-08-27 15:21:58 +0200253 if (seq < last_emitted)
254 radeon_fence_schedule_check(rdev, ring);
255
256 return wake;
257}
258
259/**
260 * radeon_fence_check_lockup - check for hardware lockup
261 *
262 * @work: delayed work item
263 *
264 * Checks for fence activity and if there is none probe
265 * the hardware if a lockup occured.
266 */
267static void radeon_fence_check_lockup(struct work_struct *work)
268{
269 struct radeon_fence_driver *fence_drv;
270 struct radeon_device *rdev;
271 int ring;
272
273 fence_drv = container_of(work, struct radeon_fence_driver,
274 lockup_work.work);
275 rdev = fence_drv->rdev;
276 ring = fence_drv - &rdev->fence_drv[0];
277
278 if (!down_read_trylock(&rdev->exclusive_lock)) {
279 /* just reschedule the check if a reset is going on */
280 radeon_fence_schedule_check(rdev, ring);
281 return;
282 }
283
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100284 if (fence_drv->delayed_irq && rdev->ddev->irq_enabled) {
285 unsigned long irqflags;
286
287 fence_drv->delayed_irq = false;
288 spin_lock_irqsave(&rdev->irq.lock, irqflags);
289 radeon_irq_set(rdev);
290 spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
291 }
292
Christian König0bfa4b42014-08-27 15:21:58 +0200293 if (radeon_fence_activity(rdev, ring))
294 wake_up_all(&rdev->fence_queue);
295
296 else if (radeon_ring_is_lockup(rdev, ring, &rdev->ring[ring])) {
297
298 /* good news we believe it's a lockup */
299 dev_warn(rdev->dev, "GPU lockup (current fence id "
300 "0x%016llx last fence id 0x%016llx on ring %d)\n",
301 (uint64_t)atomic64_read(&fence_drv->last_seq),
302 fence_drv->sync_seq[ring], ring);
303
304 /* remember that we need an reset */
305 rdev->needs_reset = true;
306 wake_up_all(&rdev->fence_queue);
307 }
308 up_read(&rdev->exclusive_lock);
309}
310
311/**
312 * radeon_fence_process - process a fence
313 *
314 * @rdev: radeon_device pointer
315 * @ring: ring index the fence is associated with
316 *
317 * Checks the current fence value and wakes the fence queue
318 * if the sequence number has increased (all asics).
319 */
320void radeon_fence_process(struct radeon_device *rdev, int ring)
321{
322 if (radeon_fence_activity(rdev, ring))
Jerome Glisse0085c9502012-05-09 15:34:55 +0200323 wake_up_all(&rdev->fence_queue);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200324}
325
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400326/**
Christian Königf9eaf9a2013-10-29 20:14:47 +0100327 * radeon_fence_seq_signaled - check if a fence sequence number has signaled
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400328 *
329 * @rdev: radeon device pointer
330 * @seq: sequence number
331 * @ring: ring index the fence is associated with
332 *
Christian Königf9eaf9a2013-10-29 20:14:47 +0100333 * Check if the last signaled fence sequnce number is >= the requested
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400334 * sequence number (all asics).
335 * Returns true if the fence has signaled (current fence value
336 * is >= requested value) or false if it has not (current fence
337 * value is < the requested value. Helper function for
338 * radeon_fence_signaled().
339 */
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200340static bool radeon_fence_seq_signaled(struct radeon_device *rdev,
341 u64 seq, unsigned ring)
342{
343 if (atomic64_read(&rdev->fence_drv[ring].last_seq) >= seq) {
344 return true;
345 }
346 /* poll new last sequence at least once */
347 radeon_fence_process(rdev, ring);
348 if (atomic64_read(&rdev->fence_drv[ring].last_seq) >= seq) {
349 return true;
350 }
351 return false;
352}
353
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100354static bool radeon_fence_is_signaled(struct fence *f)
355{
356 struct radeon_fence *fence = to_radeon_fence(f);
357 struct radeon_device *rdev = fence->rdev;
358 unsigned ring = fence->ring;
359 u64 seq = fence->seq;
360
361 if (atomic64_read(&rdev->fence_drv[ring].last_seq) >= seq) {
362 return true;
363 }
364
365 if (down_read_trylock(&rdev->exclusive_lock)) {
366 radeon_fence_process(rdev, ring);
367 up_read(&rdev->exclusive_lock);
368
369 if (atomic64_read(&rdev->fence_drv[ring].last_seq) >= seq) {
370 return true;
371 }
372 }
373 return false;
374}
375
376/**
377 * radeon_fence_enable_signaling - enable signalling on fence
378 * @fence: fence
379 *
380 * This function is called with fence_queue lock held, and adds a callback
381 * to fence_queue that checks if this fence is signaled, and if so it
382 * signals the fence and removes itself.
383 */
384static bool radeon_fence_enable_signaling(struct fence *f)
385{
386 struct radeon_fence *fence = to_radeon_fence(f);
387 struct radeon_device *rdev = fence->rdev;
388
389 if (atomic64_read(&rdev->fence_drv[fence->ring].last_seq) >= fence->seq)
390 return false;
391
392 if (down_read_trylock(&rdev->exclusive_lock)) {
393 radeon_irq_kms_sw_irq_get(rdev, fence->ring);
394
395 if (radeon_fence_activity(rdev, fence->ring))
396 wake_up_all_locked(&rdev->fence_queue);
397
398 /* did fence get signaled after we enabled the sw irq? */
399 if (atomic64_read(&rdev->fence_drv[fence->ring].last_seq) >= fence->seq) {
400 radeon_irq_kms_sw_irq_put(rdev, fence->ring);
401 up_read(&rdev->exclusive_lock);
402 return false;
403 }
404
405 up_read(&rdev->exclusive_lock);
406 } else {
407 /* we're probably in a lockup, lets not fiddle too much */
408 if (radeon_irq_kms_sw_irq_get_delayed(rdev, fence->ring))
409 rdev->fence_drv[fence->ring].delayed_irq = true;
410 radeon_fence_schedule_check(rdev, fence->ring);
411 }
412
413 fence->fence_wake.flags = 0;
414 fence->fence_wake.private = NULL;
415 fence->fence_wake.func = radeon_fence_check_signaled;
416 __add_wait_queue(&rdev->fence_queue, &fence->fence_wake);
417 fence_get(f);
418
419 FENCE_TRACE(&fence->base, "armed on ring %i!\n", fence->ring);
420 return true;
421}
422
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400423/**
424 * radeon_fence_signaled - check if a fence has signaled
425 *
426 * @fence: radeon fence object
427 *
428 * Check if the requested fence has signaled (all asics).
429 * Returns true if the fence has signaled or false if it has not.
430 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200431bool radeon_fence_signaled(struct radeon_fence *fence)
432{
Christian Königd6d5c5b2014-08-27 15:22:00 +0200433 if (!fence)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200434 return true;
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100435
436 if (radeon_fence_seq_signaled(fence->rdev, fence->seq, fence->ring)) {
437 int ret;
438
439 ret = fence_signal(&fence->base);
440 if (!ret)
441 FENCE_TRACE(&fence->base, "signaled from radeon_fence_signaled\n");
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200442 return true;
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100443 }
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200444 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200445}
446
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400447/**
Christian Königf9eaf9a2013-10-29 20:14:47 +0100448 * radeon_fence_any_seq_signaled - check if any sequence number is signaled
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400449 *
450 * @rdev: radeon device pointer
Christian Königf9eaf9a2013-10-29 20:14:47 +0100451 * @seq: sequence numbers
452 *
453 * Check if the last signaled fence sequnce number is >= the requested
454 * sequence number (all asics).
455 * Returns true if any has signaled (current value is >= requested value)
456 * or false if it has not. Helper function for radeon_fence_wait_seq.
457 */
458static bool radeon_fence_any_seq_signaled(struct radeon_device *rdev, u64 *seq)
459{
460 unsigned i;
461
462 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
463 if (seq[i] && radeon_fence_seq_signaled(rdev, seq[i], i))
464 return true;
465 }
466 return false;
467}
468
469/**
Maarten Lankhorst9867d002014-08-27 15:21:59 +0200470 * radeon_fence_wait_seq_timeout - wait for a specific sequence numbers
Christian Königf9eaf9a2013-10-29 20:14:47 +0100471 *
472 * @rdev: radeon device pointer
473 * @target_seq: sequence number(s) we want to wait for
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400474 * @intr: use interruptable sleep
Maarten Lankhorst9867d002014-08-27 15:21:59 +0200475 * @timeout: maximum time to wait, or MAX_SCHEDULE_TIMEOUT for infinite wait
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400476 *
Christian Königf9eaf9a2013-10-29 20:14:47 +0100477 * Wait for the requested sequence number(s) to be written by any ring
478 * (all asics). Sequnce number array is indexed by ring id.
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400479 * @intr selects whether to use interruptable (true) or non-interruptable
480 * (false) sleep when waiting for the sequence number. Helper function
Christian Königf9eaf9a2013-10-29 20:14:47 +0100481 * for radeon_fence_wait_*().
Maarten Lankhorst9867d002014-08-27 15:21:59 +0200482 * Returns remaining time if the sequence number has passed, 0 when
483 * the wait timeout, or an error for all other cases.
Christian Königf9eaf9a2013-10-29 20:14:47 +0100484 * -EDEADLK is returned when a GPU lockup has been detected.
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400485 */
Maarten Lankhorst9867d002014-08-27 15:21:59 +0200486static long radeon_fence_wait_seq_timeout(struct radeon_device *rdev,
487 u64 *target_seq, bool intr,
488 long timeout)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200489{
Christian König0bfa4b42014-08-27 15:21:58 +0200490 long r;
491 int i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200492
Christian König0bfa4b42014-08-27 15:21:58 +0200493 if (radeon_fence_any_seq_signaled(rdev, target_seq))
Maarten Lankhorst9867d002014-08-27 15:21:59 +0200494 return timeout;
Christian Königf9eaf9a2013-10-29 20:14:47 +0100495
Christian König0bfa4b42014-08-27 15:21:58 +0200496 /* enable IRQs and tracing */
497 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
498 if (!target_seq[i])
499 continue;
Christian Königf9eaf9a2013-10-29 20:14:47 +0100500
Christian König0bfa4b42014-08-27 15:21:58 +0200501 trace_radeon_fence_wait_begin(rdev->ddev, i, target_seq[i]);
502 radeon_irq_kms_sw_irq_get(rdev, i);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200503 }
Christian König0bfa4b42014-08-27 15:21:58 +0200504
505 if (intr) {
506 r = wait_event_interruptible_timeout(rdev->fence_queue, (
507 radeon_fence_any_seq_signaled(rdev, target_seq)
Maarten Lankhorst9867d002014-08-27 15:21:59 +0200508 || rdev->needs_reset), timeout);
Christian König0bfa4b42014-08-27 15:21:58 +0200509 } else {
510 r = wait_event_timeout(rdev->fence_queue, (
511 radeon_fence_any_seq_signaled(rdev, target_seq)
Maarten Lankhorst9867d002014-08-27 15:21:59 +0200512 || rdev->needs_reset), timeout);
Christian König0bfa4b42014-08-27 15:21:58 +0200513 }
514
515 if (rdev->needs_reset)
516 r = -EDEADLK;
517
518 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
519 if (!target_seq[i])
520 continue;
521
522 radeon_irq_kms_sw_irq_put(rdev, i);
523 trace_radeon_fence_wait_end(rdev->ddev, i, target_seq[i]);
524 }
525
Maarten Lankhorst9867d002014-08-27 15:21:59 +0200526 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200527}
528
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400529/**
530 * radeon_fence_wait - wait for a fence to signal
531 *
532 * @fence: radeon fence object
Maarten Lankhorst9867d002014-08-27 15:21:59 +0200533 * @intr: use interruptible sleep
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400534 *
535 * Wait for the requested fence to signal (all asics).
536 * @intr selects whether to use interruptable (true) or non-interruptable
537 * (false) sleep when waiting for the fence.
538 * Returns 0 if the fence has passed, error for all other cases.
539 */
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200540int radeon_fence_wait(struct radeon_fence *fence, bool intr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200541{
Christian Königf9eaf9a2013-10-29 20:14:47 +0100542 uint64_t seq[RADEON_NUM_RINGS] = {};
Maarten Lankhorst9867d002014-08-27 15:21:59 +0200543 long r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200544
Maarten Lankhorst392a2502014-09-25 12:39:38 +0200545 /*
546 * This function should not be called on !radeon fences.
547 * If this is the case, it would mean this function can
548 * also be called on radeon fences belonging to another card.
549 * exclusive_lock is not held in that case.
550 */
551 if (WARN_ON_ONCE(!to_radeon_fence(&fence->base)))
552 return fence_wait(&fence->base, intr);
553
Christian Königf9eaf9a2013-10-29 20:14:47 +0100554 seq[fence->ring] = fence->seq;
Maarten Lankhorst9867d002014-08-27 15:21:59 +0200555 r = radeon_fence_wait_seq_timeout(fence->rdev, seq, intr, MAX_SCHEDULE_TIMEOUT);
556 if (r < 0) {
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200557 return r;
Maarten Lankhorst9867d002014-08-27 15:21:59 +0200558 }
Christian Königf9eaf9a2013-10-29 20:14:47 +0100559
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100560 r = fence_signal(&fence->base);
561 if (!r)
562 FENCE_TRACE(&fence->base, "signaled from fence_wait\n");
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200563 return 0;
564}
565
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400566/**
567 * radeon_fence_wait_any - wait for a fence to signal on any ring
568 *
569 * @rdev: radeon device pointer
570 * @fences: radeon fence object(s)
571 * @intr: use interruptable sleep
572 *
573 * Wait for any requested fence to signal (all asics). Fence
574 * array is indexed by ring id. @intr selects whether to use
575 * interruptable (true) or non-interruptable (false) sleep when
576 * waiting for the fences. Used by the suballocator.
577 * Returns 0 if any fence has passed, error for all other cases.
578 */
Jerome Glisse0085c9502012-05-09 15:34:55 +0200579int radeon_fence_wait_any(struct radeon_device *rdev,
580 struct radeon_fence **fences,
581 bool intr)
582{
583 uint64_t seq[RADEON_NUM_RINGS];
Christian Königf9eaf9a2013-10-29 20:14:47 +0100584 unsigned i, num_rings = 0;
Maarten Lankhorst9867d002014-08-27 15:21:59 +0200585 long r;
Jerome Glisse0085c9502012-05-09 15:34:55 +0200586
587 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
588 seq[i] = 0;
589
590 if (!fences[i]) {
591 continue;
592 }
593
Christian König876dc9f2012-05-08 14:24:01 +0200594 seq[i] = fences[i]->seq;
Christian Königf9eaf9a2013-10-29 20:14:47 +0100595 ++num_rings;
Jerome Glisse0085c9502012-05-09 15:34:55 +0200596 }
597
Christian Königf9eaf9a2013-10-29 20:14:47 +0100598 /* nothing to wait for ? */
599 if (num_rings == 0)
600 return -ENOENT;
601
Maarten Lankhorst9867d002014-08-27 15:21:59 +0200602 r = radeon_fence_wait_seq_timeout(rdev, seq, intr, MAX_SCHEDULE_TIMEOUT);
603 if (r < 0) {
Jerome Glisse0085c9502012-05-09 15:34:55 +0200604 return r;
605 }
606 return 0;
607}
608
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400609/**
Christian König37615522014-02-18 15:58:31 +0100610 * radeon_fence_wait_next - wait for the next fence to signal
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400611 *
612 * @rdev: radeon device pointer
613 * @ring: ring index the fence is associated with
614 *
615 * Wait for the next fence on the requested ring to signal (all asics).
616 * Returns 0 if the next fence has passed, error for all other cases.
617 * Caller must hold ring lock.
618 */
Christian König37615522014-02-18 15:58:31 +0100619int radeon_fence_wait_next(struct radeon_device *rdev, int ring)
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200620{
Christian Königf9eaf9a2013-10-29 20:14:47 +0100621 uint64_t seq[RADEON_NUM_RINGS] = {};
Maarten Lankhorst9867d002014-08-27 15:21:59 +0200622 long r;
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200623
Christian Königf9eaf9a2013-10-29 20:14:47 +0100624 seq[ring] = atomic64_read(&rdev->fence_drv[ring].last_seq) + 1ULL;
625 if (seq[ring] >= rdev->fence_drv[ring].sync_seq[ring]) {
Christian König8a47cc92012-05-09 15:34:48 +0200626 /* nothing to wait for, last_seq is
627 already the last emited fence */
628 return -ENOENT;
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200629 }
Maarten Lankhorst9867d002014-08-27 15:21:59 +0200630 r = radeon_fence_wait_seq_timeout(rdev, seq, false, MAX_SCHEDULE_TIMEOUT);
631 if (r < 0)
632 return r;
633 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200634}
635
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400636/**
Christian König37615522014-02-18 15:58:31 +0100637 * radeon_fence_wait_empty - wait for all fences to signal
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400638 *
639 * @rdev: radeon device pointer
640 * @ring: ring index the fence is associated with
641 *
642 * Wait for all fences on the requested ring to signal (all asics).
643 * Returns 0 if the fences have passed, error for all other cases.
644 * Caller must hold ring lock.
645 */
Christian König37615522014-02-18 15:58:31 +0100646int radeon_fence_wait_empty(struct radeon_device *rdev, int ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200647{
Christian Königf9eaf9a2013-10-29 20:14:47 +0100648 uint64_t seq[RADEON_NUM_RINGS] = {};
Maarten Lankhorst9867d002014-08-27 15:21:59 +0200649 long r;
Christian König7ecc45e2012-06-29 11:33:12 +0200650
Christian Königf9eaf9a2013-10-29 20:14:47 +0100651 seq[ring] = rdev->fence_drv[ring].sync_seq[ring];
Christian König721529b2013-11-05 14:09:54 +0100652 if (!seq[ring])
653 return 0;
654
Maarten Lankhorst9867d002014-08-27 15:21:59 +0200655 r = radeon_fence_wait_seq_timeout(rdev, seq, false, MAX_SCHEDULE_TIMEOUT);
656 if (r < 0) {
Christian Königf9eaf9a2013-10-29 20:14:47 +0100657 if (r == -EDEADLK)
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500658 return -EDEADLK;
Christian Königf9eaf9a2013-10-29 20:14:47 +0100659
Maarten Lankhorst9867d002014-08-27 15:21:59 +0200660 dev_err(rdev->dev, "error waiting for ring[%d] to become idle (%ld)\n",
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500661 ring, r);
Christian König7ecc45e2012-06-29 11:33:12 +0200662 }
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500663 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200664}
665
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400666/**
667 * radeon_fence_ref - take a ref on a fence
668 *
669 * @fence: radeon fence object
670 *
671 * Take a reference on a fence (all asics).
672 * Returns the fence.
673 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200674struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence)
675{
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100676 fence_get(&fence->base);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200677 return fence;
678}
679
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400680/**
681 * radeon_fence_unref - remove a ref on a fence
682 *
683 * @fence: radeon fence object
684 *
685 * Remove a reference on a fence (all asics).
686 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200687void radeon_fence_unref(struct radeon_fence **fence)
688{
689 struct radeon_fence *tmp = *fence;
690
691 *fence = NULL;
692 if (tmp) {
Maarten Lankhorst954605c2014-01-09 11:03:12 +0100693 fence_put(&tmp->base);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200694 }
695}
696
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400697/**
698 * radeon_fence_count_emitted - get the count of emitted fences
699 *
700 * @rdev: radeon device pointer
701 * @ring: ring index the fence is associated with
702 *
703 * Get the number of fences emitted on the requested ring (all asics).
704 * Returns the number of emitted fences on the ring. Used by the
705 * dynpm code to ring track activity.
706 */
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200707unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200708{
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200709 uint64_t emitted;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200710
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200711 /* We are not protected by ring lock when reading the last sequence
712 * but it's ok to report slightly wrong fence count here.
713 */
Jerome Glisse0085c9502012-05-09 15:34:55 +0200714 radeon_fence_process(rdev, ring);
Christian König68e250b2012-05-10 15:57:31 +0200715 emitted = rdev->fence_drv[ring].sync_seq[ring]
716 - atomic64_read(&rdev->fence_drv[ring].last_seq);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200717 /* to avoid 32bits warp around */
718 if (emitted > 0x10000000) {
719 emitted = 0x10000000;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200720 }
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200721 return (unsigned)emitted;
Christian König47492a22011-10-20 12:38:09 +0200722}
723
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400724/**
725 * radeon_fence_need_sync - do we need a semaphore
726 *
727 * @fence: radeon fence object
728 * @dst_ring: which ring to check against
729 *
730 * Check if the fence needs to be synced against another ring
731 * (all asics). If so, we need to emit a semaphore.
732 * Returns true if we need to sync with another ring, false if
733 * not.
734 */
Christian König68e250b2012-05-10 15:57:31 +0200735bool radeon_fence_need_sync(struct radeon_fence *fence, int dst_ring)
736{
737 struct radeon_fence_driver *fdrv;
738
739 if (!fence) {
740 return false;
741 }
742
743 if (fence->ring == dst_ring) {
744 return false;
745 }
746
747 /* we are protected by the ring mutex */
748 fdrv = &fence->rdev->fence_drv[dst_ring];
749 if (fence->seq <= fdrv->sync_seq[fence->ring]) {
750 return false;
751 }
752
753 return true;
754}
755
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400756/**
757 * radeon_fence_note_sync - record the sync point
758 *
759 * @fence: radeon fence object
760 * @dst_ring: which ring to check against
761 *
762 * Note the sequence number at which point the fence will
763 * be synced with the requested ring (all asics).
764 */
Christian König68e250b2012-05-10 15:57:31 +0200765void radeon_fence_note_sync(struct radeon_fence *fence, int dst_ring)
766{
767 struct radeon_fence_driver *dst, *src;
768 unsigned i;
769
770 if (!fence) {
771 return;
772 }
773
774 if (fence->ring == dst_ring) {
775 return;
776 }
777
778 /* we are protected by the ring mutex */
779 src = &fence->rdev->fence_drv[fence->ring];
780 dst = &fence->rdev->fence_drv[dst_ring];
781 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
782 if (i == dst_ring) {
783 continue;
784 }
785 dst->sync_seq[i] = max(dst->sync_seq[i], src->sync_seq[i]);
786 }
787}
788
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400789/**
790 * radeon_fence_driver_start_ring - make the fence driver
791 * ready for use on the requested ring.
792 *
793 * @rdev: radeon device pointer
794 * @ring: ring index to start the fence driver on
795 *
796 * Make the fence driver ready for processing (all asics).
797 * Not all asics have all rings, so each asic will only
798 * start the fence driver on the rings it has.
799 * Returns 0 for success, errors for failure.
800 */
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000801int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200802{
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000803 uint64_t index;
804 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200805
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000806 radeon_scratch_free(rdev, rdev->fence_drv[ring].scratch_reg);
Jerome Glisse86a18812012-12-12 16:43:15 -0500807 if (rdev->wb.use_event || !radeon_ring_supports_scratch_reg(rdev, &rdev->ring[ring])) {
Christian König581bc3a2013-04-24 14:11:09 +0200808 rdev->fence_drv[ring].scratch_reg = 0;
Christian Königf2ba57b2013-04-08 12:41:29 +0200809 if (ring != R600_RING_TYPE_UVD_INDEX) {
Christian Königf2ba57b2013-04-08 12:41:29 +0200810 index = R600_WB_EVENT_OFFSET + ring * 4;
811 rdev->fence_drv[ring].cpu_addr = &rdev->wb.wb[index/4];
812 rdev->fence_drv[ring].gpu_addr = rdev->wb.gpu_addr +
813 index;
814
815 } else {
816 /* put fence directly behind firmware */
Christian König4ad9c1c2013-08-05 14:10:55 +0200817 index = ALIGN(rdev->uvd_fw->size, 8);
Christian Königd7c605a2013-04-14 12:47:59 +0200818 rdev->fence_drv[ring].cpu_addr = rdev->uvd.cpu_addr + index;
819 rdev->fence_drv[ring].gpu_addr = rdev->uvd.gpu_addr + index;
Christian Königf2ba57b2013-04-08 12:41:29 +0200820 }
821
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000822 } else {
Alex Deucher74652802011-08-25 13:39:48 -0400823 r = radeon_scratch_get(rdev, &rdev->fence_drv[ring].scratch_reg);
824 if (r) {
825 dev_err(rdev->dev, "fence failed to get scratch register\n");
Alex Deucher74652802011-08-25 13:39:48 -0400826 return r;
827 }
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000828 index = RADEON_WB_SCRATCH_OFFSET +
829 rdev->fence_drv[ring].scratch_reg -
830 rdev->scratch.reg_base;
Christian Königf2ba57b2013-04-08 12:41:29 +0200831 rdev->fence_drv[ring].cpu_addr = &rdev->wb.wb[index/4];
832 rdev->fence_drv[ring].gpu_addr = rdev->wb.gpu_addr + index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200833 }
Christian König31be6182012-07-07 13:10:39 +0200834 radeon_fence_write(rdev, atomic64_read(&rdev->fence_drv[ring].last_seq), ring);
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000835 rdev->fence_drv[ring].initialized = true;
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200836 dev_info(rdev->dev, "fence driver on ring %d use gpu addr 0x%016llx and cpu addr 0x%p\n",
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000837 ring, rdev->fence_drv[ring].gpu_addr, rdev->fence_drv[ring].cpu_addr);
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000838 return 0;
839}
840
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400841/**
842 * radeon_fence_driver_init_ring - init the fence driver
843 * for the requested ring.
844 *
845 * @rdev: radeon device pointer
846 * @ring: ring index to start the fence driver on
847 *
848 * Init the fence driver for the requested ring (all asics).
849 * Helper function for radeon_fence_driver_init().
850 */
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000851static void radeon_fence_driver_init_ring(struct radeon_device *rdev, int ring)
852{
Christian König68e250b2012-05-10 15:57:31 +0200853 int i;
854
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000855 rdev->fence_drv[ring].scratch_reg = -1;
856 rdev->fence_drv[ring].cpu_addr = NULL;
857 rdev->fence_drv[ring].gpu_addr = 0;
Christian König68e250b2012-05-10 15:57:31 +0200858 for (i = 0; i < RADEON_NUM_RINGS; ++i)
859 rdev->fence_drv[ring].sync_seq[i] = 0;
Jerome Glissebb635562012-05-09 15:34:46 +0200860 atomic64_set(&rdev->fence_drv[ring].last_seq, 0);
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000861 rdev->fence_drv[ring].initialized = false;
Christian König0bfa4b42014-08-27 15:21:58 +0200862 INIT_DELAYED_WORK(&rdev->fence_drv[ring].lockup_work,
863 radeon_fence_check_lockup);
864 rdev->fence_drv[ring].rdev = rdev;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000865}
866
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400867/**
868 * radeon_fence_driver_init - init the fence driver
869 * for all possible rings.
870 *
871 * @rdev: radeon device pointer
872 *
873 * Init the fence driver for all possible rings (all asics).
874 * Not all asics have all rings, so each asic will only
875 * start the fence driver on the rings it has using
876 * radeon_fence_driver_start_ring().
877 * Returns 0 for success.
878 */
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000879int radeon_fence_driver_init(struct radeon_device *rdev)
880{
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000881 int ring;
882
Jerome Glisse0085c9502012-05-09 15:34:55 +0200883 init_waitqueue_head(&rdev->fence_queue);
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000884 for (ring = 0; ring < RADEON_NUM_RINGS; ring++) {
885 radeon_fence_driver_init_ring(rdev, ring);
Alex Deucher74652802011-08-25 13:39:48 -0400886 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200887 if (radeon_debugfs_fence_init(rdev)) {
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100888 dev_err(rdev->dev, "fence debugfs file creation failed\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200889 }
890 return 0;
891}
892
Alex Deucherd66b7ec2012-07-17 14:02:37 -0400893/**
894 * radeon_fence_driver_fini - tear down the fence driver
895 * for all possible rings.
896 *
897 * @rdev: radeon device pointer
898 *
899 * Tear down the fence driver for all possible rings (all asics).
900 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200901void radeon_fence_driver_fini(struct radeon_device *rdev)
902{
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500903 int ring, r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200904
Christian König8a47cc92012-05-09 15:34:48 +0200905 mutex_lock(&rdev->ring_lock);
Alex Deucher74652802011-08-25 13:39:48 -0400906 for (ring = 0; ring < RADEON_NUM_RINGS; ring++) {
907 if (!rdev->fence_drv[ring].initialized)
908 continue;
Christian König37615522014-02-18 15:58:31 +0100909 r = radeon_fence_wait_empty(rdev, ring);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500910 if (r) {
911 /* no need to trigger GPU reset as we are unloading */
Christian Königeb98c702014-08-27 15:21:56 +0200912 radeon_fence_driver_force_completion(rdev, ring);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500913 }
Christian König0bfa4b42014-08-27 15:21:58 +0200914 cancel_delayed_work_sync(&rdev->fence_drv[ring].lockup_work);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200915 wake_up_all(&rdev->fence_queue);
Alex Deucher74652802011-08-25 13:39:48 -0400916 radeon_scratch_free(rdev, rdev->fence_drv[ring].scratch_reg);
Alex Deucher74652802011-08-25 13:39:48 -0400917 rdev->fence_drv[ring].initialized = false;
918 }
Christian König8a47cc92012-05-09 15:34:48 +0200919 mutex_unlock(&rdev->ring_lock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200920}
921
Jerome Glisse76903b92012-12-17 10:29:06 -0500922/**
923 * radeon_fence_driver_force_completion - force all fence waiter to complete
924 *
925 * @rdev: radeon device pointer
Christian Königeb98c702014-08-27 15:21:56 +0200926 * @ring: the ring to complete
Jerome Glisse76903b92012-12-17 10:29:06 -0500927 *
928 * In case of GPU reset failure make sure no process keep waiting on fence
929 * that will never complete.
930 */
Christian Königeb98c702014-08-27 15:21:56 +0200931void radeon_fence_driver_force_completion(struct radeon_device *rdev, int ring)
Jerome Glisse76903b92012-12-17 10:29:06 -0500932{
Christian König0bfa4b42014-08-27 15:21:58 +0200933 if (rdev->fence_drv[ring].initialized) {
Jerome Glisse76903b92012-12-17 10:29:06 -0500934 radeon_fence_write(rdev, rdev->fence_drv[ring].sync_seq[ring], ring);
Christian König0bfa4b42014-08-27 15:21:58 +0200935 cancel_delayed_work_sync(&rdev->fence_drv[ring].lockup_work);
936 }
Jerome Glisse76903b92012-12-17 10:29:06 -0500937}
938
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200939
940/*
941 * Fence debugfs
942 */
943#if defined(CONFIG_DEBUG_FS)
944static int radeon_debugfs_fence_info(struct seq_file *m, void *data)
945{
946 struct drm_info_node *node = (struct drm_info_node *)m->private;
947 struct drm_device *dev = node->minor->dev;
948 struct radeon_device *rdev = dev->dev_private;
Christian König68e250b2012-05-10 15:57:31 +0200949 int i, j;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200950
Alex Deucher74652802011-08-25 13:39:48 -0400951 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
952 if (!rdev->fence_drv[i].initialized)
953 continue;
954
Christian Könige290b632013-12-12 09:42:39 +0100955 radeon_fence_process(rdev, i);
956
Alex Deucher74652802011-08-25 13:39:48 -0400957 seq_printf(m, "--- ring %d ---\n", i);
Dave Airlied3029b42012-05-09 17:27:29 +0100958 seq_printf(m, "Last signaled fence 0x%016llx\n",
959 (unsigned long long)atomic64_read(&rdev->fence_drv[i].last_seq));
Christian König68e250b2012-05-10 15:57:31 +0200960 seq_printf(m, "Last emitted 0x%016llx\n",
961 rdev->fence_drv[i].sync_seq[i]);
962
963 for (j = 0; j < RADEON_NUM_RINGS; ++j) {
964 if (i != j && rdev->fence_drv[j].initialized)
965 seq_printf(m, "Last sync to ring %d 0x%016llx\n",
966 j, rdev->fence_drv[i].sync_seq[j]);
967 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200968 }
969 return 0;
970}
971
Christian König478b6e72014-06-02 17:33:10 +0200972/**
973 * radeon_debugfs_gpu_reset - manually trigger a gpu reset
974 *
975 * Manually trigger a gpu reset at the next fence wait.
976 */
977static int radeon_debugfs_gpu_reset(struct seq_file *m, void *data)
978{
979 struct drm_info_node *node = (struct drm_info_node *) m->private;
980 struct drm_device *dev = node->minor->dev;
981 struct radeon_device *rdev = dev->dev_private;
982
983 down_read(&rdev->exclusive_lock);
984 seq_printf(m, "%d\n", rdev->needs_reset);
985 rdev->needs_reset = true;
Christian Königf0d970b2014-08-27 15:21:53 +0200986 wake_up_all(&rdev->fence_queue);
Christian König478b6e72014-06-02 17:33:10 +0200987 up_read(&rdev->exclusive_lock);
988
989 return 0;
990}
991
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200992static struct drm_info_list radeon_debugfs_fence_list[] = {
993 {"radeon_fence_info", &radeon_debugfs_fence_info, 0, NULL},
Christian König478b6e72014-06-02 17:33:10 +0200994 {"radeon_gpu_reset", &radeon_debugfs_gpu_reset, 0, NULL}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200995};
996#endif
997
998int radeon_debugfs_fence_init(struct radeon_device *rdev)
999{
1000#if defined(CONFIG_DEBUG_FS)
Christian König478b6e72014-06-02 17:33:10 +02001001 return radeon_debugfs_add_files(rdev, radeon_debugfs_fence_list, 2);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001002#else
1003 return 0;
1004#endif
1005}
Maarten Lankhorst954605c2014-01-09 11:03:12 +01001006
1007static const char *radeon_fence_get_driver_name(struct fence *fence)
1008{
1009 return "radeon";
1010}
1011
1012static const char *radeon_fence_get_timeline_name(struct fence *f)
1013{
1014 struct radeon_fence *fence = to_radeon_fence(f);
1015 switch (fence->ring) {
1016 case RADEON_RING_TYPE_GFX_INDEX: return "radeon.gfx";
1017 case CAYMAN_RING_TYPE_CP1_INDEX: return "radeon.cp1";
1018 case CAYMAN_RING_TYPE_CP2_INDEX: return "radeon.cp2";
1019 case R600_RING_TYPE_DMA_INDEX: return "radeon.dma";
1020 case CAYMAN_RING_TYPE_DMA1_INDEX: return "radeon.dma1";
1021 case R600_RING_TYPE_UVD_INDEX: return "radeon.uvd";
1022 case TN_RING_TYPE_VCE1_INDEX: return "radeon.vce1";
1023 case TN_RING_TYPE_VCE2_INDEX: return "radeon.vce2";
1024 default: WARN_ON_ONCE(1); return "radeon.unk";
1025 }
1026}
1027
1028static inline bool radeon_test_signaled(struct radeon_fence *fence)
1029{
1030 return test_bit(FENCE_FLAG_SIGNALED_BIT, &fence->base.flags);
1031}
1032
Maarten Lankhorstb6610102015-03-03 09:56:42 +01001033struct radeon_wait_cb {
1034 struct fence_cb base;
1035 struct task_struct *task;
1036};
1037
1038static void
1039radeon_fence_wait_cb(struct fence *fence, struct fence_cb *cb)
1040{
1041 struct radeon_wait_cb *wait =
1042 container_of(cb, struct radeon_wait_cb, base);
1043
1044 wake_up_process(wait->task);
1045}
1046
Maarten Lankhorst954605c2014-01-09 11:03:12 +01001047static signed long radeon_fence_default_wait(struct fence *f, bool intr,
1048 signed long t)
1049{
1050 struct radeon_fence *fence = to_radeon_fence(f);
1051 struct radeon_device *rdev = fence->rdev;
Maarten Lankhorstb6610102015-03-03 09:56:42 +01001052 struct radeon_wait_cb cb;
Maarten Lankhorst954605c2014-01-09 11:03:12 +01001053
Maarten Lankhorstb6610102015-03-03 09:56:42 +01001054 cb.task = current;
Maarten Lankhorst954605c2014-01-09 11:03:12 +01001055
Maarten Lankhorstb6610102015-03-03 09:56:42 +01001056 if (fence_add_callback(f, &cb.base, radeon_fence_wait_cb))
1057 return t;
Maarten Lankhorst954605c2014-01-09 11:03:12 +01001058
Maarten Lankhorstb6610102015-03-03 09:56:42 +01001059 while (t > 0) {
1060 if (intr)
1061 set_current_state(TASK_INTERRUPTIBLE);
1062 else
1063 set_current_state(TASK_UNINTERRUPTIBLE);
Maarten Lankhorst954605c2014-01-09 11:03:12 +01001064
Maarten Lankhorstb6610102015-03-03 09:56:42 +01001065 /*
1066 * radeon_test_signaled must be called after
1067 * set_current_state to prevent a race with wake_up_process
1068 */
1069 if (radeon_test_signaled(fence))
1070 break;
1071
1072 if (rdev->needs_reset) {
1073 t = -EDEADLK;
1074 break;
1075 }
1076
1077 t = schedule_timeout(t);
1078
1079 if (t > 0 && intr && signal_pending(current))
1080 t = -ERESTARTSYS;
1081 }
1082
1083 __set_current_state(TASK_RUNNING);
1084 fence_remove_callback(f, &cb.base);
1085
Maarten Lankhorst954605c2014-01-09 11:03:12 +01001086 return t;
1087}
1088
1089const struct fence_ops radeon_fence_ops = {
1090 .get_driver_name = radeon_fence_get_driver_name,
1091 .get_timeline_name = radeon_fence_get_timeline_name,
1092 .enable_signaling = radeon_fence_enable_signaling,
1093 .signaled = radeon_fence_is_signaled,
1094 .wait = radeon_fence_default_wait,
1095 .release = NULL,
1096};