Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 1 | #ifndef _ARM_HW_BREAKPOINT_H |
| 2 | #define _ARM_HW_BREAKPOINT_H |
| 3 | |
| 4 | #ifdef __KERNEL__ |
Will Deacon | 864232f | 2010-09-03 10:42:55 +0100 | [diff] [blame] | 5 | |
| 6 | struct task_struct; |
| 7 | |
| 8 | #ifdef CONFIG_HAVE_HW_BREAKPOINT |
| 9 | |
Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 10 | struct arch_hw_breakpoint_ctrl { |
| 11 | u32 __reserved : 9, |
| 12 | mismatch : 1, |
| 13 | : 9, |
| 14 | len : 8, |
| 15 | type : 2, |
| 16 | privilege : 2, |
| 17 | enabled : 1; |
| 18 | }; |
| 19 | |
| 20 | struct arch_hw_breakpoint { |
| 21 | u32 address; |
| 22 | u32 trigger; |
Will Deacon | 9ebb3cb | 2010-12-01 14:12:13 +0000 | [diff] [blame] | 23 | struct arch_hw_breakpoint_ctrl step_ctrl; |
| 24 | struct arch_hw_breakpoint_ctrl ctrl; |
Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 25 | }; |
| 26 | |
| 27 | static inline u32 encode_ctrl_reg(struct arch_hw_breakpoint_ctrl ctrl) |
| 28 | { |
| 29 | return (ctrl.mismatch << 22) | (ctrl.len << 5) | (ctrl.type << 3) | |
| 30 | (ctrl.privilege << 1) | ctrl.enabled; |
| 31 | } |
| 32 | |
| 33 | static inline void decode_ctrl_reg(u32 reg, |
| 34 | struct arch_hw_breakpoint_ctrl *ctrl) |
| 35 | { |
| 36 | ctrl->enabled = reg & 0x1; |
| 37 | reg >>= 1; |
| 38 | ctrl->privilege = reg & 0x3; |
| 39 | reg >>= 2; |
| 40 | ctrl->type = reg & 0x3; |
| 41 | reg >>= 2; |
| 42 | ctrl->len = reg & 0xff; |
| 43 | reg >>= 17; |
| 44 | ctrl->mismatch = reg & 0x1; |
| 45 | } |
| 46 | |
| 47 | /* Debug architecture numbers. */ |
| 48 | #define ARM_DEBUG_ARCH_RESERVED 0 /* In case of ptrace ABI updates. */ |
| 49 | #define ARM_DEBUG_ARCH_V6 1 |
| 50 | #define ARM_DEBUG_ARCH_V6_1 2 |
| 51 | #define ARM_DEBUG_ARCH_V7_ECP14 3 |
| 52 | #define ARM_DEBUG_ARCH_V7_MM 4 |
| 53 | |
| 54 | /* Breakpoint */ |
| 55 | #define ARM_BREAKPOINT_EXECUTE 0 |
| 56 | |
| 57 | /* Watchpoints */ |
| 58 | #define ARM_BREAKPOINT_LOAD 1 |
| 59 | #define ARM_BREAKPOINT_STORE 2 |
| 60 | |
| 61 | /* Privilege Levels */ |
| 62 | #define ARM_BREAKPOINT_PRIV 1 |
| 63 | #define ARM_BREAKPOINT_USER 2 |
| 64 | |
| 65 | /* Lengths */ |
| 66 | #define ARM_BREAKPOINT_LEN_1 0x1 |
| 67 | #define ARM_BREAKPOINT_LEN_2 0x3 |
| 68 | #define ARM_BREAKPOINT_LEN_4 0xf |
| 69 | #define ARM_BREAKPOINT_LEN_8 0xff |
| 70 | |
| 71 | /* Limits */ |
| 72 | #define ARM_MAX_BRP 16 |
| 73 | #define ARM_MAX_WRP 16 |
| 74 | #define ARM_MAX_HBP_SLOTS (ARM_MAX_BRP + ARM_MAX_WRP) |
| 75 | |
| 76 | /* DSCR method of entry bits. */ |
| 77 | #define ARM_DSCR_MOE(x) ((x >> 2) & 0xf) |
| 78 | #define ARM_ENTRY_BREAKPOINT 0x1 |
| 79 | #define ARM_ENTRY_ASYNC_WATCHPOINT 0x2 |
| 80 | #define ARM_ENTRY_SYNC_WATCHPOINT 0xa |
| 81 | |
| 82 | /* DSCR monitor/halting bits. */ |
| 83 | #define ARM_DSCR_HDBGEN (1 << 14) |
| 84 | #define ARM_DSCR_MDBGEN (1 << 15) |
| 85 | |
| 86 | /* opcode2 numbers for the co-processor instructions. */ |
| 87 | #define ARM_OP2_BVR 4 |
| 88 | #define ARM_OP2_BCR 5 |
| 89 | #define ARM_OP2_WVR 6 |
| 90 | #define ARM_OP2_WCR 7 |
| 91 | |
| 92 | /* Base register numbers for the debug registers. */ |
| 93 | #define ARM_BASE_BVR 64 |
| 94 | #define ARM_BASE_BCR 80 |
| 95 | #define ARM_BASE_WVR 96 |
| 96 | #define ARM_BASE_WCR 112 |
| 97 | |
| 98 | /* Accessor macros for the debug registers. */ |
| 99 | #define ARM_DBG_READ(M, OP2, VAL) do {\ |
| 100 | asm volatile("mrc p14, 0, %0, c0," #M ", " #OP2 : "=r" (VAL));\ |
| 101 | } while (0) |
| 102 | |
| 103 | #define ARM_DBG_WRITE(M, OP2, VAL) do {\ |
| 104 | asm volatile("mcr p14, 0, %0, c0," #M ", " #OP2 : : "r" (VAL));\ |
| 105 | } while (0) |
| 106 | |
| 107 | struct notifier_block; |
| 108 | struct perf_event; |
| 109 | struct pmu; |
Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 110 | |
| 111 | extern struct pmu perf_ops_bp; |
| 112 | extern int arch_bp_generic_fields(struct arch_hw_breakpoint_ctrl ctrl, |
| 113 | int *gen_len, int *gen_type); |
| 114 | extern int arch_check_bp_in_kernelspace(struct perf_event *bp); |
| 115 | extern int arch_validate_hwbkpt_settings(struct perf_event *bp); |
| 116 | extern int hw_breakpoint_exceptions_notify(struct notifier_block *unused, |
| 117 | unsigned long val, void *data); |
Will Deacon | 864232f | 2010-09-03 10:42:55 +0100 | [diff] [blame] | 118 | |
Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 119 | extern u8 arch_get_debug_arch(void); |
| 120 | extern u8 arch_get_max_wp_len(void); |
Will Deacon | 864232f | 2010-09-03 10:42:55 +0100 | [diff] [blame] | 121 | extern void clear_ptrace_hw_breakpoint(struct task_struct *tsk); |
Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 122 | |
| 123 | int arch_install_hw_breakpoint(struct perf_event *bp); |
| 124 | void arch_uninstall_hw_breakpoint(struct perf_event *bp); |
| 125 | void hw_breakpoint_pmu_read(struct perf_event *bp); |
| 126 | int hw_breakpoint_slots(int type); |
| 127 | |
Will Deacon | 864232f | 2010-09-03 10:42:55 +0100 | [diff] [blame] | 128 | #else |
| 129 | static inline void clear_ptrace_hw_breakpoint(struct task_struct *tsk) {} |
| 130 | |
| 131 | #endif /* CONFIG_HAVE_HW_BREAKPOINT */ |
Will Deacon | f81ef4a | 2010-09-03 10:41:08 +0100 | [diff] [blame] | 132 | #endif /* __KERNEL__ */ |
| 133 | #endif /* _ARM_HW_BREAKPOINT_H */ |