blob: 73a521fdf1bdf760e7d487f0e632b80020e43e49 [file] [log] [blame]
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001/*
2 * Copyright © 2011 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Jesse Barnes <jbarnes@virtuousgeek.org>
25 *
26 * New plane/sprite handling.
27 *
28 * The older chips had a separate interface for programming plane related
29 * registers; newer ones are much simpler and we can use the new DRM plane
30 * support.
31 */
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_fourcc.h>
Ville Syrjälä17316932013-04-24 18:52:38 +030035#include <drm/drm_rect.h>
Chandra Konduruc3318792015-04-15 15:15:02 -070036#include <drm/drm_atomic.h>
Matt Roperea2c67b2014-12-23 10:41:52 -080037#include <drm/drm_plane_helper.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080038#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010039#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080041#include "i915_drv.h"
42
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +030043static bool
44format_is_yuv(uint32_t format)
45{
46 switch (format) {
47 case DRM_FORMAT_YUYV:
48 case DRM_FORMAT_UYVY:
49 case DRM_FORMAT_VYUY:
50 case DRM_FORMAT_YVYU:
51 return true;
52 default:
53 return false;
54 }
55}
56
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +030057int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
58 int usecs)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030059{
60 /* paranoia */
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030061 if (!adjusted_mode->crtc_htotal)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030062 return 1;
63
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030064 return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
65 1000 * adjusted_mode->crtc_htotal);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030066}
67
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020068/**
69 * intel_pipe_update_start() - start update of a set of display registers
70 * @crtc: the crtc of which the registers are going to be updated
71 * @start_vbl_count: vblank counter return pointer used for error checking
72 *
73 * Mark the start of an update to pipe registers that should be updated
74 * atomically regarding vblank. If the next vblank will happens within
75 * the next 100 us, this function waits until the vblank passes.
76 *
77 * After a successful call to this function, interrupts will be disabled
78 * until a subsequent call to intel_pipe_update_end(). That is done to
79 * avoid random delays. The value written to @start_vbl_count should be
80 * supplied to intel_pipe_update_end() for error checking.
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020081 */
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020082void intel_pipe_update_start(struct intel_crtc *crtc)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030083{
Ville Syrjälä124abe02015-09-08 13:40:45 +030084 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030085 long timeout = msecs_to_jiffies_timeout(1);
86 int scanline, min, max, vblank_start;
Ville Syrjälä210871b2014-05-22 19:00:50 +030087 wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030088 DEFINE_WAIT(wait);
89
Ville Syrjälä124abe02015-09-08 13:40:45 +030090 vblank_start = adjusted_mode->crtc_vblank_start;
91 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030092 vblank_start = DIV_ROUND_UP(vblank_start, 2);
93
94 /* FIXME needs to be calibrated sensibly */
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +030095 min = vblank_start - intel_usecs_to_scanlines(adjusted_mode, 100);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030096 max = vblank_start - 1;
97
Maarten Lankhorst8f539a82015-07-13 16:30:32 +020098 local_irq_disable();
Maarten Lankhorst8f539a82015-07-13 16:30:32 +020099
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300100 if (min <= 0 || max <= 0)
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200101 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300102
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100103 if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200104 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300105
Jesse Barnesd637ce32015-09-17 08:08:32 -0700106 crtc->debug.min_vbl = min;
107 crtc->debug.max_vbl = max;
108 trace_i915_pipe_update_start(crtc);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300109
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300110 for (;;) {
111 /*
112 * prepare_to_wait() has a memory barrier, which guarantees
113 * other CPUs can see the task state update by the time we
114 * read the scanline.
115 */
Ville Syrjälä210871b2014-05-22 19:00:50 +0300116 prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300117
118 scanline = intel_get_crtc_scanline(crtc);
119 if (scanline < min || scanline > max)
120 break;
121
122 if (timeout <= 0) {
123 DRM_ERROR("Potential atomic update failure on pipe %c\n",
124 pipe_name(crtc->pipe));
125 break;
126 }
127
128 local_irq_enable();
129
130 timeout = schedule_timeout(timeout);
131
132 local_irq_disable();
133 }
134
Ville Syrjälä210871b2014-05-22 19:00:50 +0300135 finish_wait(wq, &wait);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300136
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100137 drm_crtc_vblank_put(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300138
Jesse Barneseb120ef2015-09-15 14:19:32 -0700139 crtc->debug.scanline_start = scanline;
140 crtc->debug.start_vbl_time = ktime_get();
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200141 crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300142
Jesse Barnesd637ce32015-09-17 08:08:32 -0700143 trace_i915_pipe_update_vblank_evaded(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300144}
145
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200146/**
147 * intel_pipe_update_end() - end update of a set of display registers
148 * @crtc: the crtc of which the registers were updated
149 * @start_vbl_count: start vblank counter (used for error checking)
150 *
151 * Mark the end of an update started with intel_pipe_update_start(). This
152 * re-enables interrupts and verifies the update was actually completed
153 * before a vblank using the value of @start_vbl_count.
154 */
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200155void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300156{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300157 enum pipe pipe = crtc->pipe;
Jesse Barneseb120ef2015-09-15 14:19:32 -0700158 int scanline_end = intel_get_crtc_scanline(crtc);
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200159 u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200160 ktime_t end_vbl_time = ktime_get();
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300161
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200162 if (work) {
163 work->flip_queued_vblank = end_vbl_count;
164 smp_mb__before_atomic();
165 atomic_set(&work->pending, 1);
166 }
167
Jesse Barnesd637ce32015-09-17 08:08:32 -0700168 trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300169
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200170 /* We're still in the vblank-evade critical section, this can't race.
171 * Would be slightly nice to just grab the vblank count and arm the
172 * event outside of the critical section - the spinlock might spin for a
173 * while ... */
174 if (crtc->base.state->event) {
175 WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0);
176
177 spin_lock(&crtc->base.dev->event_lock);
178 drm_crtc_arm_vblank_event(&crtc->base, crtc->base.state->event);
179 spin_unlock(&crtc->base.dev->event_lock);
180
181 crtc->base.state->event = NULL;
182 }
183
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300184 local_irq_enable();
185
Jesse Barneseb120ef2015-09-15 14:19:32 -0700186 if (crtc->debug.start_vbl_count &&
187 crtc->debug.start_vbl_count != end_vbl_count) {
188 DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
189 pipe_name(pipe), crtc->debug.start_vbl_count,
190 end_vbl_count,
191 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
192 crtc->debug.min_vbl, crtc->debug.max_vbl,
193 crtc->debug.scanline_start, scanline_end);
194 }
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300195}
196
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800197static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100198skl_update_plane(struct drm_plane *drm_plane,
199 const struct intel_crtc_state *crtc_state,
200 const struct intel_plane_state *plane_state)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000201{
202 struct drm_device *dev = drm_plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100203 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000204 struct intel_plane *intel_plane = to_intel_plane(drm_plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100205 struct drm_framebuffer *fb = plane_state->base.fb;
Lyude62e0fb82016-08-22 12:50:08 -0400206 const struct skl_wm_values *wm = &dev_priv->wm.skl_results;
207 struct drm_crtc *crtc = crtc_state->base.crtc;
208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000209 const int pipe = intel_plane->pipe;
210 const int plane = intel_plane->plane + 1;
Ville Syrjäläd2196772016-01-28 18:33:11 +0200211 u32 plane_ctl;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100212 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200213 u32 surf_addr = plane_state->main.offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200214 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +0200215 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300216 int crtc_x = plane_state->base.dst.x1;
217 int crtc_y = plane_state->base.dst.y1;
218 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
219 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200220 uint32_t x = plane_state->main.x;
221 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300222 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
223 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000224
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200225 plane_ctl = PLANE_CTL_ENABLE |
Bob Paauwee12c8ce2015-08-27 13:46:30 -0700226 PLANE_CTL_PIPE_GAMMA_ENABLE |
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200227 PLANE_CTL_PIPE_CSC_ENABLE;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000228
Chandra Konduruc3318792015-04-15 15:15:02 -0700229 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
230 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiaub3218032015-02-27 11:15:18 +0000231
Chandra Konduruc3318792015-04-15 15:15:02 -0700232 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000233
Lyude62e0fb82016-08-22 12:50:08 -0400234 if (wm->dirty_pipes & drm_crtc_mask(crtc))
235 skl_write_plane_wm(intel_crtc, wm, plane);
236
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200237 if (key->flags) {
238 I915_WRITE(PLANE_KEYVAL(pipe, plane), key->min_value);
239 I915_WRITE(PLANE_KEYMAX(pipe, plane), key->max_value);
240 I915_WRITE(PLANE_KEYMSK(pipe, plane), key->channel_mask);
241 }
242
243 if (key->flags & I915_SET_COLORKEY_DESTINATION)
244 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
245 else if (key->flags & I915_SET_COLORKEY_SOURCE)
246 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
247
Ville Syrjälä6687c902015-09-15 13:16:41 +0300248 /* Sizes are 0 based */
249 src_w--;
250 src_h--;
251 crtc_w--;
252 crtc_h--;
253
254 I915_WRITE(PLANE_OFFSET(pipe, plane), (y << 16) | x);
Ville Syrjäläef78ec92015-10-13 22:48:39 +0300255 I915_WRITE(PLANE_STRIDE(pipe, plane), stride);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300256 I915_WRITE(PLANE_SIZE(pipe, plane), (src_h << 16) | src_w);
Chandra Konduruc3318792015-04-15 15:15:02 -0700257
258 /* program plane scaler */
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100259 if (plane_state->scaler_id >= 0) {
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100260 int scaler_id = plane_state->scaler_id;
Imre Deak7494bcd2016-05-12 16:18:49 +0300261 const struct intel_scaler *scaler;
Chandra Konduruc3318792015-04-15 15:15:02 -0700262
263 DRM_DEBUG_KMS("plane = %d PS_PLANE_SEL(plane) = 0x%x\n", plane,
264 PS_PLANE_SEL(plane));
Imre Deak7494bcd2016-05-12 16:18:49 +0300265
266 scaler = &crtc_state->scaler_state.scalers[scaler_id];
267
268 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id),
269 PS_SCALER_EN | PS_PLANE_SEL(plane) | scaler->mode);
Chandra Konduruc3318792015-04-15 15:15:02 -0700270 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
271 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
272 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id),
273 ((crtc_w + 1) << 16)|(crtc_h + 1));
274
275 I915_WRITE(PLANE_POS(pipe, plane), 0);
276 } else {
277 I915_WRITE(PLANE_POS(pipe, plane), (crtc_y << 16) | crtc_x);
278 }
279
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000280 I915_WRITE(PLANE_CTL(pipe, plane), plane_ctl);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300281 I915_WRITE(PLANE_SURF(pipe, plane),
282 intel_fb_gtt_offset(fb, rotation) + surf_addr);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000283 POSTING_READ(PLANE_SURF(pipe, plane));
284}
285
286static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200287skl_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000288{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300289 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100290 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300291 struct intel_plane *intel_plane = to_intel_plane(dplane);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000292 const int pipe = intel_plane->pipe;
293 const int plane = intel_plane->plane + 1;
294
Lyudeccebc232016-08-29 12:31:27 -0400295 /*
296 * We only populate skl_results on watermark updates, and if the
297 * plane's visiblity isn't actually changing neither is its watermarks.
298 */
299 if (!dplane->state->visible)
300 skl_write_plane_wm(to_intel_crtc(crtc),
301 &dev_priv->wm.skl_results, plane);
Lyude62e0fb82016-08-22 12:50:08 -0400302
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200303 I915_WRITE(PLANE_CTL(pipe, plane), 0);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000304
Ville Syrjälä2ddc1da2015-03-19 17:57:14 +0200305 I915_WRITE(PLANE_SURF(pipe, plane), 0);
306 POSTING_READ(PLANE_SURF(pipe, plane));
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000307}
308
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000309static void
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300310chv_update_csc(struct intel_plane *intel_plane, uint32_t format)
311{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100312 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300313 int plane = intel_plane->plane;
314
315 /* Seems RGB data bypasses the CSC always */
316 if (!format_is_yuv(format))
317 return;
318
319 /*
320 * BT.601 limited range YCbCr -> full range RGB
321 *
322 * |r| | 6537 4769 0| |cr |
323 * |g| = |-3330 4769 -1605| x |y-64|
324 * |b| | 0 4769 8263| |cb |
325 *
326 * Cb and Cr apparently come in as signed already, so no
327 * need for any offset. For Y we need to remove the offset.
328 */
329 I915_WRITE(SPCSCYGOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
330 I915_WRITE(SPCSCCBOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));
331 I915_WRITE(SPCSCCROFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));
332
333 I915_WRITE(SPCSCC01(plane), SPCSC_C1(4769) | SPCSC_C0(6537));
334 I915_WRITE(SPCSCC23(plane), SPCSC_C1(-3330) | SPCSC_C0(0));
335 I915_WRITE(SPCSCC45(plane), SPCSC_C1(-1605) | SPCSC_C0(4769));
336 I915_WRITE(SPCSCC67(plane), SPCSC_C1(4769) | SPCSC_C0(0));
337 I915_WRITE(SPCSCC8(plane), SPCSC_C0(8263));
338
339 I915_WRITE(SPCSCYGICLAMP(plane), SPCSC_IMAX(940) | SPCSC_IMIN(64));
340 I915_WRITE(SPCSCCBICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
341 I915_WRITE(SPCSCCRICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
342
343 I915_WRITE(SPCSCYGOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
344 I915_WRITE(SPCSCCBOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
345 I915_WRITE(SPCSCCROCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
346}
347
348static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100349vlv_update_plane(struct drm_plane *dplane,
350 const struct intel_crtc_state *crtc_state,
351 const struct intel_plane_state *plane_state)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700352{
353 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100354 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700355 struct intel_plane *intel_plane = to_intel_plane(dplane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100356 struct drm_framebuffer *fb = plane_state->base.fb;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700357 int pipe = intel_plane->pipe;
358 int plane = intel_plane->plane;
359 u32 sprctl;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200360 u32 sprsurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200361 unsigned int rotation = dplane->state->rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100362 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300363 int crtc_x = plane_state->base.dst.x1;
364 int crtc_y = plane_state->base.dst.y1;
365 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
366 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
367 uint32_t x = plane_state->base.src.x1 >> 16;
368 uint32_t y = plane_state->base.src.y1 >> 16;
369 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
370 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700371
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200372 sprctl = SP_ENABLE;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700373
374 switch (fb->pixel_format) {
375 case DRM_FORMAT_YUYV:
376 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
377 break;
378 case DRM_FORMAT_YVYU:
379 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
380 break;
381 case DRM_FORMAT_UYVY:
382 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
383 break;
384 case DRM_FORMAT_VYUY:
385 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
386 break;
387 case DRM_FORMAT_RGB565:
388 sprctl |= SP_FORMAT_BGR565;
389 break;
390 case DRM_FORMAT_XRGB8888:
391 sprctl |= SP_FORMAT_BGRX8888;
392 break;
393 case DRM_FORMAT_ARGB8888:
394 sprctl |= SP_FORMAT_BGRA8888;
395 break;
396 case DRM_FORMAT_XBGR2101010:
397 sprctl |= SP_FORMAT_RGBX1010102;
398 break;
399 case DRM_FORMAT_ABGR2101010:
400 sprctl |= SP_FORMAT_RGBA1010102;
401 break;
402 case DRM_FORMAT_XBGR8888:
403 sprctl |= SP_FORMAT_RGBX8888;
404 break;
405 case DRM_FORMAT_ABGR8888:
406 sprctl |= SP_FORMAT_RGBA8888;
407 break;
408 default:
409 /*
410 * If we get here one of the upper layers failed to filter
411 * out the unsupported plane formats
412 */
413 BUG();
414 break;
415 }
416
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800417 /*
418 * Enable gamma to match primary/cursor plane behaviour.
419 * FIXME should be user controllable via propertiesa.
420 */
421 sprctl |= SP_GAMMA_ENABLE;
422
Ville Syrjälä72618eb2016-02-04 20:38:20 +0200423 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700424 sprctl |= SP_TILED;
425
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700426 /* Sizes are 0 based */
427 src_w--;
428 src_h--;
429 crtc_w--;
430 crtc_h--;
431
Ville Syrjälä29490562016-01-20 18:02:50 +0200432 intel_add_fb_offsets(&x, &y, plane_state, 0);
433 sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700434
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +0300435 if (rotation == DRM_ROTATE_180) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530436 sprctl |= SP_ROTATE_180;
437
438 x += src_w;
439 y += src_h;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530440 }
441
Ville Syrjälä29490562016-01-20 18:02:50 +0200442 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300443
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200444 if (key->flags) {
445 I915_WRITE(SPKEYMINVAL(pipe, plane), key->min_value);
446 I915_WRITE(SPKEYMAXVAL(pipe, plane), key->max_value);
447 I915_WRITE(SPKEYMSK(pipe, plane), key->channel_mask);
448 }
449
450 if (key->flags & I915_SET_COLORKEY_SOURCE)
451 sprctl |= SP_SOURCE_KEY;
452
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300453 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B)
454 chv_update_csc(intel_plane, fb->pixel_format);
455
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200456 I915_WRITE(SPSTRIDE(pipe, plane), fb->pitches[0]);
457 I915_WRITE(SPPOS(pipe, plane), (crtc_y << 16) | crtc_x);
458
Ville Syrjälä72618eb2016-02-04 20:38:20 +0200459 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700460 I915_WRITE(SPTILEOFF(pipe, plane), (y << 16) | x);
461 else
462 I915_WRITE(SPLINOFF(pipe, plane), linear_offset);
463
Ville Syrjäläc14b0482014-10-16 20:52:34 +0300464 I915_WRITE(SPCONSTALPHA(pipe, plane), 0);
465
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700466 I915_WRITE(SPSIZE(pipe, plane), (crtc_h << 16) | crtc_w);
467 I915_WRITE(SPCNTR(pipe, plane), sprctl);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300468 I915_WRITE(SPSURF(pipe, plane),
469 intel_fb_gtt_offset(fb, rotation) + sprsurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300470 POSTING_READ(SPSURF(pipe, plane));
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700471}
472
473static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200474vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700475{
476 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100477 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700478 struct intel_plane *intel_plane = to_intel_plane(dplane);
479 int pipe = intel_plane->pipe;
480 int plane = intel_plane->plane;
481
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200482 I915_WRITE(SPCNTR(pipe, plane), 0);
483
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100484 I915_WRITE(SPSURF(pipe, plane), 0);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300485 POSTING_READ(SPSURF(pipe, plane));
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700486}
487
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700488static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100489ivb_update_plane(struct drm_plane *plane,
490 const struct intel_crtc_state *crtc_state,
491 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800492{
493 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100494 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800495 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100496 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200497 enum pipe pipe = intel_plane->pipe;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800498 u32 sprctl, sprscale = 0;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200499 u32 sprsurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200500 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100501 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300502 int crtc_x = plane_state->base.dst.x1;
503 int crtc_y = plane_state->base.dst.y1;
504 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
505 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
506 uint32_t x = plane_state->base.src.x1 >> 16;
507 uint32_t y = plane_state->base.src.y1 >> 16;
508 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
509 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800510
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200511 sprctl = SPRITE_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800512
513 switch (fb->pixel_format) {
514 case DRM_FORMAT_XBGR8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530515 sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800516 break;
517 case DRM_FORMAT_XRGB8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530518 sprctl |= SPRITE_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800519 break;
520 case DRM_FORMAT_YUYV:
521 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800522 break;
523 case DRM_FORMAT_YVYU:
524 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800525 break;
526 case DRM_FORMAT_UYVY:
527 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800528 break;
529 case DRM_FORMAT_VYUY:
530 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800531 break;
532 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200533 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800534 }
535
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800536 /*
537 * Enable gamma to match primary/cursor plane behaviour.
538 * FIXME should be user controllable via propertiesa.
539 */
540 sprctl |= SPRITE_GAMMA_ENABLE;
541
Ville Syrjälä72618eb2016-02-04 20:38:20 +0200542 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800543 sprctl |= SPRITE_TILED;
544
Ville Syrjäläb42c6002013-11-03 13:47:27 +0200545 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -0300546 sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
547 else
548 sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
549
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -0700550 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä86d3efc2013-01-18 19:11:38 +0200551 sprctl |= SPRITE_PIPE_CSC_ENABLE;
552
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800553 /* Sizes are 0 based */
554 src_w--;
555 src_h--;
556 crtc_w--;
557 crtc_h--;
558
Ville Syrjälä8553c182013-12-05 15:51:39 +0200559 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800560 sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800561
Ville Syrjälä29490562016-01-20 18:02:50 +0200562 intel_add_fb_offsets(&x, &y, plane_state, 0);
563 sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800564
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +0300565 if (rotation == DRM_ROTATE_180) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530566 sprctl |= SPRITE_ROTATE_180;
567
568 /* HSW and BDW does this automagically in hardware */
569 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
570 x += src_w;
571 y += src_h;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530572 }
573 }
574
Ville Syrjälä29490562016-01-20 18:02:50 +0200575 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300576
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200577 if (key->flags) {
578 I915_WRITE(SPRKEYVAL(pipe), key->min_value);
579 I915_WRITE(SPRKEYMAX(pipe), key->max_value);
580 I915_WRITE(SPRKEYMSK(pipe), key->channel_mask);
581 }
582
583 if (key->flags & I915_SET_COLORKEY_DESTINATION)
584 sprctl |= SPRITE_DEST_KEY;
585 else if (key->flags & I915_SET_COLORKEY_SOURCE)
586 sprctl |= SPRITE_SOURCE_KEY;
587
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200588 I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
589 I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
590
Damien Lespiau5a35e992012-10-26 18:20:12 +0100591 /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
592 * register */
Paulo Zanonib3dc6852013-11-02 21:07:33 -0700593 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Damien Lespiau5a35e992012-10-26 18:20:12 +0100594 I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
Ville Syrjälä72618eb2016-02-04 20:38:20 +0200595 else if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Damien Lespiau5a35e992012-10-26 18:20:12 +0100596 I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
597 else
598 I915_WRITE(SPRLINOFF(pipe), linear_offset);
Damien Lespiauc54173a2012-10-26 18:20:11 +0100599
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800600 I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100601 if (intel_plane->can_scale)
602 I915_WRITE(SPRSCALE(pipe), sprscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800603 I915_WRITE(SPRCTL(pipe), sprctl);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100604 I915_WRITE(SPRSURF(pipe),
Ville Syrjälä6687c902015-09-15 13:16:41 +0300605 intel_fb_gtt_offset(fb, rotation) + sprsurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300606 POSTING_READ(SPRSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800607}
608
609static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200610ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800611{
612 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100613 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800614 struct intel_plane *intel_plane = to_intel_plane(plane);
615 int pipe = intel_plane->pipe;
616
Ville Syrjäläc5626572015-10-15 17:04:04 +0300617 I915_WRITE(SPRCTL(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800618 /* Can't leave the scaler enabled... */
Damien Lespiau2d354c32012-10-22 18:19:27 +0100619 if (intel_plane->can_scale)
620 I915_WRITE(SPRSCALE(pipe), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300621
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300622 I915_WRITE(SPRSURF(pipe), 0);
623 POSTING_READ(SPRSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800624}
625
626static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100627ilk_update_plane(struct drm_plane *plane,
628 const struct intel_crtc_state *crtc_state,
629 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800630{
631 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100632 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800633 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100634 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200635 int pipe = intel_plane->pipe;
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100636 u32 dvscntr, dvsscale;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200637 u32 dvssurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200638 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100639 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300640 int crtc_x = plane_state->base.dst.x1;
641 int crtc_y = plane_state->base.dst.y1;
642 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
643 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
644 uint32_t x = plane_state->base.src.x1 >> 16;
645 uint32_t y = plane_state->base.src.y1 >> 16;
646 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
647 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800648
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200649 dvscntr = DVS_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800650
651 switch (fb->pixel_format) {
652 case DRM_FORMAT_XBGR8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800653 dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800654 break;
655 case DRM_FORMAT_XRGB8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800656 dvscntr |= DVS_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800657 break;
658 case DRM_FORMAT_YUYV:
659 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800660 break;
661 case DRM_FORMAT_YVYU:
662 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800663 break;
664 case DRM_FORMAT_UYVY:
665 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800666 break;
667 case DRM_FORMAT_VYUY:
668 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800669 break;
670 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200671 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800672 }
673
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800674 /*
675 * Enable gamma to match primary/cursor plane behaviour.
676 * FIXME should be user controllable via propertiesa.
677 */
678 dvscntr |= DVS_GAMMA_ENABLE;
679
Ville Syrjälä72618eb2016-02-04 20:38:20 +0200680 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800681 dvscntr |= DVS_TILED;
682
Chris Wilsond1686ae2012-04-10 11:41:49 +0100683 if (IS_GEN6(dev))
684 dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800685
686 /* Sizes are 0 based */
687 src_w--;
688 src_h--;
689 crtc_w--;
690 crtc_h--;
691
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100692 dvsscale = 0;
Ville Syrjälä8368f012013-12-05 15:51:31 +0200693 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800694 dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
695
Ville Syrjälä29490562016-01-20 18:02:50 +0200696 intel_add_fb_offsets(&x, &y, plane_state, 0);
697 dvssurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100698
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +0300699 if (rotation == DRM_ROTATE_180) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530700 dvscntr |= DVS_ROTATE_180;
701
702 x += src_w;
703 y += src_h;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530704 }
705
Ville Syrjälä29490562016-01-20 18:02:50 +0200706 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300707
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200708 if (key->flags) {
709 I915_WRITE(DVSKEYVAL(pipe), key->min_value);
710 I915_WRITE(DVSKEYMAX(pipe), key->max_value);
711 I915_WRITE(DVSKEYMSK(pipe), key->channel_mask);
712 }
713
714 if (key->flags & I915_SET_COLORKEY_DESTINATION)
715 dvscntr |= DVS_DEST_KEY;
716 else if (key->flags & I915_SET_COLORKEY_SOURCE)
717 dvscntr |= DVS_SOURCE_KEY;
718
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200719 I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
720 I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
721
Ville Syrjälä72618eb2016-02-04 20:38:20 +0200722 if (fb->modifier[0] == I915_FORMAT_MOD_X_TILED)
Damien Lespiau5a35e992012-10-26 18:20:12 +0100723 I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
724 else
725 I915_WRITE(DVSLINOFF(pipe), linear_offset);
726
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800727 I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
728 I915_WRITE(DVSSCALE(pipe), dvsscale);
729 I915_WRITE(DVSCNTR(pipe), dvscntr);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100730 I915_WRITE(DVSSURF(pipe),
Ville Syrjälä6687c902015-09-15 13:16:41 +0300731 intel_fb_gtt_offset(fb, rotation) + dvssurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300732 POSTING_READ(DVSSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800733}
734
735static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200736ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800737{
738 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100739 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800740 struct intel_plane *intel_plane = to_intel_plane(plane);
741 int pipe = intel_plane->pipe;
742
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200743 I915_WRITE(DVSCNTR(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800744 /* Disable the scaler */
745 I915_WRITE(DVSSCALE(pipe), 0);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200746
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100747 I915_WRITE(DVSSURF(pipe), 0);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300748 POSTING_READ(DVSSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800749}
750
Jesse Barnes8ea30862012-01-03 08:05:39 -0800751static int
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300752intel_check_sprite_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200753 struct intel_crtc_state *crtc_state,
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300754 struct intel_plane_state *state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800755{
Chandra Konduruc3318792015-04-15 15:15:02 -0700756 struct drm_device *dev = plane->dev;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200757 struct drm_crtc *crtc = state->base.crtc;
758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800759 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -0800760 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300761 int crtc_x, crtc_y;
762 unsigned int crtc_w, crtc_h;
763 uint32_t src_x, src_y, src_w, src_h;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300764 struct drm_rect *src = &state->base.src;
765 struct drm_rect *dst = &state->base.dst;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300766 const struct drm_rect *clip = &state->clip;
Ville Syrjälä17316932013-04-24 18:52:38 +0300767 int hscale, vscale;
768 int max_scale, min_scale;
Chandra Konduru225c2282015-05-18 16:18:44 -0700769 bool can_scale;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200770 int ret;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800771
Ville Syrjäläf8856a42016-07-26 19:07:00 +0300772 src->x1 = state->base.src_x;
773 src->y1 = state->base.src_y;
774 src->x2 = state->base.src_x + state->base.src_w;
775 src->y2 = state->base.src_y + state->base.src_h;
776
777 dst->x1 = state->base.crtc_x;
778 dst->y1 = state->base.crtc_y;
779 dst->x2 = state->base.crtc_x + state->base.crtc_w;
780 dst->y2 = state->base.crtc_y + state->base.crtc_h;
781
Matt Ropercf4c7c12014-12-04 10:27:42 -0800782 if (!fb) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300783 state->base.visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +0200784 return 0;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800785 }
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700786
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800787 /* Don't modify another pipe's plane */
Ville Syrjälä17316932013-04-24 18:52:38 +0300788 if (intel_plane->pipe != intel_crtc->pipe) {
789 DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800790 return -EINVAL;
Ville Syrjälä17316932013-04-24 18:52:38 +0300791 }
792
793 /* FIXME check all gen limits */
794 if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
795 DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
796 return -EINVAL;
797 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800798
Chandra Konduru225c2282015-05-18 16:18:44 -0700799 /* setup can_scale, min_scale, max_scale */
800 if (INTEL_INFO(dev)->gen >= 9) {
801 /* use scaler when colorkey is not required */
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200802 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700803 can_scale = 1;
804 min_scale = 1;
805 max_scale = skl_max_scale(intel_crtc, crtc_state);
806 } else {
807 can_scale = 0;
808 min_scale = DRM_PLANE_HELPER_NO_SCALING;
809 max_scale = DRM_PLANE_HELPER_NO_SCALING;
810 }
811 } else {
812 can_scale = intel_plane->can_scale;
813 max_scale = intel_plane->max_downscale << 16;
814 min_scale = intel_plane->can_scale ? 1 : (1 << 16);
815 }
816
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300817 /*
818 * FIXME the following code does a bunch of fuzzy adjustments to the
819 * coordinates and sizes. We probably need some way to decide whether
820 * more strict checking should be done instead.
821 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300822 drm_rect_rotate(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800823 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530824
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300825 hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300826 BUG_ON(hscale < 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300827
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300828 vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300829 BUG_ON(vscale < 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800830
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300831 state->base.visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800832
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300833 crtc_x = dst->x1;
834 crtc_y = dst->y1;
835 crtc_w = drm_rect_width(dst);
836 crtc_h = drm_rect_height(dst);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100837
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300838 if (state->base.visible) {
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300839 /* check again in case clipping clamped the results */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300840 hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300841 if (hscale < 0) {
842 DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200843 drm_rect_debug_print("src: ", src, true);
844 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300845
846 return hscale;
847 }
848
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300849 vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300850 if (vscale < 0) {
851 DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200852 drm_rect_debug_print("src: ", src, true);
853 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300854
855 return vscale;
856 }
857
Ville Syrjälä17316932013-04-24 18:52:38 +0300858 /* Make the source viewport size an exact multiple of the scaling factors. */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300859 drm_rect_adjust_size(src,
860 drm_rect_width(dst) * hscale - drm_rect_width(src),
861 drm_rect_height(dst) * vscale - drm_rect_height(src));
Ville Syrjälä17316932013-04-24 18:52:38 +0300862
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300863 drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800864 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530865
Ville Syrjälä17316932013-04-24 18:52:38 +0300866 /* sanity check to make sure the src viewport wasn't enlarged */
Matt Roperea2c67b2014-12-23 10:41:52 -0800867 WARN_ON(src->x1 < (int) state->base.src_x ||
868 src->y1 < (int) state->base.src_y ||
869 src->x2 > (int) state->base.src_x + state->base.src_w ||
870 src->y2 > (int) state->base.src_y + state->base.src_h);
Ville Syrjälä17316932013-04-24 18:52:38 +0300871
872 /*
873 * Hardware doesn't handle subpixel coordinates.
874 * Adjust to (macro)pixel boundary, but be careful not to
875 * increase the source viewport size, because that could
876 * push the downscaling factor out of bounds.
Ville Syrjälä17316932013-04-24 18:52:38 +0300877 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300878 src_x = src->x1 >> 16;
879 src_w = drm_rect_width(src) >> 16;
880 src_y = src->y1 >> 16;
881 src_h = drm_rect_height(src) >> 16;
Ville Syrjälä17316932013-04-24 18:52:38 +0300882
883 if (format_is_yuv(fb->pixel_format)) {
884 src_x &= ~1;
885 src_w &= ~1;
886
887 /*
888 * Must keep src and dst the
889 * same if we can't scale.
890 */
Chandra Konduru225c2282015-05-18 16:18:44 -0700891 if (!can_scale)
Ville Syrjälä17316932013-04-24 18:52:38 +0300892 crtc_w &= ~1;
893
894 if (crtc_w == 0)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300895 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300896 }
897 }
898
899 /* Check size restrictions when scaling */
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300900 if (state->base.visible && (src_w != crtc_w || src_h != crtc_h)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300901 unsigned int width_bytes;
Ville Syrjäläac484962016-01-20 21:05:26 +0200902 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300903
Chandra Konduru225c2282015-05-18 16:18:44 -0700904 WARN_ON(!can_scale);
Ville Syrjälä17316932013-04-24 18:52:38 +0300905
906 /* FIXME interlacing min height is 6 */
907
908 if (crtc_w < 3 || crtc_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300909 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300910
911 if (src_w < 3 || src_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300912 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300913
Ville Syrjäläac484962016-01-20 21:05:26 +0200914 width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
Ville Syrjälä17316932013-04-24 18:52:38 +0300915
Chandra Konduruc3318792015-04-15 15:15:02 -0700916 if (INTEL_INFO(dev)->gen < 9 && (src_w > 2048 || src_h > 2048 ||
917 width_bytes > 4096 || fb->pitches[0] > 4096)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300918 DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
919 return -EINVAL;
920 }
921 }
922
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300923 if (state->base.visible) {
Chandra Konduru0a5ae1b2015-04-09 16:41:54 -0700924 src->x1 = src_x << 16;
925 src->x2 = (src_x + src_w) << 16;
926 src->y1 = src_y << 16;
927 src->y2 = (src_y + src_h) << 16;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300928 }
929
930 dst->x1 = crtc_x;
931 dst->x2 = crtc_x + crtc_w;
932 dst->y1 = crtc_y;
933 dst->y2 = crtc_y + crtc_h;
934
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200935 if (INTEL_GEN(dev) >= 9) {
936 ret = skl_check_plane_surface(state);
937 if (ret)
938 return ret;
939 }
940
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300941 return 0;
942}
943
Jesse Barnes8ea30862012-01-03 08:05:39 -0800944int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
945 struct drm_file *file_priv)
946{
947 struct drm_intel_sprite_colorkey *set = data;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800948 struct drm_plane *plane;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200949 struct drm_plane_state *plane_state;
950 struct drm_atomic_state *state;
951 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800952 int ret = 0;
953
Jesse Barnes8ea30862012-01-03 08:05:39 -0800954 /* Make sure we don't try to enable both src & dest simultaneously */
955 if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
956 return -EINVAL;
957
Wayne Boyer666a4532015-12-09 12:29:35 -0800958 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200959 set->flags & I915_SET_COLORKEY_DESTINATION)
960 return -EINVAL;
961
Rob Clark7707e652014-07-17 23:30:04 -0400962 plane = drm_plane_find(dev, set->plane_id);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200963 if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
964 return -ENOENT;
965
966 drm_modeset_acquire_init(&ctx, 0);
967
968 state = drm_atomic_state_alloc(plane->dev);
969 if (!state) {
970 ret = -ENOMEM;
971 goto out;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800972 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200973 state->acquire_ctx = &ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800974
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200975 while (1) {
976 plane_state = drm_atomic_get_plane_state(state, plane);
977 ret = PTR_ERR_OR_ZERO(plane_state);
978 if (!ret) {
979 to_intel_plane_state(plane_state)->ckey = *set;
980 ret = drm_atomic_commit(state);
Chandra Konduru6156a452015-04-27 13:48:39 -0700981 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200982
983 if (ret != -EDEADLK)
984 break;
985
986 drm_atomic_state_clear(state);
987 drm_modeset_backoff(&ctx);
Chandra Konduru6156a452015-04-27 13:48:39 -0700988 }
989
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200990 if (ret)
991 drm_atomic_state_free(state);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200992
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200993out:
994 drm_modeset_drop_locks(&ctx);
995 drm_modeset_acquire_fini(&ctx);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800996 return ret;
997}
998
Damien Lespiaudada2d52015-05-12 16:13:22 +0100999static const uint32_t ilk_plane_formats[] = {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001000 DRM_FORMAT_XRGB8888,
1001 DRM_FORMAT_YUYV,
1002 DRM_FORMAT_YVYU,
1003 DRM_FORMAT_UYVY,
1004 DRM_FORMAT_VYUY,
1005};
1006
Damien Lespiaudada2d52015-05-12 16:13:22 +01001007static const uint32_t snb_plane_formats[] = {
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001008 DRM_FORMAT_XBGR8888,
1009 DRM_FORMAT_XRGB8888,
1010 DRM_FORMAT_YUYV,
1011 DRM_FORMAT_YVYU,
1012 DRM_FORMAT_UYVY,
1013 DRM_FORMAT_VYUY,
1014};
1015
Damien Lespiaudada2d52015-05-12 16:13:22 +01001016static const uint32_t vlv_plane_formats[] = {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001017 DRM_FORMAT_RGB565,
1018 DRM_FORMAT_ABGR8888,
1019 DRM_FORMAT_ARGB8888,
1020 DRM_FORMAT_XBGR8888,
1021 DRM_FORMAT_XRGB8888,
1022 DRM_FORMAT_XBGR2101010,
1023 DRM_FORMAT_ABGR2101010,
1024 DRM_FORMAT_YUYV,
1025 DRM_FORMAT_YVYU,
1026 DRM_FORMAT_UYVY,
1027 DRM_FORMAT_VYUY,
1028};
1029
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001030static uint32_t skl_plane_formats[] = {
1031 DRM_FORMAT_RGB565,
1032 DRM_FORMAT_ABGR8888,
1033 DRM_FORMAT_ARGB8888,
1034 DRM_FORMAT_XBGR8888,
1035 DRM_FORMAT_XRGB8888,
1036 DRM_FORMAT_YUYV,
1037 DRM_FORMAT_YVYU,
1038 DRM_FORMAT_UYVY,
1039 DRM_FORMAT_VYUY,
1040};
1041
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001042int
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001043intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001044{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001045 struct intel_plane *intel_plane = NULL;
1046 struct intel_plane_state *state = NULL;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001047 unsigned long possible_crtcs;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001048 const uint32_t *plane_formats;
1049 int num_plane_formats;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001050 int ret;
1051
Chris Wilsond1686ae2012-04-10 11:41:49 +01001052 if (INTEL_INFO(dev)->gen < 5)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001053 return -ENODEV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001054
Daniel Vetterb14c5672013-09-19 12:18:32 +02001055 intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001056 if (!intel_plane) {
1057 ret = -ENOMEM;
1058 goto fail;
1059 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001060
Matt Roper8e7d6882015-01-21 16:35:41 -08001061 state = intel_create_plane_state(&intel_plane->base);
1062 if (!state) {
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001063 ret = -ENOMEM;
1064 goto fail;
Matt Roperea2c67b2014-12-23 10:41:52 -08001065 }
Matt Roper8e7d6882015-01-21 16:35:41 -08001066 intel_plane->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -08001067
Chris Wilsond1686ae2012-04-10 11:41:49 +01001068 switch (INTEL_INFO(dev)->gen) {
1069 case 5:
1070 case 6:
Damien Lespiau2d354c32012-10-22 18:19:27 +01001071 intel_plane->can_scale = true;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001072 intel_plane->max_downscale = 16;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001073 intel_plane->update_plane = ilk_update_plane;
1074 intel_plane->disable_plane = ilk_disable_plane;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001075
1076 if (IS_GEN6(dev)) {
1077 plane_formats = snb_plane_formats;
1078 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1079 } else {
1080 plane_formats = ilk_plane_formats;
1081 num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
1082 }
1083 break;
1084
1085 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001086 case 8:
Damien Lespiaud49f7092013-04-25 15:15:00 +01001087 if (IS_IVYBRIDGE(dev)) {
Damien Lespiau2d354c32012-10-22 18:19:27 +01001088 intel_plane->can_scale = true;
Damien Lespiaud49f7092013-04-25 15:15:00 +01001089 intel_plane->max_downscale = 2;
1090 } else {
1091 intel_plane->can_scale = false;
1092 intel_plane->max_downscale = 1;
1093 }
Chris Wilsond1686ae2012-04-10 11:41:49 +01001094
Wayne Boyer666a4532015-12-09 12:29:35 -08001095 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001096 intel_plane->update_plane = vlv_update_plane;
1097 intel_plane->disable_plane = vlv_disable_plane;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001098
1099 plane_formats = vlv_plane_formats;
1100 num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
1101 } else {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001102 intel_plane->update_plane = ivb_update_plane;
1103 intel_plane->disable_plane = ivb_disable_plane;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001104
1105 plane_formats = snb_plane_formats;
1106 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1107 }
Chris Wilsond1686ae2012-04-10 11:41:49 +01001108 break;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001109 case 9:
Chandra Konduruc3318792015-04-15 15:15:02 -07001110 intel_plane->can_scale = true;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001111 intel_plane->update_plane = skl_update_plane;
1112 intel_plane->disable_plane = skl_disable_plane;
Chandra Konduru549e2bf2015-04-07 15:28:38 -07001113 state->scaler_id = -1;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001114
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001115 plane_formats = skl_plane_formats;
1116 num_plane_formats = ARRAY_SIZE(skl_plane_formats);
1117 break;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001118 default:
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001119 MISSING_CASE(INTEL_INFO(dev)->gen);
1120 ret = -ENODEV;
1121 goto fail;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001122 }
1123
1124 intel_plane->pipe = pipe;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001125 intel_plane->plane = plane;
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05301126 intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
Matt Roperc59cb172014-12-01 15:40:16 -08001127 intel_plane->check_plane = intel_check_sprite_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001128
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001129 possible_crtcs = (1 << pipe);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001130
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001131 if (INTEL_INFO(dev)->gen >= 9)
1132 ret = drm_universal_plane_init(dev, &intel_plane->base, possible_crtcs,
1133 &intel_plane_funcs,
1134 plane_formats, num_plane_formats,
1135 DRM_PLANE_TYPE_OVERLAY,
1136 "plane %d%c", plane + 2, pipe_name(pipe));
1137 else
1138 ret = drm_universal_plane_init(dev, &intel_plane->base, possible_crtcs,
1139 &intel_plane_funcs,
1140 plane_formats, num_plane_formats,
1141 DRM_PLANE_TYPE_OVERLAY,
1142 "sprite %c", sprite_name(pipe, plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001143 if (ret)
1144 goto fail;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001145
Sonika Jindal3b7a5112015-04-10 14:37:29 +05301146 intel_create_rotation_property(dev, intel_plane);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301147
Matt Roperea2c67b2014-12-23 10:41:52 -08001148 drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
1149
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001150 return 0;
1151
1152fail:
1153 kfree(state);
1154 kfree(intel_plane);
1155
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001156 return ret;
1157}