blob: 4e9084edfc7edbf2c5f028ee956fa936692798be [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/drivers/char/8250_pci.c
3 *
4 * Probe module for 8250/16550-type PCI serial ports.
5 *
6 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
7 *
8 * Copyright (C) 2001 Russell King, All Rights Reserved.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License.
13 *
14 * $Id: 8250_pci.c,v 1.28 2002/11/02 11:14:18 rmk Exp $
15 */
16#include <linux/module.h>
17#include <linux/init.h>
18#include <linux/pci.h>
19#include <linux/sched.h>
20#include <linux/string.h>
21#include <linux/kernel.h>
22#include <linux/slab.h>
23#include <linux/delay.h>
24#include <linux/tty.h>
25#include <linux/serial_core.h>
26#include <linux/8250_pci.h>
27#include <linux/bitops.h>
28
29#include <asm/byteorder.h>
30#include <asm/io.h>
31
32#include "8250.h"
33
34#undef SERIAL_DEBUG_PCI
35
36/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070037 * init function returns:
38 * > 0 - number of ports
39 * = 0 - use board->num_ports
40 * < 0 - error
41 */
42struct pci_serial_quirk {
43 u32 vendor;
44 u32 device;
45 u32 subvendor;
46 u32 subdevice;
47 int (*init)(struct pci_dev *dev);
Russell King70db3d92005-07-27 11:34:27 +010048 int (*setup)(struct serial_private *, struct pciserial_board *,
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 struct uart_port *port, int idx);
50 void (*exit)(struct pci_dev *dev);
51};
52
53#define PCI_NUM_BAR_RESOURCES 6
54
55struct serial_private {
Russell King70db3d92005-07-27 11:34:27 +010056 struct pci_dev *dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070057 unsigned int nr;
58 void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
59 struct pci_serial_quirk *quirk;
60 int line[0];
61};
62
63static void moan_device(const char *str, struct pci_dev *dev)
64{
65 printk(KERN_WARNING "%s: %s\n"
66 KERN_WARNING "Please send the output of lspci -vv, this\n"
67 KERN_WARNING "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
68 KERN_WARNING "manufacturer and name of serial board or\n"
69 KERN_WARNING "modem board to rmk+serial@arm.linux.org.uk.\n",
70 pci_name(dev), str, dev->vendor, dev->device,
71 dev->subsystem_vendor, dev->subsystem_device);
72}
73
74static int
Russell King70db3d92005-07-27 11:34:27 +010075setup_port(struct serial_private *priv, struct uart_port *port,
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 int bar, int offset, int regshift)
77{
Russell King70db3d92005-07-27 11:34:27 +010078 struct pci_dev *dev = priv->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070079 unsigned long base, len;
80
81 if (bar >= PCI_NUM_BAR_RESOURCES)
82 return -EINVAL;
83
Russell King72ce9a82005-07-27 11:32:04 +010084 base = pci_resource_start(dev, bar);
85
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 len = pci_resource_len(dev, bar);
88
89 if (!priv->remapped_bar[bar])
90 priv->remapped_bar[bar] = ioremap(base, len);
91 if (!priv->remapped_bar[bar])
92 return -ENOMEM;
93
94 port->iotype = UPIO_MEM;
Russell King72ce9a82005-07-27 11:32:04 +010095 port->iobase = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 port->mapbase = base + offset;
97 port->membase = priv->remapped_bar[bar] + offset;
98 port->regshift = regshift;
99 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 port->iotype = UPIO_PORT;
Russell King72ce9a82005-07-27 11:32:04 +0100101 port->iobase = base + offset;
102 port->mapbase = 0;
103 port->membase = NULL;
104 port->regshift = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 }
106 return 0;
107}
108
109/*
110 * AFAVLAB uses a different mixture of BARs and offsets
111 * Not that ugly ;) -- HW
112 */
113static int
Russell King70db3d92005-07-27 11:34:27 +0100114afavlab_setup(struct serial_private *priv, struct pciserial_board *board,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115 struct uart_port *port, int idx)
116{
117 unsigned int bar, offset = board->first_offset;
118
119 bar = FL_GET_BASE(board->flags);
120 if (idx < 4)
121 bar += idx;
122 else {
123 bar = 4;
124 offset += (idx - 4) * board->uart_offset;
125 }
126
Russell King70db3d92005-07-27 11:34:27 +0100127 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128}
129
130/*
131 * HP's Remote Management Console. The Diva chip came in several
132 * different versions. N-class, L2000 and A500 have two Diva chips, each
133 * with 3 UARTs (the third UART on the second chip is unused). Superdome
134 * and Keystone have one Diva chip with 3 UARTs. Some later machines have
135 * one Diva chip, but it has been expanded to 5 UARTs.
136 */
137static int __devinit pci_hp_diva_init(struct pci_dev *dev)
138{
139 int rc = 0;
140
141 switch (dev->subsystem_device) {
142 case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
143 case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
144 case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
145 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
146 rc = 3;
147 break;
148 case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
149 rc = 2;
150 break;
151 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
152 rc = 4;
153 break;
154 case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
155 rc = 1;
156 break;
157 }
158
159 return rc;
160}
161
162/*
163 * HP's Diva chip puts the 4th/5th serial port further out, and
164 * some serial ports are supposed to be hidden on certain models.
165 */
166static int
Russell King70db3d92005-07-27 11:34:27 +0100167pci_hp_diva_setup(struct serial_private *priv, struct pciserial_board *board,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 struct uart_port *port, int idx)
169{
170 unsigned int offset = board->first_offset;
171 unsigned int bar = FL_GET_BASE(board->flags);
172
Russell King70db3d92005-07-27 11:34:27 +0100173 switch (priv->dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
175 if (idx == 3)
176 idx++;
177 break;
178 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
179 if (idx > 0)
180 idx++;
181 if (idx > 2)
182 idx++;
183 break;
184 }
185 if (idx > 2)
186 offset = 0x18;
187
188 offset += idx * board->uart_offset;
189
Russell King70db3d92005-07-27 11:34:27 +0100190 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191}
192
193/*
194 * Added for EKF Intel i960 serial boards
195 */
196static int __devinit pci_inteli960ni_init(struct pci_dev *dev)
197{
198 unsigned long oldval;
199
200 if (!(dev->subsystem_device & 0x1000))
201 return -ENODEV;
202
203 /* is firmware started? */
204 pci_read_config_dword(dev, 0x44, (void*) &oldval);
205 if (oldval == 0x00001000L) { /* RESET value */
206 printk(KERN_DEBUG "Local i960 firmware missing");
207 return -ENODEV;
208 }
209 return 0;
210}
211
212/*
213 * Some PCI serial cards using the PLX 9050 PCI interface chip require
214 * that the card interrupt be explicitly enabled or disabled. This
215 * seems to be mainly needed on card using the PLX which also use I/O
216 * mapped memory.
217 */
218static int __devinit pci_plx9050_init(struct pci_dev *dev)
219{
220 u8 irq_config;
221 void __iomem *p;
222
223 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
224 moan_device("no memory in bar 0", dev);
225 return 0;
226 }
227
228 irq_config = 0x41;
229 if (dev->vendor == PCI_VENDOR_ID_PANACOM)
230 irq_config = 0x43;
231 if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
232 (dev->device == PCI_DEVICE_ID_PLX_ROMULUS)) {
233 /*
234 * As the megawolf cards have the int pins active
235 * high, and have 2 UART chips, both ints must be
236 * enabled on the 9050. Also, the UARTS are set in
237 * 16450 mode by default, so we have to enable the
238 * 16C950 'enhanced' mode so that we can use the
239 * deep FIFOs
240 */
241 irq_config = 0x5b;
242 }
243
244 /*
245 * enable/disable interrupts
246 */
247 p = ioremap(pci_resource_start(dev, 0), 0x80);
248 if (p == NULL)
249 return -ENOMEM;
250 writel(irq_config, p + 0x4c);
251
252 /*
253 * Read the register back to ensure that it took effect.
254 */
255 readl(p + 0x4c);
256 iounmap(p);
257
258 return 0;
259}
260
261static void __devexit pci_plx9050_exit(struct pci_dev *dev)
262{
263 u8 __iomem *p;
264
265 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
266 return;
267
268 /*
269 * disable interrupts
270 */
271 p = ioremap(pci_resource_start(dev, 0), 0x80);
272 if (p != NULL) {
273 writel(0, p + 0x4c);
274
275 /*
276 * Read the register back to ensure that it took effect.
277 */
278 readl(p + 0x4c);
279 iounmap(p);
280 }
281}
282
283/* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
284static int
Russell King70db3d92005-07-27 11:34:27 +0100285sbs_setup(struct serial_private *priv, struct pciserial_board *board,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 struct uart_port *port, int idx)
287{
288 unsigned int bar, offset = board->first_offset;
289
290 bar = 0;
291
292 if (idx < 4) {
293 /* first four channels map to 0, 0x100, 0x200, 0x300 */
294 offset += idx * board->uart_offset;
295 } else if (idx < 8) {
296 /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
297 offset += idx * board->uart_offset + 0xC00;
298 } else /* we have only 8 ports on PMC-OCTALPRO */
299 return 1;
300
Russell King70db3d92005-07-27 11:34:27 +0100301 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302}
303
304/*
305* This does initialization for PMC OCTALPRO cards:
306* maps the device memory, resets the UARTs (needed, bc
307* if the module is removed and inserted again, the card
308* is in the sleep mode) and enables global interrupt.
309*/
310
311/* global control register offset for SBS PMC-OctalPro */
312#define OCT_REG_CR_OFF 0x500
313
314static int __devinit sbs_init(struct pci_dev *dev)
315{
316 u8 __iomem *p;
317
318 p = ioremap(pci_resource_start(dev, 0),pci_resource_len(dev,0));
319
320 if (p == NULL)
321 return -ENOMEM;
322 /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
323 writeb(0x10,p + OCT_REG_CR_OFF);
324 udelay(50);
325 writeb(0x0,p + OCT_REG_CR_OFF);
326
327 /* Set bit-2 (INTENABLE) of Control Register */
328 writeb(0x4, p + OCT_REG_CR_OFF);
329 iounmap(p);
330
331 return 0;
332}
333
334/*
335 * Disables the global interrupt of PMC-OctalPro
336 */
337
338static void __devexit sbs_exit(struct pci_dev *dev)
339{
340 u8 __iomem *p;
341
342 p = ioremap(pci_resource_start(dev, 0),pci_resource_len(dev,0));
343 if (p != NULL) {
344 writeb(0, p + OCT_REG_CR_OFF);
345 }
346 iounmap(p);
347}
348
349/*
350 * SIIG serial cards have an PCI interface chip which also controls
351 * the UART clocking frequency. Each UART can be clocked independently
352 * (except cards equiped with 4 UARTs) and initial clocking settings
353 * are stored in the EEPROM chip. It can cause problems because this
354 * version of serial driver doesn't support differently clocked UART's
355 * on single PCI card. To prevent this, initialization functions set
356 * high frequency clocking for all UART's on given card. It is safe (I
357 * hope) because it doesn't touch EEPROM settings to prevent conflicts
358 * with other OSes (like M$ DOS).
359 *
360 * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
361 *
362 * There is two family of SIIG serial cards with different PCI
363 * interface chip and different configuration methods:
364 * - 10x cards have control registers in IO and/or memory space;
365 * - 20x cards have control registers in standard PCI configuration space.
366 *
Russell King67d74b82005-07-27 11:33:03 +0100367 * Note: all 10x cards have PCI device ids 0x10..
368 * all 20x cards have PCI device ids 0x20..
369 *
Andrey Paninfbc0dc02005-07-18 11:38:09 +0100370 * There are also Quartet Serial cards which use Oxford Semiconductor
371 * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
372 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 * Note: some SIIG cards are probed by the parport_serial object.
374 */
375
376#define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
377#define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
378
379static int pci_siig10x_init(struct pci_dev *dev)
380{
381 u16 data;
382 void __iomem *p;
383
384 switch (dev->device & 0xfff8) {
385 case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
386 data = 0xffdf;
387 break;
388 case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
389 data = 0xf7ff;
390 break;
391 default: /* 1S1P, 4S */
392 data = 0xfffb;
393 break;
394 }
395
396 p = ioremap(pci_resource_start(dev, 0), 0x80);
397 if (p == NULL)
398 return -ENOMEM;
399
400 writew(readw(p + 0x28) & data, p + 0x28);
401 readw(p + 0x28);
402 iounmap(p);
403 return 0;
404}
405
406#define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
407#define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
408
409static int pci_siig20x_init(struct pci_dev *dev)
410{
411 u8 data;
412
413 /* Change clock frequency for the first UART. */
414 pci_read_config_byte(dev, 0x6f, &data);
415 pci_write_config_byte(dev, 0x6f, data & 0xef);
416
417 /* If this card has 2 UART, we have to do the same with second UART. */
418 if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
419 ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
420 pci_read_config_byte(dev, 0x73, &data);
421 pci_write_config_byte(dev, 0x73, data & 0xef);
422 }
423 return 0;
424}
425
Russell King67d74b82005-07-27 11:33:03 +0100426static int pci_siig_init(struct pci_dev *dev)
427{
428 unsigned int type = dev->device & 0xff00;
429
430 if (type == 0x1000)
431 return pci_siig10x_init(dev);
432 else if (type == 0x2000)
433 return pci_siig20x_init(dev);
434
435 moan_device("Unknown SIIG card", dev);
436 return -ENODEV;
437}
438
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439int pci_siig10x_fn(struct pci_dev *dev, int enable)
440{
441 int ret = 0;
442 if (enable)
443 ret = pci_siig10x_init(dev);
444 return ret;
445}
446
447int pci_siig20x_fn(struct pci_dev *dev, int enable)
448{
449 int ret = 0;
450 if (enable)
451 ret = pci_siig20x_init(dev);
452 return ret;
453}
454
455EXPORT_SYMBOL(pci_siig10x_fn);
456EXPORT_SYMBOL(pci_siig20x_fn);
457
458/*
459 * Timedia has an explosion of boards, and to avoid the PCI table from
460 * growing *huge*, we use this function to collapse some 70 entries
461 * in the PCI table into one, for sanity's and compactness's sake.
462 */
463static unsigned short timedia_single_port[] = {
464 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
465};
466
467static unsigned short timedia_dual_port[] = {
468 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
469 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
470 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
471 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
472 0xD079, 0
473};
474
475static unsigned short timedia_quad_port[] = {
476 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
477 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
478 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
479 0xB157, 0
480};
481
482static unsigned short timedia_eight_port[] = {
483 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
484 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
485};
486
487static struct timedia_struct {
488 int num;
489 unsigned short *ids;
490} timedia_data[] = {
491 { 1, timedia_single_port },
492 { 2, timedia_dual_port },
493 { 4, timedia_quad_port },
494 { 8, timedia_eight_port },
495 { 0, NULL }
496};
497
498static int __devinit pci_timedia_init(struct pci_dev *dev)
499{
500 unsigned short *ids;
501 int i, j;
502
503 for (i = 0; timedia_data[i].num; i++) {
504 ids = timedia_data[i].ids;
505 for (j = 0; ids[j]; j++)
506 if (dev->subsystem_device == ids[j])
507 return timedia_data[i].num;
508 }
509 return 0;
510}
511
512/*
513 * Timedia/SUNIX uses a mixture of BARs and offsets
514 * Ugh, this is ugly as all hell --- TYT
515 */
516static int
Russell King70db3d92005-07-27 11:34:27 +0100517pci_timedia_setup(struct serial_private *priv, struct pciserial_board *board,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 struct uart_port *port, int idx)
519{
520 unsigned int bar = 0, offset = board->first_offset;
521
522 switch (idx) {
523 case 0:
524 bar = 0;
525 break;
526 case 1:
527 offset = board->uart_offset;
528 bar = 0;
529 break;
530 case 2:
531 bar = 1;
532 break;
533 case 3:
534 offset = board->uart_offset;
535 bar = 1;
536 case 4: /* BAR 2 */
537 case 5: /* BAR 3 */
538 case 6: /* BAR 4 */
539 case 7: /* BAR 5 */
540 bar = idx - 2;
541 }
542
Russell King70db3d92005-07-27 11:34:27 +0100543 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544}
545
546/*
547 * Some Titan cards are also a little weird
548 */
549static int
Russell King70db3d92005-07-27 11:34:27 +0100550titan_400l_800l_setup(struct serial_private *priv,
Russell King1c7c1fe2005-07-27 11:31:19 +0100551 struct pciserial_board *board,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 struct uart_port *port, int idx)
553{
554 unsigned int bar, offset = board->first_offset;
555
556 switch (idx) {
557 case 0:
558 bar = 1;
559 break;
560 case 1:
561 bar = 2;
562 break;
563 default:
564 bar = 4;
565 offset = (idx - 2) * board->uart_offset;
566 }
567
Russell King70db3d92005-07-27 11:34:27 +0100568 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569}
570
571static int __devinit pci_xircom_init(struct pci_dev *dev)
572{
573 msleep(100);
574 return 0;
575}
576
577static int __devinit pci_netmos_init(struct pci_dev *dev)
578{
579 /* subdevice 0x00PS means <P> parallel, <S> serial */
580 unsigned int num_serial = dev->subsystem_device & 0xf;
581
582 if (num_serial == 0)
583 return -ENODEV;
584 return num_serial;
585}
586
587static int
Russell King70db3d92005-07-27 11:34:27 +0100588pci_default_setup(struct serial_private *priv, struct pciserial_board *board,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 struct uart_port *port, int idx)
590{
591 unsigned int bar, offset = board->first_offset, maxnr;
592
593 bar = FL_GET_BASE(board->flags);
594 if (board->flags & FL_BASE_BARS)
595 bar += idx;
596 else
597 offset += idx * board->uart_offset;
598
Russell King70db3d92005-07-27 11:34:27 +0100599 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) /
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 (8 << board->reg_shift);
601
602 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
603 return 1;
604
Russell King70db3d92005-07-27 11:34:27 +0100605 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606}
607
608/* This should be in linux/pci_ids.h */
609#define PCI_VENDOR_ID_SBSMODULARIO 0x124B
610#define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
611#define PCI_DEVICE_ID_OCTPRO 0x0001
612#define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
613#define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
614#define PCI_SUBDEVICE_ID_POCTAL232 0x0308
615#define PCI_SUBDEVICE_ID_POCTAL422 0x0408
616
617/*
618 * Master list of serial port init/setup/exit quirks.
619 * This does not describe the general nature of the port.
620 * (ie, baud base, number and location of ports, etc)
621 *
622 * This list is ordered alphabetically by vendor then device.
623 * Specific entries must come before more generic entries.
624 */
625static struct pci_serial_quirk pci_serial_quirks[] = {
626 /*
627 * AFAVLAB cards.
628 * It is not clear whether this applies to all products.
629 */
630 {
631 .vendor = PCI_VENDOR_ID_AFAVLAB,
632 .device = PCI_ANY_ID,
633 .subvendor = PCI_ANY_ID,
634 .subdevice = PCI_ANY_ID,
635 .setup = afavlab_setup,
636 },
637 /*
638 * HP Diva
639 */
640 {
641 .vendor = PCI_VENDOR_ID_HP,
642 .device = PCI_DEVICE_ID_HP_DIVA,
643 .subvendor = PCI_ANY_ID,
644 .subdevice = PCI_ANY_ID,
645 .init = pci_hp_diva_init,
646 .setup = pci_hp_diva_setup,
647 },
648 /*
649 * Intel
650 */
651 {
652 .vendor = PCI_VENDOR_ID_INTEL,
653 .device = PCI_DEVICE_ID_INTEL_80960_RP,
654 .subvendor = 0xe4bf,
655 .subdevice = PCI_ANY_ID,
656 .init = pci_inteli960ni_init,
657 .setup = pci_default_setup,
658 },
659 /*
660 * Panacom
661 */
662 {
663 .vendor = PCI_VENDOR_ID_PANACOM,
664 .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
665 .subvendor = PCI_ANY_ID,
666 .subdevice = PCI_ANY_ID,
667 .init = pci_plx9050_init,
668 .setup = pci_default_setup,
669 .exit = __devexit_p(pci_plx9050_exit),
670 },
671 {
672 .vendor = PCI_VENDOR_ID_PANACOM,
673 .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
674 .subvendor = PCI_ANY_ID,
675 .subdevice = PCI_ANY_ID,
676 .init = pci_plx9050_init,
677 .setup = pci_default_setup,
678 .exit = __devexit_p(pci_plx9050_exit),
679 },
680 /*
681 * PLX
682 */
683 {
684 .vendor = PCI_VENDOR_ID_PLX,
685 .device = PCI_DEVICE_ID_PLX_9050,
686 .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
687 .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
688 .init = pci_plx9050_init,
689 .setup = pci_default_setup,
690 .exit = __devexit_p(pci_plx9050_exit),
691 },
692 {
693 .vendor = PCI_VENDOR_ID_PLX,
694 .device = PCI_DEVICE_ID_PLX_ROMULUS,
695 .subvendor = PCI_VENDOR_ID_PLX,
696 .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
697 .init = pci_plx9050_init,
698 .setup = pci_default_setup,
699 .exit = __devexit_p(pci_plx9050_exit),
700 },
701 /*
702 * SBS Technologies, Inc., PMC-OCTALPRO 232
703 */
704 {
705 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
706 .device = PCI_DEVICE_ID_OCTPRO,
707 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
708 .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
709 .init = sbs_init,
710 .setup = sbs_setup,
711 .exit = __devexit_p(sbs_exit),
712 },
713 /*
714 * SBS Technologies, Inc., PMC-OCTALPRO 422
715 */
716 {
717 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
718 .device = PCI_DEVICE_ID_OCTPRO,
719 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
720 .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
721 .init = sbs_init,
722 .setup = sbs_setup,
723 .exit = __devexit_p(sbs_exit),
724 },
725 /*
726 * SBS Technologies, Inc., P-Octal 232
727 */
728 {
729 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
730 .device = PCI_DEVICE_ID_OCTPRO,
731 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
732 .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
733 .init = sbs_init,
734 .setup = sbs_setup,
735 .exit = __devexit_p(sbs_exit),
736 },
737 /*
738 * SBS Technologies, Inc., P-Octal 422
739 */
740 {
741 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
742 .device = PCI_DEVICE_ID_OCTPRO,
743 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
744 .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
745 .init = sbs_init,
746 .setup = sbs_setup,
747 .exit = __devexit_p(sbs_exit),
748 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 /*
750 * SIIG cards.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 */
752 {
753 .vendor = PCI_VENDOR_ID_SIIG,
Russell King67d74b82005-07-27 11:33:03 +0100754 .device = PCI_ANY_ID,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 .subvendor = PCI_ANY_ID,
756 .subdevice = PCI_ANY_ID,
Russell King67d74b82005-07-27 11:33:03 +0100757 .init = pci_siig_init,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 .setup = pci_default_setup,
759 },
760 /*
761 * Titan cards
762 */
763 {
764 .vendor = PCI_VENDOR_ID_TITAN,
765 .device = PCI_DEVICE_ID_TITAN_400L,
766 .subvendor = PCI_ANY_ID,
767 .subdevice = PCI_ANY_ID,
768 .setup = titan_400l_800l_setup,
769 },
770 {
771 .vendor = PCI_VENDOR_ID_TITAN,
772 .device = PCI_DEVICE_ID_TITAN_800L,
773 .subvendor = PCI_ANY_ID,
774 .subdevice = PCI_ANY_ID,
775 .setup = titan_400l_800l_setup,
776 },
777 /*
778 * Timedia cards
779 */
780 {
781 .vendor = PCI_VENDOR_ID_TIMEDIA,
782 .device = PCI_DEVICE_ID_TIMEDIA_1889,
783 .subvendor = PCI_VENDOR_ID_TIMEDIA,
784 .subdevice = PCI_ANY_ID,
785 .init = pci_timedia_init,
786 .setup = pci_timedia_setup,
787 },
788 {
789 .vendor = PCI_VENDOR_ID_TIMEDIA,
790 .device = PCI_ANY_ID,
791 .subvendor = PCI_ANY_ID,
792 .subdevice = PCI_ANY_ID,
793 .setup = pci_timedia_setup,
794 },
795 /*
796 * Xircom cards
797 */
798 {
799 .vendor = PCI_VENDOR_ID_XIRCOM,
800 .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
801 .subvendor = PCI_ANY_ID,
802 .subdevice = PCI_ANY_ID,
803 .init = pci_xircom_init,
804 .setup = pci_default_setup,
805 },
806 /*
807 * Netmos cards
808 */
809 {
810 .vendor = PCI_VENDOR_ID_NETMOS,
811 .device = PCI_ANY_ID,
812 .subvendor = PCI_ANY_ID,
813 .subdevice = PCI_ANY_ID,
814 .init = pci_netmos_init,
815 .setup = pci_default_setup,
816 },
817 /*
818 * Default "match everything" terminator entry
819 */
820 {
821 .vendor = PCI_ANY_ID,
822 .device = PCI_ANY_ID,
823 .subvendor = PCI_ANY_ID,
824 .subdevice = PCI_ANY_ID,
825 .setup = pci_default_setup,
826 }
827};
828
829static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
830{
831 return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
832}
833
834static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
835{
836 struct pci_serial_quirk *quirk;
837
838 for (quirk = pci_serial_quirks; ; quirk++)
839 if (quirk_id_matches(quirk->vendor, dev->vendor) &&
840 quirk_id_matches(quirk->device, dev->device) &&
841 quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
842 quirk_id_matches(quirk->subdevice, dev->subsystem_device))
843 break;
844 return quirk;
845}
846
847static _INLINE_ int
Russell King72ce9a82005-07-27 11:32:04 +0100848get_pci_irq(struct pci_dev *dev, struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849{
850 if (board->flags & FL_NOIRQ)
851 return 0;
852 else
853 return dev->irq;
854}
855
856/*
857 * This is the configuration table for all of the PCI serial boards
858 * which we support. It is directly indexed by the pci_board_num_t enum
859 * value, which is encoded in the pci_device_id PCI probe table's
860 * driver_data member.
861 *
862 * The makeup of these names are:
863 * pbn_bn{_bt}_n_baud
864 *
865 * bn = PCI BAR number
866 * bt = Index using PCI BARs
867 * n = number of serial ports
868 * baud = baud rate
869 *
Russell Kingf1690f32005-05-06 10:19:09 +0100870 * This table is sorted by (in order): baud, bt, bn, n.
871 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872 * Please note: in theory if n = 1, _bt infix should make no difference.
873 * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
874 */
875enum pci_board_num_t {
876 pbn_default = 0,
877
878 pbn_b0_1_115200,
879 pbn_b0_2_115200,
880 pbn_b0_4_115200,
881 pbn_b0_5_115200,
882
883 pbn_b0_1_921600,
884 pbn_b0_2_921600,
885 pbn_b0_4_921600,
886
Andrey Paninfbc0dc02005-07-18 11:38:09 +0100887 pbn_b0_4_1152000,
888
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889 pbn_b0_bt_1_115200,
890 pbn_b0_bt_2_115200,
891 pbn_b0_bt_8_115200,
892
893 pbn_b0_bt_1_460800,
894 pbn_b0_bt_2_460800,
895 pbn_b0_bt_4_460800,
896
897 pbn_b0_bt_1_921600,
898 pbn_b0_bt_2_921600,
899 pbn_b0_bt_4_921600,
900 pbn_b0_bt_8_921600,
901
902 pbn_b1_1_115200,
903 pbn_b1_2_115200,
904 pbn_b1_4_115200,
905 pbn_b1_8_115200,
906
907 pbn_b1_1_921600,
908 pbn_b1_2_921600,
909 pbn_b1_4_921600,
910 pbn_b1_8_921600,
911
912 pbn_b1_bt_2_921600,
913
914 pbn_b1_1_1382400,
915 pbn_b1_2_1382400,
916 pbn_b1_4_1382400,
917 pbn_b1_8_1382400,
918
919 pbn_b2_1_115200,
920 pbn_b2_8_115200,
921
922 pbn_b2_1_460800,
923 pbn_b2_4_460800,
924 pbn_b2_8_460800,
925 pbn_b2_16_460800,
926
927 pbn_b2_1_921600,
928 pbn_b2_4_921600,
929 pbn_b2_8_921600,
930
931 pbn_b2_bt_1_115200,
932 pbn_b2_bt_2_115200,
933 pbn_b2_bt_4_115200,
934
935 pbn_b2_bt_2_921600,
936 pbn_b2_bt_4_921600,
937
938 pbn_b3_4_115200,
939 pbn_b3_8_115200,
940
941 /*
942 * Board-specific versions.
943 */
944 pbn_panacom,
945 pbn_panacom2,
946 pbn_panacom4,
947 pbn_plx_romulus,
948 pbn_oxsemi,
949 pbn_intel_i960,
950 pbn_sgi_ioc3,
951 pbn_nec_nile4,
952 pbn_computone_4,
953 pbn_computone_6,
954 pbn_computone_8,
955 pbn_sbsxrsio,
956 pbn_exar_XR17C152,
957 pbn_exar_XR17C154,
958 pbn_exar_XR17C158,
959};
960
961/*
962 * uart_offset - the space between channels
963 * reg_shift - describes how the UART registers are mapped
964 * to PCI memory by the card.
965 * For example IER register on SBS, Inc. PMC-OctPro is located at
966 * offset 0x10 from the UART base, while UART_IER is defined as 1
967 * in include/linux/serial_reg.h,
968 * see first lines of serial_in() and serial_out() in 8250.c
969*/
970
Russell King1c7c1fe2005-07-27 11:31:19 +0100971static struct pciserial_board pci_boards[] __devinitdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972 [pbn_default] = {
973 .flags = FL_BASE0,
974 .num_ports = 1,
975 .base_baud = 115200,
976 .uart_offset = 8,
977 },
978 [pbn_b0_1_115200] = {
979 .flags = FL_BASE0,
980 .num_ports = 1,
981 .base_baud = 115200,
982 .uart_offset = 8,
983 },
984 [pbn_b0_2_115200] = {
985 .flags = FL_BASE0,
986 .num_ports = 2,
987 .base_baud = 115200,
988 .uart_offset = 8,
989 },
990 [pbn_b0_4_115200] = {
991 .flags = FL_BASE0,
992 .num_ports = 4,
993 .base_baud = 115200,
994 .uart_offset = 8,
995 },
996 [pbn_b0_5_115200] = {
997 .flags = FL_BASE0,
998 .num_ports = 5,
999 .base_baud = 115200,
1000 .uart_offset = 8,
1001 },
1002
1003 [pbn_b0_1_921600] = {
1004 .flags = FL_BASE0,
1005 .num_ports = 1,
1006 .base_baud = 921600,
1007 .uart_offset = 8,
1008 },
1009 [pbn_b0_2_921600] = {
1010 .flags = FL_BASE0,
1011 .num_ports = 2,
1012 .base_baud = 921600,
1013 .uart_offset = 8,
1014 },
1015 [pbn_b0_4_921600] = {
1016 .flags = FL_BASE0,
1017 .num_ports = 4,
1018 .base_baud = 921600,
1019 .uart_offset = 8,
1020 },
Andrey Paninfbc0dc02005-07-18 11:38:09 +01001021 [pbn_b0_4_1152000] = {
1022 .flags = FL_BASE0,
1023 .num_ports = 4,
1024 .base_baud = 1152000,
1025 .uart_offset = 8,
1026 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027
1028 [pbn_b0_bt_1_115200] = {
1029 .flags = FL_BASE0|FL_BASE_BARS,
1030 .num_ports = 1,
1031 .base_baud = 115200,
1032 .uart_offset = 8,
1033 },
1034 [pbn_b0_bt_2_115200] = {
1035 .flags = FL_BASE0|FL_BASE_BARS,
1036 .num_ports = 2,
1037 .base_baud = 115200,
1038 .uart_offset = 8,
1039 },
1040 [pbn_b0_bt_8_115200] = {
1041 .flags = FL_BASE0|FL_BASE_BARS,
1042 .num_ports = 8,
1043 .base_baud = 115200,
1044 .uart_offset = 8,
1045 },
1046
1047 [pbn_b0_bt_1_460800] = {
1048 .flags = FL_BASE0|FL_BASE_BARS,
1049 .num_ports = 1,
1050 .base_baud = 460800,
1051 .uart_offset = 8,
1052 },
1053 [pbn_b0_bt_2_460800] = {
1054 .flags = FL_BASE0|FL_BASE_BARS,
1055 .num_ports = 2,
1056 .base_baud = 460800,
1057 .uart_offset = 8,
1058 },
1059 [pbn_b0_bt_4_460800] = {
1060 .flags = FL_BASE0|FL_BASE_BARS,
1061 .num_ports = 4,
1062 .base_baud = 460800,
1063 .uart_offset = 8,
1064 },
1065
1066 [pbn_b0_bt_1_921600] = {
1067 .flags = FL_BASE0|FL_BASE_BARS,
1068 .num_ports = 1,
1069 .base_baud = 921600,
1070 .uart_offset = 8,
1071 },
1072 [pbn_b0_bt_2_921600] = {
1073 .flags = FL_BASE0|FL_BASE_BARS,
1074 .num_ports = 2,
1075 .base_baud = 921600,
1076 .uart_offset = 8,
1077 },
1078 [pbn_b0_bt_4_921600] = {
1079 .flags = FL_BASE0|FL_BASE_BARS,
1080 .num_ports = 4,
1081 .base_baud = 921600,
1082 .uart_offset = 8,
1083 },
1084 [pbn_b0_bt_8_921600] = {
1085 .flags = FL_BASE0|FL_BASE_BARS,
1086 .num_ports = 8,
1087 .base_baud = 921600,
1088 .uart_offset = 8,
1089 },
1090
1091 [pbn_b1_1_115200] = {
1092 .flags = FL_BASE1,
1093 .num_ports = 1,
1094 .base_baud = 115200,
1095 .uart_offset = 8,
1096 },
1097 [pbn_b1_2_115200] = {
1098 .flags = FL_BASE1,
1099 .num_ports = 2,
1100 .base_baud = 115200,
1101 .uart_offset = 8,
1102 },
1103 [pbn_b1_4_115200] = {
1104 .flags = FL_BASE1,
1105 .num_ports = 4,
1106 .base_baud = 115200,
1107 .uart_offset = 8,
1108 },
1109 [pbn_b1_8_115200] = {
1110 .flags = FL_BASE1,
1111 .num_ports = 8,
1112 .base_baud = 115200,
1113 .uart_offset = 8,
1114 },
1115
1116 [pbn_b1_1_921600] = {
1117 .flags = FL_BASE1,
1118 .num_ports = 1,
1119 .base_baud = 921600,
1120 .uart_offset = 8,
1121 },
1122 [pbn_b1_2_921600] = {
1123 .flags = FL_BASE1,
1124 .num_ports = 2,
1125 .base_baud = 921600,
1126 .uart_offset = 8,
1127 },
1128 [pbn_b1_4_921600] = {
1129 .flags = FL_BASE1,
1130 .num_ports = 4,
1131 .base_baud = 921600,
1132 .uart_offset = 8,
1133 },
1134 [pbn_b1_8_921600] = {
1135 .flags = FL_BASE1,
1136 .num_ports = 8,
1137 .base_baud = 921600,
1138 .uart_offset = 8,
1139 },
1140
1141 [pbn_b1_bt_2_921600] = {
1142 .flags = FL_BASE1|FL_BASE_BARS,
1143 .num_ports = 2,
1144 .base_baud = 921600,
1145 .uart_offset = 8,
1146 },
1147
1148 [pbn_b1_1_1382400] = {
1149 .flags = FL_BASE1,
1150 .num_ports = 1,
1151 .base_baud = 1382400,
1152 .uart_offset = 8,
1153 },
1154 [pbn_b1_2_1382400] = {
1155 .flags = FL_BASE1,
1156 .num_ports = 2,
1157 .base_baud = 1382400,
1158 .uart_offset = 8,
1159 },
1160 [pbn_b1_4_1382400] = {
1161 .flags = FL_BASE1,
1162 .num_ports = 4,
1163 .base_baud = 1382400,
1164 .uart_offset = 8,
1165 },
1166 [pbn_b1_8_1382400] = {
1167 .flags = FL_BASE1,
1168 .num_ports = 8,
1169 .base_baud = 1382400,
1170 .uart_offset = 8,
1171 },
1172
1173 [pbn_b2_1_115200] = {
1174 .flags = FL_BASE2,
1175 .num_ports = 1,
1176 .base_baud = 115200,
1177 .uart_offset = 8,
1178 },
1179 [pbn_b2_8_115200] = {
1180 .flags = FL_BASE2,
1181 .num_ports = 8,
1182 .base_baud = 115200,
1183 .uart_offset = 8,
1184 },
1185
1186 [pbn_b2_1_460800] = {
1187 .flags = FL_BASE2,
1188 .num_ports = 1,
1189 .base_baud = 460800,
1190 .uart_offset = 8,
1191 },
1192 [pbn_b2_4_460800] = {
1193 .flags = FL_BASE2,
1194 .num_ports = 4,
1195 .base_baud = 460800,
1196 .uart_offset = 8,
1197 },
1198 [pbn_b2_8_460800] = {
1199 .flags = FL_BASE2,
1200 .num_ports = 8,
1201 .base_baud = 460800,
1202 .uart_offset = 8,
1203 },
1204 [pbn_b2_16_460800] = {
1205 .flags = FL_BASE2,
1206 .num_ports = 16,
1207 .base_baud = 460800,
1208 .uart_offset = 8,
1209 },
1210
1211 [pbn_b2_1_921600] = {
1212 .flags = FL_BASE2,
1213 .num_ports = 1,
1214 .base_baud = 921600,
1215 .uart_offset = 8,
1216 },
1217 [pbn_b2_4_921600] = {
1218 .flags = FL_BASE2,
1219 .num_ports = 4,
1220 .base_baud = 921600,
1221 .uart_offset = 8,
1222 },
1223 [pbn_b2_8_921600] = {
1224 .flags = FL_BASE2,
1225 .num_ports = 8,
1226 .base_baud = 921600,
1227 .uart_offset = 8,
1228 },
1229
1230 [pbn_b2_bt_1_115200] = {
1231 .flags = FL_BASE2|FL_BASE_BARS,
1232 .num_ports = 1,
1233 .base_baud = 115200,
1234 .uart_offset = 8,
1235 },
1236 [pbn_b2_bt_2_115200] = {
1237 .flags = FL_BASE2|FL_BASE_BARS,
1238 .num_ports = 2,
1239 .base_baud = 115200,
1240 .uart_offset = 8,
1241 },
1242 [pbn_b2_bt_4_115200] = {
1243 .flags = FL_BASE2|FL_BASE_BARS,
1244 .num_ports = 4,
1245 .base_baud = 115200,
1246 .uart_offset = 8,
1247 },
1248
1249 [pbn_b2_bt_2_921600] = {
1250 .flags = FL_BASE2|FL_BASE_BARS,
1251 .num_ports = 2,
1252 .base_baud = 921600,
1253 .uart_offset = 8,
1254 },
1255 [pbn_b2_bt_4_921600] = {
1256 .flags = FL_BASE2|FL_BASE_BARS,
1257 .num_ports = 4,
1258 .base_baud = 921600,
1259 .uart_offset = 8,
1260 },
1261
1262 [pbn_b3_4_115200] = {
1263 .flags = FL_BASE3,
1264 .num_ports = 4,
1265 .base_baud = 115200,
1266 .uart_offset = 8,
1267 },
1268 [pbn_b3_8_115200] = {
1269 .flags = FL_BASE3,
1270 .num_ports = 8,
1271 .base_baud = 115200,
1272 .uart_offset = 8,
1273 },
1274
1275 /*
1276 * Entries following this are board-specific.
1277 */
1278
1279 /*
1280 * Panacom - IOMEM
1281 */
1282 [pbn_panacom] = {
1283 .flags = FL_BASE2,
1284 .num_ports = 2,
1285 .base_baud = 921600,
1286 .uart_offset = 0x400,
1287 .reg_shift = 7,
1288 },
1289 [pbn_panacom2] = {
1290 .flags = FL_BASE2|FL_BASE_BARS,
1291 .num_ports = 2,
1292 .base_baud = 921600,
1293 .uart_offset = 0x400,
1294 .reg_shift = 7,
1295 },
1296 [pbn_panacom4] = {
1297 .flags = FL_BASE2|FL_BASE_BARS,
1298 .num_ports = 4,
1299 .base_baud = 921600,
1300 .uart_offset = 0x400,
1301 .reg_shift = 7,
1302 },
1303
1304 /* I think this entry is broken - the first_offset looks wrong --rmk */
1305 [pbn_plx_romulus] = {
1306 .flags = FL_BASE2,
1307 .num_ports = 4,
1308 .base_baud = 921600,
1309 .uart_offset = 8 << 2,
1310 .reg_shift = 2,
1311 .first_offset = 0x03,
1312 },
1313
1314 /*
1315 * This board uses the size of PCI Base region 0 to
1316 * signal now many ports are available
1317 */
1318 [pbn_oxsemi] = {
1319 .flags = FL_BASE0|FL_REGION_SZ_CAP,
1320 .num_ports = 32,
1321 .base_baud = 115200,
1322 .uart_offset = 8,
1323 },
1324
1325 /*
1326 * EKF addition for i960 Boards form EKF with serial port.
1327 * Max 256 ports.
1328 */
1329 [pbn_intel_i960] = {
1330 .flags = FL_BASE0,
1331 .num_ports = 32,
1332 .base_baud = 921600,
1333 .uart_offset = 8 << 2,
1334 .reg_shift = 2,
1335 .first_offset = 0x10000,
1336 },
1337 [pbn_sgi_ioc3] = {
1338 .flags = FL_BASE0|FL_NOIRQ,
1339 .num_ports = 1,
1340 .base_baud = 458333,
1341 .uart_offset = 8,
1342 .reg_shift = 0,
1343 .first_offset = 0x20178,
1344 },
1345
1346 /*
1347 * NEC Vrc-5074 (Nile 4) builtin UART.
1348 */
1349 [pbn_nec_nile4] = {
1350 .flags = FL_BASE0,
1351 .num_ports = 1,
1352 .base_baud = 520833,
1353 .uart_offset = 8 << 3,
1354 .reg_shift = 3,
1355 .first_offset = 0x300,
1356 },
1357
1358 /*
1359 * Computone - uses IOMEM.
1360 */
1361 [pbn_computone_4] = {
1362 .flags = FL_BASE0,
1363 .num_ports = 4,
1364 .base_baud = 921600,
1365 .uart_offset = 0x40,
1366 .reg_shift = 2,
1367 .first_offset = 0x200,
1368 },
1369 [pbn_computone_6] = {
1370 .flags = FL_BASE0,
1371 .num_ports = 6,
1372 .base_baud = 921600,
1373 .uart_offset = 0x40,
1374 .reg_shift = 2,
1375 .first_offset = 0x200,
1376 },
1377 [pbn_computone_8] = {
1378 .flags = FL_BASE0,
1379 .num_ports = 8,
1380 .base_baud = 921600,
1381 .uart_offset = 0x40,
1382 .reg_shift = 2,
1383 .first_offset = 0x200,
1384 },
1385 [pbn_sbsxrsio] = {
1386 .flags = FL_BASE0,
1387 .num_ports = 8,
1388 .base_baud = 460800,
1389 .uart_offset = 256,
1390 .reg_shift = 4,
1391 },
1392 /*
1393 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
1394 * Only basic 16550A support.
1395 * XR17C15[24] are not tested, but they should work.
1396 */
1397 [pbn_exar_XR17C152] = {
1398 .flags = FL_BASE0,
1399 .num_ports = 2,
1400 .base_baud = 921600,
1401 .uart_offset = 0x200,
1402 },
1403 [pbn_exar_XR17C154] = {
1404 .flags = FL_BASE0,
1405 .num_ports = 4,
1406 .base_baud = 921600,
1407 .uart_offset = 0x200,
1408 },
1409 [pbn_exar_XR17C158] = {
1410 .flags = FL_BASE0,
1411 .num_ports = 8,
1412 .base_baud = 921600,
1413 .uart_offset = 0x200,
1414 },
1415};
1416
1417/*
1418 * Given a complete unknown PCI device, try to use some heuristics to
1419 * guess what the configuration might be, based on the pitiful PCI
1420 * serial specs. Returns 0 on success, 1 on failure.
1421 */
1422static int __devinit
Russell King1c7c1fe2005-07-27 11:31:19 +01001423serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424{
1425 int num_iomem, num_port, first_port = -1, i;
1426
1427 /*
1428 * If it is not a communications device or the programming
1429 * interface is greater than 6, give up.
1430 *
1431 * (Should we try to make guesses for multiport serial devices
1432 * later?)
1433 */
1434 if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
1435 ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
1436 (dev->class & 0xff) > 6)
1437 return -ENODEV;
1438
1439 num_iomem = num_port = 0;
1440 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
1441 if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
1442 num_port++;
1443 if (first_port == -1)
1444 first_port = i;
1445 }
1446 if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
1447 num_iomem++;
1448 }
1449
1450 /*
1451 * If there is 1 or 0 iomem regions, and exactly one port,
1452 * use it. We guess the number of ports based on the IO
1453 * region size.
1454 */
1455 if (num_iomem <= 1 && num_port == 1) {
1456 board->flags = first_port;
1457 board->num_ports = pci_resource_len(dev, first_port) / 8;
1458 return 0;
1459 }
1460
1461 /*
1462 * Now guess if we've got a board which indexes by BARs.
1463 * Each IO BAR should be 8 bytes, and they should follow
1464 * consecutively.
1465 */
1466 first_port = -1;
1467 num_port = 0;
1468 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
1469 if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
1470 pci_resource_len(dev, i) == 8 &&
1471 (first_port == -1 || (first_port + num_port) == i)) {
1472 num_port++;
1473 if (first_port == -1)
1474 first_port = i;
1475 }
1476 }
1477
1478 if (num_port > 1) {
1479 board->flags = first_port | FL_BASE_BARS;
1480 board->num_ports = num_port;
1481 return 0;
1482 }
1483
1484 return -ENODEV;
1485}
1486
1487static inline int
Russell King1c7c1fe2005-07-27 11:31:19 +01001488serial_pci_matches(struct pciserial_board *board,
1489 struct pciserial_board *guessed)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490{
1491 return
1492 board->num_ports == guessed->num_ports &&
1493 board->base_baud == guessed->base_baud &&
1494 board->uart_offset == guessed->uart_offset &&
1495 board->reg_shift == guessed->reg_shift &&
1496 board->first_offset == guessed->first_offset;
1497}
1498
Russell King241fc432005-07-27 11:35:54 +01001499struct serial_private *
1500pciserial_init_ports(struct pci_dev *dev, struct pciserial_board *board)
1501{
1502 struct uart_port serial_port;
1503 struct serial_private *priv;
1504 struct pci_serial_quirk *quirk;
1505 int rc, nr_ports, i;
1506
1507 nr_ports = board->num_ports;
1508
1509 /*
1510 * Find an init and setup quirks.
1511 */
1512 quirk = find_quirk(dev);
1513
1514 /*
1515 * Run the new-style initialization function.
1516 * The initialization function returns:
1517 * <0 - error
1518 * 0 - use board->num_ports
1519 * >0 - number of ports
1520 */
1521 if (quirk->init) {
1522 rc = quirk->init(dev);
1523 if (rc < 0) {
1524 priv = ERR_PTR(rc);
1525 goto err_out;
1526 }
1527 if (rc)
1528 nr_ports = rc;
1529 }
1530
1531 priv = kmalloc(sizeof(struct serial_private) +
1532 sizeof(unsigned int) * nr_ports,
1533 GFP_KERNEL);
1534 if (!priv) {
1535 priv = ERR_PTR(-ENOMEM);
1536 goto err_deinit;
1537 }
1538
1539 memset(priv, 0, sizeof(struct serial_private) +
1540 sizeof(unsigned int) * nr_ports);
1541
1542 priv->dev = dev;
1543 priv->quirk = quirk;
1544
1545 memset(&serial_port, 0, sizeof(struct uart_port));
1546 serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
1547 serial_port.uartclk = board->base_baud * 16;
1548 serial_port.irq = get_pci_irq(dev, board);
1549 serial_port.dev = &dev->dev;
1550
1551 for (i = 0; i < nr_ports; i++) {
1552 if (quirk->setup(priv, board, &serial_port, i))
1553 break;
1554
1555#ifdef SERIAL_DEBUG_PCI
1556 printk("Setup PCI port: port %x, irq %d, type %d\n",
1557 serial_port.iobase, serial_port.irq, serial_port.iotype);
1558#endif
1559
1560 priv->line[i] = serial8250_register_port(&serial_port);
1561 if (priv->line[i] < 0) {
1562 printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
1563 break;
1564 }
1565 }
1566
1567 priv->nr = i;
1568
1569 return priv;
1570
1571 err_deinit:
1572 if (quirk->exit)
1573 quirk->exit(dev);
1574 err_out:
1575 return priv;
1576}
1577EXPORT_SYMBOL_GPL(pciserial_init_ports);
1578
1579void pciserial_remove_ports(struct serial_private *priv)
1580{
1581 struct pci_serial_quirk *quirk;
1582 int i;
1583
1584 for (i = 0; i < priv->nr; i++)
1585 serial8250_unregister_port(priv->line[i]);
1586
1587 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
1588 if (priv->remapped_bar[i])
1589 iounmap(priv->remapped_bar[i]);
1590 priv->remapped_bar[i] = NULL;
1591 }
1592
1593 /*
1594 * Find the exit quirks.
1595 */
1596 quirk = find_quirk(priv->dev);
1597 if (quirk->exit)
1598 quirk->exit(priv->dev);
1599
1600 kfree(priv);
1601}
1602EXPORT_SYMBOL_GPL(pciserial_remove_ports);
1603
1604void pciserial_suspend_ports(struct serial_private *priv)
1605{
1606 int i;
1607
1608 for (i = 0; i < priv->nr; i++)
1609 if (priv->line[i] >= 0)
1610 serial8250_suspend_port(priv->line[i]);
1611}
1612EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
1613
1614void pciserial_resume_ports(struct serial_private *priv)
1615{
1616 int i;
1617
1618 /*
1619 * Ensure that the board is correctly configured.
1620 */
1621 if (priv->quirk->init)
1622 priv->quirk->init(priv->dev);
1623
1624 for (i = 0; i < priv->nr; i++)
1625 if (priv->line[i] >= 0)
1626 serial8250_resume_port(priv->line[i]);
1627}
1628EXPORT_SYMBOL_GPL(pciserial_resume_ports);
1629
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630/*
1631 * Probe one serial board. Unfortunately, there is no rhyme nor reason
1632 * to the arrangement of serial ports on a PCI card.
1633 */
1634static int __devinit
1635pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
1636{
1637 struct serial_private *priv;
Russell King1c7c1fe2005-07-27 11:31:19 +01001638 struct pciserial_board *board, tmp;
Russell King241fc432005-07-27 11:35:54 +01001639 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640
1641 if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
1642 printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
1643 ent->driver_data);
1644 return -EINVAL;
1645 }
1646
1647 board = &pci_boards[ent->driver_data];
1648
1649 rc = pci_enable_device(dev);
1650 if (rc)
1651 return rc;
1652
1653 if (ent->driver_data == pbn_default) {
1654 /*
1655 * Use a copy of the pci_board entry for this;
1656 * avoid changing entries in the table.
1657 */
Russell King1c7c1fe2005-07-27 11:31:19 +01001658 memcpy(&tmp, board, sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659 board = &tmp;
1660
1661 /*
1662 * We matched one of our class entries. Try to
1663 * determine the parameters of this board.
1664 */
1665 rc = serial_pci_guess_board(dev, board);
1666 if (rc)
1667 goto disable;
1668 } else {
1669 /*
1670 * We matched an explicit entry. If we are able to
1671 * detect this boards settings with our heuristic,
1672 * then we no longer need this entry.
1673 */
Russell King1c7c1fe2005-07-27 11:31:19 +01001674 memcpy(&tmp, &pci_boards[pbn_default],
1675 sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676 rc = serial_pci_guess_board(dev, &tmp);
1677 if (rc == 0 && serial_pci_matches(board, &tmp))
1678 moan_device("Redundant entry in serial pci_table.",
1679 dev);
1680 }
1681
Russell King241fc432005-07-27 11:35:54 +01001682 priv = pciserial_init_ports(dev, board);
1683 if (!IS_ERR(priv)) {
1684 pci_set_drvdata(dev, priv);
1685 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686 }
1687
Russell King241fc432005-07-27 11:35:54 +01001688 rc = PTR_ERR(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690 disable:
1691 pci_disable_device(dev);
1692 return rc;
1693}
1694
1695static void __devexit pciserial_remove_one(struct pci_dev *dev)
1696{
1697 struct serial_private *priv = pci_get_drvdata(dev);
1698
1699 pci_set_drvdata(dev, NULL);
1700
Russell King241fc432005-07-27 11:35:54 +01001701 pciserial_remove_ports(priv);
Russell King056a8762005-07-22 10:15:04 +01001702
1703 pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704}
1705
1706static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
1707{
1708 struct serial_private *priv = pci_get_drvdata(dev);
1709
Russell King241fc432005-07-27 11:35:54 +01001710 if (priv)
1711 pciserial_suspend_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713 pci_save_state(dev);
1714 pci_set_power_state(dev, pci_choose_state(dev, state));
1715 return 0;
1716}
1717
1718static int pciserial_resume_one(struct pci_dev *dev)
1719{
1720 struct serial_private *priv = pci_get_drvdata(dev);
1721
1722 pci_set_power_state(dev, PCI_D0);
1723 pci_restore_state(dev);
1724
1725 if (priv) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726 /*
1727 * The device may have been disabled. Re-enable it.
1728 */
1729 pci_enable_device(dev);
1730
Russell King241fc432005-07-27 11:35:54 +01001731 pciserial_resume_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732 }
1733 return 0;
1734}
1735
1736static struct pci_device_id serial_pci_tbl[] = {
1737 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
1738 PCI_SUBVENDOR_ID_CONNECT_TECH,
1739 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
1740 pbn_b1_8_1382400 },
1741 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
1742 PCI_SUBVENDOR_ID_CONNECT_TECH,
1743 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
1744 pbn_b1_4_1382400 },
1745 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
1746 PCI_SUBVENDOR_ID_CONNECT_TECH,
1747 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
1748 pbn_b1_2_1382400 },
1749 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
1750 PCI_SUBVENDOR_ID_CONNECT_TECH,
1751 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
1752 pbn_b1_8_1382400 },
1753 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
1754 PCI_SUBVENDOR_ID_CONNECT_TECH,
1755 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
1756 pbn_b1_4_1382400 },
1757 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
1758 PCI_SUBVENDOR_ID_CONNECT_TECH,
1759 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
1760 pbn_b1_2_1382400 },
1761 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
1762 PCI_SUBVENDOR_ID_CONNECT_TECH,
1763 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
1764 pbn_b1_8_921600 },
1765 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
1766 PCI_SUBVENDOR_ID_CONNECT_TECH,
1767 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
1768 pbn_b1_8_921600 },
1769 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
1770 PCI_SUBVENDOR_ID_CONNECT_TECH,
1771 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
1772 pbn_b1_4_921600 },
1773 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
1774 PCI_SUBVENDOR_ID_CONNECT_TECH,
1775 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
1776 pbn_b1_4_921600 },
1777 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
1778 PCI_SUBVENDOR_ID_CONNECT_TECH,
1779 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
1780 pbn_b1_2_921600 },
1781 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
1782 PCI_SUBVENDOR_ID_CONNECT_TECH,
1783 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
1784 pbn_b1_8_921600 },
1785 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
1786 PCI_SUBVENDOR_ID_CONNECT_TECH,
1787 PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
1788 pbn_b1_8_921600 },
1789 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
1790 PCI_SUBVENDOR_ID_CONNECT_TECH,
1791 PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
1792 pbn_b1_4_921600 },
1793
1794 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
1795 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1796 pbn_b2_bt_1_115200 },
1797 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
1798 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1799 pbn_b2_bt_2_115200 },
1800 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
1801 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1802 pbn_b2_bt_4_115200 },
1803 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
1804 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1805 pbn_b2_bt_2_115200 },
1806 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
1807 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1808 pbn_b2_bt_4_115200 },
1809 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
1810 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1811 pbn_b2_8_115200 },
1812 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
1813 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1814 pbn_b2_8_115200 },
1815
1816 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
1817 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1818 pbn_b2_bt_2_115200 },
1819 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
1820 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1821 pbn_b2_bt_2_921600 },
1822 /*
1823 * VScom SPCOM800, from sl@s.pl
1824 */
1825 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
1826 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1827 pbn_b2_8_921600 },
1828 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
1829 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1830 pbn_b2_4_921600 },
1831 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
1832 PCI_SUBVENDOR_ID_KEYSPAN,
1833 PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
1834 pbn_panacom },
1835 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
1836 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1837 pbn_panacom4 },
1838 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
1839 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1840 pbn_panacom2 },
1841 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
1842 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
1843 PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
1844 pbn_b2_4_460800 },
1845 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
1846 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
1847 PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
1848 pbn_b2_8_460800 },
1849 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
1850 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
1851 PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
1852 pbn_b2_16_460800 },
1853 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
1854 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
1855 PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
1856 pbn_b2_16_460800 },
1857 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
1858 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
1859 PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
1860 pbn_b2_4_460800 },
1861 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
1862 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
1863 PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
1864 pbn_b2_8_460800 },
1865 /*
1866 * Megawolf Romulus PCI Serial Card, from Mike Hudson
1867 * (Exoray@isys.ca)
1868 */
1869 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
1870 0x10b5, 0x106a, 0, 0,
1871 pbn_plx_romulus },
1872 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
1873 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1874 pbn_b1_4_115200 },
1875 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
1876 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1877 pbn_b1_2_115200 },
1878 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
1879 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1880 pbn_b1_8_115200 },
1881 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
1882 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1883 pbn_b1_8_115200 },
1884 { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
1885 PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4, 0, 0,
1886 pbn_b0_4_921600 },
1887 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Andrey Paninfbc0dc02005-07-18 11:38:09 +01001888 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL, 0, 0,
1889 pbn_b0_4_1152000 },
1890 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1892 pbn_b0_4_115200 },
1893 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
1894 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1895 pbn_b0_bt_2_921600 },
1896
1897 /*
1898 * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
1899 * from skokodyn@yahoo.com
1900 */
1901 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
1902 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
1903 pbn_sbsxrsio },
1904 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
1905 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
1906 pbn_sbsxrsio },
1907 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
1908 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
1909 pbn_sbsxrsio },
1910 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
1911 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
1912 pbn_sbsxrsio },
1913
1914 /*
1915 * Digitan DS560-558, from jimd@esoft.com
1916 */
1917 { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
1918 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1919 pbn_b1_1_115200 },
1920
1921 /*
1922 * Titan Electronic cards
1923 * The 400L and 800L have a custom setup quirk.
1924 */
1925 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
1926 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1927 pbn_b0_1_921600 },
1928 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
1929 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1930 pbn_b0_2_921600 },
1931 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
1932 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1933 pbn_b0_4_921600 },
1934 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
1935 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1936 pbn_b0_4_921600 },
1937 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
1938 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1939 pbn_b1_1_921600 },
1940 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
1941 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1942 pbn_b1_bt_2_921600 },
1943 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
1944 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1945 pbn_b0_bt_4_921600 },
1946 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
1947 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1948 pbn_b0_bt_8_921600 },
1949
1950 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
1951 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1952 pbn_b2_1_460800 },
1953 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
1954 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1955 pbn_b2_1_460800 },
1956 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
1957 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1958 pbn_b2_1_460800 },
1959 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
1960 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1961 pbn_b2_bt_2_921600 },
1962 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
1963 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1964 pbn_b2_bt_2_921600 },
1965 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
1966 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1967 pbn_b2_bt_2_921600 },
1968 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
1969 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1970 pbn_b2_bt_4_921600 },
1971 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
1972 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1973 pbn_b2_bt_4_921600 },
1974 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
1975 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1976 pbn_b2_bt_4_921600 },
1977 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
1978 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1979 pbn_b0_1_921600 },
1980 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
1981 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1982 pbn_b0_1_921600 },
1983 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
1984 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1985 pbn_b0_1_921600 },
1986 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
1987 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1988 pbn_b0_bt_2_921600 },
1989 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
1990 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1991 pbn_b0_bt_2_921600 },
1992 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
1993 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1994 pbn_b0_bt_2_921600 },
1995 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
1996 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1997 pbn_b0_bt_4_921600 },
1998 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
1999 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2000 pbn_b0_bt_4_921600 },
2001 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
2002 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2003 pbn_b0_bt_4_921600 },
2004
2005 /*
2006 * Computone devices submitted by Doug McNash dmcnash@computone.com
2007 */
2008 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
2009 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
2010 0, 0, pbn_computone_4 },
2011 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
2012 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
2013 0, 0, pbn_computone_8 },
2014 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
2015 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
2016 0, 0, pbn_computone_6 },
2017
2018 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
2019 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2020 pbn_oxsemi },
2021 { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
2022 PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
2023 pbn_b0_bt_1_921600 },
2024
2025 /*
2026 * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
2027 */
2028 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
2029 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2030 pbn_b0_bt_8_115200 },
2031 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
2032 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2033 pbn_b0_bt_8_115200 },
2034
2035 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
2036 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2037 pbn_b0_bt_2_115200 },
2038 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
2039 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2040 pbn_b0_bt_2_115200 },
2041 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
2042 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2043 pbn_b0_bt_2_115200 },
2044 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
2045 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2046 pbn_b0_bt_4_460800 },
2047 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
2048 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2049 pbn_b0_bt_4_460800 },
2050 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
2051 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2052 pbn_b0_bt_2_460800 },
2053 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
2054 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2055 pbn_b0_bt_2_460800 },
2056 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
2057 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2058 pbn_b0_bt_2_460800 },
2059 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
2060 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2061 pbn_b0_bt_1_115200 },
2062 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
2063 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2064 pbn_b0_bt_1_460800 },
2065
2066 /*
2067 * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
2068 */
2069 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
2070 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2071 pbn_b1_1_1382400 },
2072
2073 /*
2074 * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
2075 */
2076 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
2077 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2078 pbn_b1_1_1382400 },
2079
2080 /*
2081 * RAStel 2 port modem, gerg@moreton.com.au
2082 */
2083 { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
2084 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2085 pbn_b2_bt_2_115200 },
2086
2087 /*
2088 * EKF addition for i960 Boards form EKF with serial port
2089 */
2090 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
2091 0xE4BF, PCI_ANY_ID, 0, 0,
2092 pbn_intel_i960 },
2093
2094 /*
2095 * Xircom Cardbus/Ethernet combos
2096 */
2097 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
2098 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2099 pbn_b0_1_115200 },
2100 /*
2101 * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
2102 */
2103 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
2104 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2105 pbn_b0_1_115200 },
2106
2107 /*
2108 * Untested PCI modems, sent in from various folks...
2109 */
2110
2111 /*
2112 * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
2113 */
2114 { PCI_VENDOR_ID_ROCKWELL, 0x1004,
2115 0x1048, 0x1500, 0, 0,
2116 pbn_b1_1_115200 },
2117
2118 { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
2119 0xFF00, 0, 0, 0,
2120 pbn_sgi_ioc3 },
2121
2122 /*
2123 * HP Diva card
2124 */
2125 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
2126 PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
2127 pbn_b1_1_115200 },
2128 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
2129 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2130 pbn_b0_5_115200 },
2131 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
2132 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2133 pbn_b2_1_115200 },
2134
2135 /*
2136 * NEC Vrc-5074 (Nile 4) builtin UART.
2137 */
2138 { PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_NILE4,
2139 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2140 pbn_nec_nile4 },
2141
2142 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
2143 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2144 pbn_b3_4_115200 },
2145 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
2146 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2147 pbn_b3_8_115200 },
2148
2149 /*
2150 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
2151 */
2152 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
2153 PCI_ANY_ID, PCI_ANY_ID,
2154 0,
2155 0, pbn_exar_XR17C152 },
2156 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
2157 PCI_ANY_ID, PCI_ANY_ID,
2158 0,
2159 0, pbn_exar_XR17C154 },
2160 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
2161 PCI_ANY_ID, PCI_ANY_ID,
2162 0,
2163 0, pbn_exar_XR17C158 },
2164
2165 /*
2166 * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
2167 */
2168 { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
2169 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
2170 pbn_b0_1_115200 },
2171
2172 /*
2173 * These entries match devices with class COMMUNICATION_SERIAL,
2174 * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
2175 */
2176 { PCI_ANY_ID, PCI_ANY_ID,
2177 PCI_ANY_ID, PCI_ANY_ID,
2178 PCI_CLASS_COMMUNICATION_SERIAL << 8,
2179 0xffff00, pbn_default },
2180 { PCI_ANY_ID, PCI_ANY_ID,
2181 PCI_ANY_ID, PCI_ANY_ID,
2182 PCI_CLASS_COMMUNICATION_MODEM << 8,
2183 0xffff00, pbn_default },
2184 { PCI_ANY_ID, PCI_ANY_ID,
2185 PCI_ANY_ID, PCI_ANY_ID,
2186 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
2187 0xffff00, pbn_default },
2188 { 0, }
2189};
2190
2191static struct pci_driver serial_pci_driver = {
2192 .name = "serial",
2193 .probe = pciserial_init_one,
2194 .remove = __devexit_p(pciserial_remove_one),
2195 .suspend = pciserial_suspend_one,
2196 .resume = pciserial_resume_one,
2197 .id_table = serial_pci_tbl,
2198};
2199
2200static int __init serial8250_pci_init(void)
2201{
2202 return pci_register_driver(&serial_pci_driver);
2203}
2204
2205static void __exit serial8250_pci_exit(void)
2206{
2207 pci_unregister_driver(&serial_pci_driver);
2208}
2209
2210module_init(serial8250_pci_init);
2211module_exit(serial8250_pci_exit);
2212
2213MODULE_LICENSE("GPL");
2214MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
2215MODULE_DEVICE_TABLE(pci, serial_pci_tbl);