blob: d6a1fa85371d3ee732f4048298532dab817478fc [file] [log] [blame]
Andrew Victor62c16602006-11-30 12:27:38 +01001/*
Andrew Victor9d041262007-02-05 11:42:07 +01002 * arch/arm/mach-at91/at91sam9260.c
Andrew Victor62c16602006-11-30 12:27:38 +01003 *
4 * Copyright (C) 2006 SAN People
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 */
12
13#include <linux/module.h>
14
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -040015#include <asm/proc-fns.h>
Russell King80b02c12009-01-08 10:01:47 +000016#include <asm/irq.h>
Andrew Victor62c16602006-11-30 12:27:38 +010017#include <asm/mach/arch.h>
18#include <asm/mach/map.h>
David Howells9f97da72012-03-28 18:30:01 +010019#include <asm/system_misc.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010020#include <mach/cpu.h>
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +080021#include <mach/at91_dbgu.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010022#include <mach/at91sam9260.h>
23#include <mach/at91_pmc.h>
Andrew Victor62c16602006-11-30 12:27:38 +010024
Jean-Christophe PLAGNIOL-VILLARDa510b9b2012-10-30 06:41:28 +080025#include "at91_aic.h"
Jean-Christophe PLAGNIOL-VILLARDf0995d02012-10-30 08:11:24 +080026#include "at91_rstc.h"
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +080027#include "soc.h"
Andrew Victor62c16602006-11-30 12:27:38 +010028#include "generic.h"
29#include "clock.h"
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +080030#include "sam9_smc.h"
Daniel Lezcano5ad945e2013-09-22 22:29:57 +020031#include "pm.h"
Andrew Victor62c16602006-11-30 12:27:38 +010032
Andrew Victor62c16602006-11-30 12:27:38 +010033/* --------------------------------------------------------------------
34 * Clocks
35 * -------------------------------------------------------------------- */
36
37/*
38 * The peripheral clocks.
39 */
40static struct clk pioA_clk = {
41 .name = "pioA_clk",
42 .pmc_mask = 1 << AT91SAM9260_ID_PIOA,
43 .type = CLK_TYPE_PERIPHERAL,
44};
45static struct clk pioB_clk = {
46 .name = "pioB_clk",
47 .pmc_mask = 1 << AT91SAM9260_ID_PIOB,
48 .type = CLK_TYPE_PERIPHERAL,
49};
50static struct clk pioC_clk = {
51 .name = "pioC_clk",
52 .pmc_mask = 1 << AT91SAM9260_ID_PIOC,
53 .type = CLK_TYPE_PERIPHERAL,
54};
55static struct clk adc_clk = {
56 .name = "adc_clk",
57 .pmc_mask = 1 << AT91SAM9260_ID_ADC,
58 .type = CLK_TYPE_PERIPHERAL,
59};
Maxime Ripard67b5d7b2012-05-11 15:35:34 +020060
61static struct clk adc_op_clk = {
62 .name = "adc_op_clk",
63 .type = CLK_TYPE_PERIPHERAL,
64 .rate_hz = 5000000,
65};
66
Andrew Victor62c16602006-11-30 12:27:38 +010067static struct clk usart0_clk = {
68 .name = "usart0_clk",
69 .pmc_mask = 1 << AT91SAM9260_ID_US0,
70 .type = CLK_TYPE_PERIPHERAL,
71};
72static struct clk usart1_clk = {
73 .name = "usart1_clk",
74 .pmc_mask = 1 << AT91SAM9260_ID_US1,
75 .type = CLK_TYPE_PERIPHERAL,
76};
77static struct clk usart2_clk = {
78 .name = "usart2_clk",
79 .pmc_mask = 1 << AT91SAM9260_ID_US2,
80 .type = CLK_TYPE_PERIPHERAL,
81};
82static struct clk mmc_clk = {
83 .name = "mci_clk",
84 .pmc_mask = 1 << AT91SAM9260_ID_MCI,
85 .type = CLK_TYPE_PERIPHERAL,
86};
87static struct clk udc_clk = {
88 .name = "udc_clk",
89 .pmc_mask = 1 << AT91SAM9260_ID_UDP,
90 .type = CLK_TYPE_PERIPHERAL,
91};
92static struct clk twi_clk = {
93 .name = "twi_clk",
94 .pmc_mask = 1 << AT91SAM9260_ID_TWI,
95 .type = CLK_TYPE_PERIPHERAL,
96};
97static struct clk spi0_clk = {
98 .name = "spi0_clk",
99 .pmc_mask = 1 << AT91SAM9260_ID_SPI0,
100 .type = CLK_TYPE_PERIPHERAL,
101};
102static struct clk spi1_clk = {
103 .name = "spi1_clk",
104 .pmc_mask = 1 << AT91SAM9260_ID_SPI1,
105 .type = CLK_TYPE_PERIPHERAL,
106};
Andrew Victore8788ba2007-05-02 17:14:57 +0100107static struct clk ssc_clk = {
108 .name = "ssc_clk",
109 .pmc_mask = 1 << AT91SAM9260_ID_SSC,
110 .type = CLK_TYPE_PERIPHERAL,
111};
Andrew Victorc177a1e2007-02-08 10:25:38 +0100112static struct clk tc0_clk = {
113 .name = "tc0_clk",
114 .pmc_mask = 1 << AT91SAM9260_ID_TC0,
115 .type = CLK_TYPE_PERIPHERAL,
116};
117static struct clk tc1_clk = {
118 .name = "tc1_clk",
119 .pmc_mask = 1 << AT91SAM9260_ID_TC1,
120 .type = CLK_TYPE_PERIPHERAL,
121};
122static struct clk tc2_clk = {
123 .name = "tc2_clk",
124 .pmc_mask = 1 << AT91SAM9260_ID_TC2,
125 .type = CLK_TYPE_PERIPHERAL,
126};
Andrew Victor62c16602006-11-30 12:27:38 +0100127static struct clk ohci_clk = {
128 .name = "ohci_clk",
129 .pmc_mask = 1 << AT91SAM9260_ID_UHP,
130 .type = CLK_TYPE_PERIPHERAL,
131};
Andrew Victor69b2e992007-02-14 08:44:43 +0100132static struct clk macb_clk = {
Jamie Iles865d6052011-08-09 16:51:11 +0200133 .name = "pclk",
Andrew Victor62c16602006-11-30 12:27:38 +0100134 .pmc_mask = 1 << AT91SAM9260_ID_EMAC,
135 .type = CLK_TYPE_PERIPHERAL,
136};
137static struct clk isi_clk = {
138 .name = "isi_clk",
139 .pmc_mask = 1 << AT91SAM9260_ID_ISI,
140 .type = CLK_TYPE_PERIPHERAL,
141};
142static struct clk usart3_clk = {
143 .name = "usart3_clk",
144 .pmc_mask = 1 << AT91SAM9260_ID_US3,
145 .type = CLK_TYPE_PERIPHERAL,
146};
147static struct clk usart4_clk = {
148 .name = "usart4_clk",
149 .pmc_mask = 1 << AT91SAM9260_ID_US4,
150 .type = CLK_TYPE_PERIPHERAL,
151};
152static struct clk usart5_clk = {
153 .name = "usart5_clk",
154 .pmc_mask = 1 << AT91SAM9260_ID_US5,
155 .type = CLK_TYPE_PERIPHERAL,
156};
Andrew Victorc177a1e2007-02-08 10:25:38 +0100157static struct clk tc3_clk = {
158 .name = "tc3_clk",
159 .pmc_mask = 1 << AT91SAM9260_ID_TC3,
160 .type = CLK_TYPE_PERIPHERAL,
161};
162static struct clk tc4_clk = {
163 .name = "tc4_clk",
164 .pmc_mask = 1 << AT91SAM9260_ID_TC4,
165 .type = CLK_TYPE_PERIPHERAL,
166};
167static struct clk tc5_clk = {
168 .name = "tc5_clk",
169 .pmc_mask = 1 << AT91SAM9260_ID_TC5,
170 .type = CLK_TYPE_PERIPHERAL,
171};
Andrew Victor62c16602006-11-30 12:27:38 +0100172
173static struct clk *periph_clocks[] __initdata = {
174 &pioA_clk,
175 &pioB_clk,
176 &pioC_clk,
177 &adc_clk,
Maxime Ripard67b5d7b2012-05-11 15:35:34 +0200178 &adc_op_clk,
Andrew Victor62c16602006-11-30 12:27:38 +0100179 &usart0_clk,
180 &usart1_clk,
181 &usart2_clk,
182 &mmc_clk,
183 &udc_clk,
184 &twi_clk,
185 &spi0_clk,
186 &spi1_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100187 &ssc_clk,
Andrew Victorc177a1e2007-02-08 10:25:38 +0100188 &tc0_clk,
189 &tc1_clk,
190 &tc2_clk,
Andrew Victor62c16602006-11-30 12:27:38 +0100191 &ohci_clk,
Andrew Victor69b2e992007-02-14 08:44:43 +0100192 &macb_clk,
Andrew Victor62c16602006-11-30 12:27:38 +0100193 &isi_clk,
194 &usart3_clk,
195 &usart4_clk,
196 &usart5_clk,
Andrew Victorc177a1e2007-02-08 10:25:38 +0100197 &tc3_clk,
198 &tc4_clk,
199 &tc5_clk,
Andrew Victor62c16602006-11-30 12:27:38 +0100200 // irq0 .. irq2
201};
202
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100203static struct clk_lookup periph_clocks_lookups[] = {
Jamie Iles865d6052011-08-09 16:51:11 +0200204 /* One additional fake clock for macb_hclk */
205 CLKDEV_CON_ID("hclk", &macb_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100206 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
207 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
208 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
209 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
210 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
Jean-Christophe PLAGNIOL-VILLARD18089582011-11-28 12:53:08 +0100211 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tc3_clk),
212 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.1", &tc4_clk),
213 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.1", &tc5_clk),
Bo Shen636036d22012-11-06 13:57:51 +0800214 CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.0", &ssc_clk),
Bo Shen099343c2012-11-07 11:41:41 +0800215 CLKDEV_CON_DEV_ID("pclk", "fffbc000.ssc", &ssc_clk),
Bo Shen302090a2012-10-15 17:30:28 +0800216 CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9260.0", &twi_clk),
217 CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9g20.0", &twi_clk),
Jean-Christophe PLAGNIOL-VILLARDfea31582011-10-14 09:40:52 +0800218 /* more usart lookup table for DT entries */
219 CLKDEV_CON_DEV_ID("usart", "fffff200.serial", &mck),
220 CLKDEV_CON_DEV_ID("usart", "fffb0000.serial", &usart0_clk),
221 CLKDEV_CON_DEV_ID("usart", "fffb4000.serial", &usart1_clk),
222 CLKDEV_CON_DEV_ID("usart", "fffb8000.serial", &usart2_clk),
223 CLKDEV_CON_DEV_ID("usart", "fffd0000.serial", &usart3_clk),
224 CLKDEV_CON_DEV_ID("usart", "fffd4000.serial", &usart4_clk),
225 CLKDEV_CON_DEV_ID("usart", "fffd8000.serial", &usart5_clk),
Ludovic Desrochesf7d19b92012-09-12 08:42:15 +0200226 CLKDEV_CON_DEV_ID(NULL, "fffac000.i2c", &twi_clk),
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +0100227 /* more tc lookup table for DT entries */
228 CLKDEV_CON_DEV_ID("t0_clk", "fffa0000.timer", &tc0_clk),
229 CLKDEV_CON_DEV_ID("t1_clk", "fffa0000.timer", &tc1_clk),
230 CLKDEV_CON_DEV_ID("t2_clk", "fffa0000.timer", &tc2_clk),
231 CLKDEV_CON_DEV_ID("t0_clk", "fffdc000.timer", &tc3_clk),
232 CLKDEV_CON_DEV_ID("t1_clk", "fffdc000.timer", &tc4_clk),
233 CLKDEV_CON_DEV_ID("t2_clk", "fffdc000.timer", &tc5_clk),
Jean-Christophe PLAGNIOL-VILLARD6a062452011-11-21 06:55:18 +0800234 CLKDEV_CON_DEV_ID("hclk", "500000.ohci", &ohci_clk),
Ludovic Desroches23e3b242012-11-19 12:19:53 +0100235 CLKDEV_CON_DEV_ID("mci_clk", "fffa8000.mmc", &mmc_clk),
Richard Genoudf0db66a2013-04-03 14:01:22 +0800236 CLKDEV_CON_DEV_ID("spi_clk", "fffc8000.spi", &spi0_clk),
237 CLKDEV_CON_DEV_ID("spi_clk", "fffcc000.spi", &spi1_clk),
Jean-Christophe PLAGNIOL-VILLARD0af43162011-08-30 03:29:28 +0200238 /* fake hclk clock */
239 CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
Jean-Christophe PLAGNIOL-VILLARD619d4a42011-11-13 13:00:58 +0800240 CLKDEV_CON_ID("pioA", &pioA_clk),
241 CLKDEV_CON_ID("pioB", &pioB_clk),
242 CLKDEV_CON_ID("pioC", &pioC_clk),
Jean-Christophe PLAGNIOL-VILLARD5314ec82012-07-05 16:56:09 +0800243 CLKDEV_CON_DEV_ID(NULL, "fffff400.gpio", &pioA_clk),
244 CLKDEV_CON_DEV_ID(NULL, "fffff600.gpio", &pioB_clk),
245 CLKDEV_CON_DEV_ID(NULL, "fffff800.gpio", &pioC_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100246};
247
248static struct clk_lookup usart_clocks_lookups[] = {
249 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
250 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
251 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
252 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
253 CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
254 CLKDEV_CON_DEV_ID("usart", "atmel_usart.5", &usart4_clk),
255 CLKDEV_CON_DEV_ID("usart", "atmel_usart.6", &usart5_clk),
256};
257
Andrew Victor62c16602006-11-30 12:27:38 +0100258/*
259 * The two programmable clocks.
260 * You must configure pin multiplexing to bring these signals out.
261 */
262static struct clk pck0 = {
263 .name = "pck0",
264 .pmc_mask = AT91_PMC_PCK0,
265 .type = CLK_TYPE_PROGRAMMABLE,
266 .id = 0,
267};
268static struct clk pck1 = {
269 .name = "pck1",
270 .pmc_mask = AT91_PMC_PCK1,
271 .type = CLK_TYPE_PROGRAMMABLE,
272 .id = 1,
273};
274
275static void __init at91sam9260_register_clocks(void)
276{
277 int i;
278
279 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
280 clk_register(periph_clocks[i]);
281
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100282 clkdev_add_table(periph_clocks_lookups,
283 ARRAY_SIZE(periph_clocks_lookups));
284 clkdev_add_table(usart_clocks_lookups,
285 ARRAY_SIZE(usart_clocks_lookups));
286
Andrew Victor62c16602006-11-30 12:27:38 +0100287 clk_register(&pck0);
288 clk_register(&pck1);
289}
290
291/* --------------------------------------------------------------------
292 * GPIO
293 * -------------------------------------------------------------------- */
294
Jean-Christophe PLAGNIOL-VILLARD1a2d9152011-10-17 14:28:38 +0800295static struct at91_gpio_bank at91sam9260_gpio[] __initdata = {
Andrew Victor62c16602006-11-30 12:27:38 +0100296 {
297 .id = AT91SAM9260_ID_PIOA,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800298 .regbase = AT91SAM9260_BASE_PIOA,
Andrew Victor62c16602006-11-30 12:27:38 +0100299 }, {
300 .id = AT91SAM9260_ID_PIOB,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800301 .regbase = AT91SAM9260_BASE_PIOB,
Andrew Victor62c16602006-11-30 12:27:38 +0100302 }, {
303 .id = AT91SAM9260_ID_PIOC,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800304 .regbase = AT91SAM9260_BASE_PIOC,
Andrew Victor62c16602006-11-30 12:27:38 +0100305 }
306};
307
Andrew Victor62c16602006-11-30 12:27:38 +0100308/* --------------------------------------------------------------------
309 * AT91SAM9260 processor initialization
310 * -------------------------------------------------------------------- */
311
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800312static void __init at91sam9xe_map_io(void)
Andrew Victorf7eee892007-02-15 08:17:38 +0100313{
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800314 unsigned long sram_size;
Andrew Victorf7eee892007-02-15 08:17:38 +0100315
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800316 switch (at91_soc_initdata.cidr & AT91_CIDR_SRAMSIZ) {
Andrew Victorf7eee892007-02-15 08:17:38 +0100317 case AT91_CIDR_SRAMSIZ_32K:
318 sram_size = 2 * SZ_16K;
319 break;
320 case AT91_CIDR_SRAMSIZ_16K:
321 default:
322 sram_size = SZ_16K;
323 }
324
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800325 at91_init_sram(0, AT91SAM9XE_SRAM_BASE, sram_size);
Andrew Victorf7eee892007-02-15 08:17:38 +0100326}
327
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800328static void __init at91sam9260_map_io(void)
Andrew Victor62c16602006-11-30 12:27:38 +0100329{
Jean-Christophe PLAGNIOL-VILLARDc9b1e3f2011-12-07 18:34:47 +0800330 if (cpu_is_at91sam9xe())
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800331 at91sam9xe_map_io();
Jean-Christophe PLAGNIOL-VILLARDc9b1e3f2011-12-07 18:34:47 +0800332 else if (cpu_is_at91sam9g20())
333 at91_init_sram(0, AT91SAM9G20_SRAM_BASE, AT91SAM9G20_SRAM_SIZE);
334 else
335 at91_init_sram(0, AT91SAM9260_SRAM_BASE, AT91SAM9260_SRAM_SIZE);
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800336}
Andrew Victorf7eee892007-02-15 08:17:38 +0100337
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800338static void __init at91sam9260_ioremap_registers(void)
339{
Jean-Christophe PLAGNIOL-VILLARDf22deee2011-11-01 01:23:20 +0800340 at91_ioremap_shdwc(AT91SAM9260_BASE_SHDWC);
Jean-Christophe PLAGNIOL-VILLARDe9f68b52011-11-18 01:25:52 +0800341 at91_ioremap_rstc(AT91SAM9260_BASE_RSTC);
Jean-Christophe PLAGNIOL-VILLARDf363c402012-02-13 12:58:53 +0800342 at91_ioremap_ramc(0, AT91SAM9260_BASE_SDRAMC, 512);
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800343 at91sam926x_ioremap_pit(AT91SAM9260_BASE_PIT);
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +0800344 at91sam9_ioremap_smc(0, AT91SAM9260_BASE_SMC);
Jean-Christophe PLAGNIOL-VILLARD4342d642011-11-27 23:15:50 +0800345 at91_ioremap_matrix(AT91SAM9260_BASE_MATRIX);
Jean-Christophe PLAGNIOL-VILLARD6b625892013-10-16 16:24:57 +0200346 at91_pm_set_standby(at91sam9_sdram_standby);
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800347}
348
Jean-Christophe PLAGNIOL-VILLARD46539372011-04-24 18:20:28 +0800349static void __init at91sam9260_initialize(void)
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800350{
Jean-Christophe PLAGNIOL-VILLARD0d781712012-02-05 20:25:32 +0800351 arm_pm_idle = at91sam9_idle;
Russell King1b2073e2011-11-03 09:53:29 +0000352 arm_pm_restart = at91sam9_alt_restart;
Andrew Victor62c16602006-11-30 12:27:38 +0100353
Johan Hovold94c4c792013-10-16 11:56:15 +0200354 at91_sysirq_mask_rtt(AT91SAM9260_BASE_RTT);
355
Andrew Victor62c16602006-11-30 12:27:38 +0100356 /* Register GPIO subsystem */
357 at91_gpio_init(at91sam9260_gpio, 3);
358}
359
360/* --------------------------------------------------------------------
361 * Interrupt initialization
362 * -------------------------------------------------------------------- */
363
364/*
365 * The default interrupt priority levels (0 = lowest, 7 = highest).
366 */
367static unsigned int at91sam9260_default_irq_priority[NR_AIC_IRQS] __initdata = {
368 7, /* Advanced Interrupt Controller */
369 7, /* System Peripherals */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100370 1, /* Parallel IO Controller A */
371 1, /* Parallel IO Controller B */
372 1, /* Parallel IO Controller C */
Andrew Victor62c16602006-11-30 12:27:38 +0100373 0, /* Analog-to-Digital Converter */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100374 5, /* USART 0 */
375 5, /* USART 1 */
376 5, /* USART 2 */
Andrew Victor62c16602006-11-30 12:27:38 +0100377 0, /* Multimedia Card Interface */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100378 2, /* USB Device Port */
379 6, /* Two-Wire Interface */
380 5, /* Serial Peripheral Interface 0 */
381 5, /* Serial Peripheral Interface 1 */
Andrew Victor62c16602006-11-30 12:27:38 +0100382 5, /* Serial Synchronous Controller */
383 0,
384 0,
385 0, /* Timer Counter 0 */
386 0, /* Timer Counter 1 */
387 0, /* Timer Counter 2 */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100388 2, /* USB Host port */
Andrew Victor62c16602006-11-30 12:27:38 +0100389 3, /* Ethernet */
390 0, /* Image Sensor Interface */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100391 5, /* USART 3 */
392 5, /* USART 4 */
393 5, /* USART 5 */
Andrew Victor62c16602006-11-30 12:27:38 +0100394 0, /* Timer Counter 3 */
395 0, /* Timer Counter 4 */
396 0, /* Timer Counter 5 */
397 0, /* Advanced Interrupt Controller */
398 0, /* Advanced Interrupt Controller */
399 0, /* Advanced Interrupt Controller */
400};
401
Ludovic Desroches84ddb082013-03-22 13:24:09 +0000402AT91_SOC_START(at91sam9260)
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800403 .map_io = at91sam9260_map_io,
Jean-Christophe PLAGNIOL-VILLARD92100c12011-04-23 15:28:34 +0800404 .default_irq_priority = at91sam9260_default_irq_priority,
Jean-Christophe PLAGNIOL-VILLARD546c8302013-06-01 16:40:11 +0200405 .extern_irq = (1 << AT91SAM9260_ID_IRQ0) | (1 << AT91SAM9260_ID_IRQ1)
406 | (1 << AT91SAM9260_ID_IRQ2),
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800407 .ioremap_registers = at91sam9260_ioremap_registers,
Jean-Christophe PLAGNIOL-VILLARD51ddec72011-04-24 18:15:34 +0800408 .register_clocks = at91sam9260_register_clocks,
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800409 .init = at91sam9260_initialize,
Jean-Christophe PLAGNIOL-VILLARD8d39e0fd02012-08-16 17:36:55 +0800410AT91_SOC_END