Tomasz Figa | 0f7238a | 2012-11-06 15:09:04 +0900 | [diff] [blame] | 1 | /* |
| 2 | * Samsung's Exynos4412 SoC device tree source |
| 3 | * |
| 4 | * Copyright (c) 2012 Samsung Electronics Co., Ltd. |
| 5 | * http://www.samsung.com |
| 6 | * |
| 7 | * Samsung's Exynos4412 SoC device nodes are listed in this file. Exynos4412 |
| 8 | * based board files can include this file and provide values for board specfic |
| 9 | * bindings. |
| 10 | * |
| 11 | * Note: This file does not include device nodes for all the controllers in |
| 12 | * Exynos4412 SoC. As device tree coverage for Exynos4412 increases, additional |
| 13 | * nodes can be added to this file. |
| 14 | * |
| 15 | * This program is free software; you can redistribute it and/or modify |
| 16 | * it under the terms of the GNU General Public License version 2 as |
| 17 | * published by the Free Software Foundation. |
| 18 | */ |
| 19 | |
| 20 | /include/ "exynos4x12.dtsi" |
| 21 | |
| 22 | / { |
| 23 | compatible = "samsung,exynos4412"; |
| 24 | |
| 25 | gic:interrupt-controller@10490000 { |
| 26 | cpu-offset = <0x4000>; |
| 27 | }; |
Thomas Abraham | bbd9700 | 2013-03-09 16:12:35 +0900 | [diff] [blame] | 28 | |
Arnd Bergmann | 30269dd | 2013-04-12 15:15:58 +0200 | [diff] [blame] | 29 | interrupt-controller@10440000 { |
| 30 | samsung,combiner-nr = <20>; |
| 31 | interrupts = <0 0 0>, <0 1 0>, <0 2 0>, <0 3 0>, |
| 32 | <0 4 0>, <0 5 0>, <0 6 0>, <0 7 0>, |
| 33 | <0 8 0>, <0 9 0>, <0 10 0>, <0 11 0>, |
| 34 | <0 12 0>, <0 13 0>, <0 14 0>, <0 15 0>, |
| 35 | <0 107 0>, <0 108 0>, <0 48 0>, <0 42 0>; |
| 36 | }; |
| 37 | |
Thomas Abraham | bbd9700 | 2013-03-09 16:12:35 +0900 | [diff] [blame] | 38 | mct@10050000 { |
| 39 | compatible = "samsung,exynos4412-mct"; |
| 40 | reg = <0x10050000 0x800>; |
| 41 | interrupt-controller; |
| 42 | #interrups-cells = <2>; |
| 43 | interrupt-parent = <&mct_map>; |
| 44 | interrupts = <0 0>, <1 0>, <2 0>, <3 0>, |
| 45 | <4 0>, <5 0>, <6 0>, <7 0>; |
Thomas Abraham | 7ad3433 | 2013-03-09 17:11:38 +0900 | [diff] [blame] | 46 | clocks = <&clock 3>, <&clock 344>; |
| 47 | clock-names = "fin_pll", "mct"; |
Thomas Abraham | bbd9700 | 2013-03-09 16:12:35 +0900 | [diff] [blame] | 48 | |
| 49 | mct_map: mct-map { |
| 50 | #interrupt-cells = <2>; |
| 51 | #address-cells = <0>; |
| 52 | #size-cells = <0>; |
| 53 | interrupt-map = <0x0 0 &gic 0 57 0>, |
| 54 | <0x1 0 &combiner 12 5>, |
| 55 | <0x2 0 &combiner 12 6>, |
| 56 | <0x3 0 &combiner 12 7>, |
| 57 | <0x4 0 &gic 1 12 0>, |
| 58 | <0x5 0 &gic 1 12 0>, |
| 59 | <0x6 0 &gic 1 12 0>, |
| 60 | <0x7 0 &gic 1 12 0>; |
| 61 | }; |
| 62 | }; |
Thomas Abraham | 662478d | 2013-04-10 17:51:32 +0900 | [diff] [blame] | 63 | |
| 64 | mshc@12550000 { |
| 65 | compatible = "samsung,exynos4412-dw-mshc"; |
| 66 | reg = <0x12550000 0x1000>; |
| 67 | interrupts = <0 77 0>; |
| 68 | #address-cells = <1>; |
| 69 | #size-cells = <0>; |
| 70 | }; |
Tomasz Figa | 0f7238a | 2012-11-06 15:09:04 +0900 | [diff] [blame] | 71 | }; |