blob: e35466afe989da4dbac2e70de288d885f8f1957a [file] [log] [blame]
Srikar Dronamraju2b144492012-02-09 14:56:42 +05301/*
Ingo Molnar7b2d81d2012-02-17 09:27:41 +01002 * User-space Probes (UProbes) for x86
Srikar Dronamraju2b144492012-02-09 14:56:42 +05303 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 *
18 * Copyright (C) IBM Corporation, 2008-2011
19 * Authors:
20 * Srikar Dronamraju
21 * Jim Keniston
22 */
Srikar Dronamraju2b144492012-02-09 14:56:42 +053023#include <linux/kernel.h>
24#include <linux/sched.h>
25#include <linux/ptrace.h>
26#include <linux/uprobes.h>
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +053027#include <linux/uaccess.h>
Srikar Dronamraju2b144492012-02-09 14:56:42 +053028
29#include <linux/kdebug.h>
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +053030#include <asm/processor.h>
Srikar Dronamraju2b144492012-02-09 14:56:42 +053031#include <asm/insn.h>
Dave Hansenb0e9b092015-06-07 11:37:04 -070032#include <asm/mmu_context.h>
Srikar Dronamraju2b144492012-02-09 14:56:42 +053033
34/* Post-execution fixups. */
35
Srikar Dronamraju2b144492012-02-09 14:56:42 +053036/* Adjust IP back to vicinity of actual insn */
Oleg Nesterov78d9af42014-04-24 18:52:37 +020037#define UPROBE_FIX_IP 0x01
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +053038
Srikar Dronamraju2b144492012-02-09 14:56:42 +053039/* Adjust the return address of a call insn */
Oleg Nesterov78d9af42014-04-24 18:52:37 +020040#define UPROBE_FIX_CALL 0x02
Srikar Dronamraju2b144492012-02-09 14:56:42 +053041
Sebastian Andrzej Siewiorbdc1e472012-08-20 12:47:34 +020042/* Instruction will modify TF, don't change it */
Oleg Nesterov78d9af42014-04-24 18:52:37 +020043#define UPROBE_FIX_SETF 0x04
Sebastian Andrzej Siewiorbdc1e472012-08-20 12:47:34 +020044
Denys Vlasenko1ea30fb2014-05-02 17:04:00 +020045#define UPROBE_FIX_RIP_SI 0x08
46#define UPROBE_FIX_RIP_DI 0x10
47#define UPROBE_FIX_RIP_BX 0x20
48#define UPROBE_FIX_RIP_MASK \
49 (UPROBE_FIX_RIP_SI | UPROBE_FIX_RIP_DI | UPROBE_FIX_RIP_BX)
Srikar Dronamraju2b144492012-02-09 14:56:42 +053050
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +053051#define UPROBE_TRAP_NR UINT_MAX
52
Srikar Dronamraju2b144492012-02-09 14:56:42 +053053/* Adaptations for mhiramat x86 decoder v14. */
Ingo Molnar7b2d81d2012-02-17 09:27:41 +010054#define OPCODE1(insn) ((insn)->opcode.bytes[0])
55#define OPCODE2(insn) ((insn)->opcode.bytes[1])
56#define OPCODE3(insn) ((insn)->opcode.bytes[2])
Oleg Nesterovddb69f22014-03-31 15:16:22 +020057#define MODRM_REG(insn) X86_MODRM_REG((insn)->modrm.value)
Srikar Dronamraju2b144492012-02-09 14:56:42 +053058
59#define W(row, b0, b1, b2, b3, b4, b5, b6, b7, b8, b9, ba, bb, bc, bd, be, bf)\
60 (((b0##UL << 0x0)|(b1##UL << 0x1)|(b2##UL << 0x2)|(b3##UL << 0x3) | \
61 (b4##UL << 0x4)|(b5##UL << 0x5)|(b6##UL << 0x6)|(b7##UL << 0x7) | \
62 (b8##UL << 0x8)|(b9##UL << 0x9)|(ba##UL << 0xa)|(bb##UL << 0xb) | \
63 (bc##UL << 0xc)|(bd##UL << 0xd)|(be##UL << 0xe)|(bf##UL << 0xf)) \
64 << (row % 32))
65
Srikar Dronamraju04a3d982012-02-22 14:45:35 +053066/*
67 * Good-instruction tables for 32-bit apps. This is non-const and volatile
68 * to keep gcc from statically optimizing it out, as variable_test_bit makes
69 * some versions of gcc to think only *(unsigned long*) is used.
Denys Vlasenko097f4e52015-02-12 20:18:50 +010070 *
Denys Vlasenko097f4e52015-02-12 20:18:50 +010071 * Opcodes we'll probably never support:
72 * 6c-6f - ins,outs. SEGVs if used in userspace
73 * e4-e7 - in,out imm. SEGVs if used in userspace
74 * ec-ef - in,out acc. SEGVs if used in userspace
75 * cc - int3. SIGTRAP if used in userspace
76 * ce - into. Not used in userspace - no kernel support to make it useful. SEGVs
77 * (why we support bound (62) then? it's similar, and similarly unused...)
78 * f1 - int1. SIGTRAP if used in userspace
79 * f4 - hlt. SEGVs if used in userspace
80 * fa - cli. SEGVs if used in userspace
81 * fb - sti. SEGVs if used in userspace
82 *
83 * Opcodes which need some work to be supported:
84 * 07,17,1f - pop es/ss/ds
85 * Normally not used in userspace, but would execute if used.
86 * Can cause GP or stack exception if tries to load wrong segment descriptor.
87 * We hesitate to run them under single step since kernel's handling
88 * of userspace single-stepping (TF flag) is fragile.
89 * We can easily refuse to support push es/cs/ss/ds (06/0e/16/1e)
90 * on the same grounds that they are never used.
91 * cd - int N.
92 * Used by userspace for "int 80" syscall entry. (Other "int N"
93 * cause GP -> SEGV since their IDT gates don't allow calls from CPL 3).
94 * Not supported since kernel's handling of userspace single-stepping
95 * (TF flag) is fragile.
96 * cf - iret. Normally not used in userspace. Doesn't SEGV unless arguments are bad
Srikar Dronamraju04a3d982012-02-22 14:45:35 +053097 */
Oleg Nesterov8dbacad2014-04-19 16:07:15 +020098#if defined(CONFIG_X86_32) || defined(CONFIG_IA32_EMULATION)
Srikar Dronamraju04a3d982012-02-22 14:45:35 +053099static volatile u32 good_insns_32[256 / 32] = {
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530100 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
101 /* ---------------------------------------------- */
Denys Vlasenko67fc8092015-02-12 20:18:51 +0100102 W(0x00, 1, 1, 1, 1, 1, 1, 1, 0, 1, 1, 1, 1, 1, 1, 1, 1) | /* 00 */
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530103 W(0x10, 1, 1, 1, 1, 1, 1, 1, 0, 1, 1, 1, 1, 1, 1, 1, 0) , /* 10 */
Denys Vlasenko67fc8092015-02-12 20:18:51 +0100104 W(0x20, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* 20 */
105 W(0x30, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* 30 */
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530106 W(0x40, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* 40 */
107 W(0x50, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* 50 */
Denys Vlasenko67fc8092015-02-12 20:18:51 +0100108 W(0x60, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, 0, 0) | /* 60 */
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530109 W(0x70, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* 70 */
110 W(0x80, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* 80 */
111 W(0x90, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* 90 */
112 W(0xa0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* a0 */
113 W(0xb0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* b0 */
114 W(0xc0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, 0, 0) | /* c0 */
Denys Vlasenko67fc8092015-02-12 20:18:51 +0100115 W(0xd0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* d0 */
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530116 W(0xe0, 1, 1, 1, 1, 0, 0, 0, 0, 1, 1, 1, 1, 0, 0, 0, 0) | /* e0 */
Denys Vlasenko67fc8092015-02-12 20:18:51 +0100117 W(0xf0, 1, 0, 1, 1, 0, 1, 1, 1, 1, 1, 0, 0, 1, 1, 1, 1) /* f0 */
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530118 /* ---------------------------------------------- */
119 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
120};
Oleg Nesterov8dbacad2014-04-19 16:07:15 +0200121#else
122#define good_insns_32 NULL
123#endif
124
Denys Vlasenko097f4e52015-02-12 20:18:50 +0100125/* Good-instruction tables for 64-bit apps.
126 *
Denys Vlasenko097f4e52015-02-12 20:18:50 +0100127 * Genuinely invalid opcodes:
128 * 06,07 - formerly push/pop es
129 * 0e - formerly push cs
130 * 16,17 - formerly push/pop ss
131 * 1e,1f - formerly push/pop ds
132 * 27,2f,37,3f - formerly daa/das/aaa/aas
133 * 60,61 - formerly pusha/popa
Denys Vlasenko67fc8092015-02-12 20:18:51 +0100134 * 62 - formerly bound. EVEX prefix for AVX512 (not yet supported)
Denys Vlasenko097f4e52015-02-12 20:18:50 +0100135 * 82 - formerly redundant encoding of Group1
Denys Vlasenko67fc8092015-02-12 20:18:51 +0100136 * 9a - formerly call seg:ofs
Denys Vlasenko097f4e52015-02-12 20:18:50 +0100137 * ce - formerly into
138 * d4,d5 - formerly aam/aad
139 * d6 - formerly undocumented salc
Denys Vlasenko67fc8092015-02-12 20:18:51 +0100140 * ea - formerly jmp seg:ofs
Denys Vlasenko097f4e52015-02-12 20:18:50 +0100141 *
142 * Opcodes we'll probably never support:
143 * 6c-6f - ins,outs. SEGVs if used in userspace
144 * e4-e7 - in,out imm. SEGVs if used in userspace
145 * ec-ef - in,out acc. SEGVs if used in userspace
146 * cc - int3. SIGTRAP if used in userspace
147 * f1 - int1. SIGTRAP if used in userspace
148 * f4 - hlt. SEGVs if used in userspace
149 * fa - cli. SEGVs if used in userspace
150 * fb - sti. SEGVs if used in userspace
151 *
152 * Opcodes which need some work to be supported:
153 * cd - int N.
154 * Used by userspace for "int 80" syscall entry. (Other "int N"
155 * cause GP -> SEGV since their IDT gates don't allow calls from CPL 3).
156 * Not supported since kernel's handling of userspace single-stepping
157 * (TF flag) is fragile.
158 * cf - iret. Normally not used in userspace. Doesn't SEGV unless arguments are bad
159 */
Oleg Nesterov8dbacad2014-04-19 16:07:15 +0200160#if defined(CONFIG_X86_64)
161static volatile u32 good_insns_64[256 / 32] = {
162 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
163 /* ---------------------------------------------- */
Denys Vlasenko67fc8092015-02-12 20:18:51 +0100164 W(0x00, 1, 1, 1, 1, 1, 1, 0, 0, 1, 1, 1, 1, 1, 1, 0, 1) | /* 00 */
Oleg Nesterov8dbacad2014-04-19 16:07:15 +0200165 W(0x10, 1, 1, 1, 1, 1, 1, 0, 0, 1, 1, 1, 1, 1, 1, 0, 0) , /* 10 */
Denys Vlasenko67fc8092015-02-12 20:18:51 +0100166 W(0x20, 1, 1, 1, 1, 1, 1, 1, 0, 1, 1, 1, 1, 1, 1, 1, 0) | /* 20 */
167 W(0x30, 1, 1, 1, 1, 1, 1, 1, 0, 1, 1, 1, 1, 1, 1, 1, 0) , /* 30 */
168 W(0x40, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* 40 */
Oleg Nesterov8dbacad2014-04-19 16:07:15 +0200169 W(0x50, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* 50 */
Denys Vlasenko67fc8092015-02-12 20:18:51 +0100170 W(0x60, 0, 0, 0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, 0, 0) | /* 60 */
Oleg Nesterov8dbacad2014-04-19 16:07:15 +0200171 W(0x70, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* 70 */
172 W(0x80, 1, 1, 0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* 80 */
Denys Vlasenko67fc8092015-02-12 20:18:51 +0100173 W(0x90, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 1, 1, 1, 1, 1) , /* 90 */
Oleg Nesterov8dbacad2014-04-19 16:07:15 +0200174 W(0xa0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* a0 */
175 W(0xb0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* b0 */
Denys Vlasenko67fc8092015-02-12 20:18:51 +0100176 W(0xc0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, 0, 0) | /* c0 */
Oleg Nesterov8dbacad2014-04-19 16:07:15 +0200177 W(0xd0, 1, 1, 1, 1, 0, 0, 0, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* d0 */
Denys Vlasenko67fc8092015-02-12 20:18:51 +0100178 W(0xe0, 1, 1, 1, 1, 0, 0, 0, 0, 1, 1, 0, 1, 0, 0, 0, 0) | /* e0 */
179 W(0xf0, 1, 0, 1, 1, 0, 1, 1, 1, 1, 1, 0, 0, 1, 1, 1, 1) /* f0 */
Oleg Nesterov8dbacad2014-04-19 16:07:15 +0200180 /* ---------------------------------------------- */
181 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
182};
183#else
184#define good_insns_64 NULL
185#endif
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530186
Denys Vlasenko097f4e52015-02-12 20:18:50 +0100187/* Using this for both 64-bit and 32-bit apps.
188 * Opcodes we don't support:
189 * 0f 00 - SLDT/STR/LLDT/LTR/VERR/VERW/-/- group. System insns
190 * 0f 01 - SGDT/SIDT/LGDT/LIDT/SMSW/-/LMSW/INVLPG group.
191 * Also encodes tons of other system insns if mod=11.
192 * Some are in fact non-system: xend, xtest, rdtscp, maybe more
Denys Vlasenko097f4e52015-02-12 20:18:50 +0100193 * 0f 05 - syscall
194 * 0f 06 - clts (CPL0 insn)
195 * 0f 07 - sysret
196 * 0f 08 - invd (CPL0 insn)
197 * 0f 09 - wbinvd (CPL0 insn)
Denys Vlasenko097f4e52015-02-12 20:18:50 +0100198 * 0f 0b - ud2
Denys Vlasenko5154d4f2015-02-12 20:18:52 +0100199 * 0f 30 - wrmsr (CPL0 insn) (then why rdmsr is allowed, it's also CPL0 insn?)
Denys Vlasenko097f4e52015-02-12 20:18:50 +0100200 * 0f 34 - sysenter
201 * 0f 35 - sysexit
Denys Vlasenko097f4e52015-02-12 20:18:50 +0100202 * 0f 37 - getsec
Denys Vlasenko5154d4f2015-02-12 20:18:52 +0100203 * 0f 78 - vmread (Intel VMX. CPL0 insn)
204 * 0f 79 - vmwrite (Intel VMX. CPL0 insn)
205 * Note: with prefixes, these two opcodes are
206 * extrq/insertq/AVX512 convert vector ops.
207 * 0f ae - group15: [f]xsave,[f]xrstor,[v]{ld,st}mxcsr,clflush[opt],
208 * {rd,wr}{fs,gs}base,{s,l,m}fence.
209 * Why? They are all user-executable.
Denys Vlasenko097f4e52015-02-12 20:18:50 +0100210 */
Srikar Dronamraju04a3d982012-02-22 14:45:35 +0530211static volatile u32 good_2byte_insns[256 / 32] = {
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530212 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
213 /* ---------------------------------------------- */
Denys Vlasenko5154d4f2015-02-12 20:18:52 +0100214 W(0x00, 0, 0, 1, 1, 1, 0, 0, 0, 0, 0, 1, 0, 1, 1, 1, 1) | /* 00 */
215 W(0x10, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* 10 */
216 W(0x20, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* 20 */
217 W(0x30, 0, 1, 1, 1, 0, 0, 1, 0, 1, 1, 1, 1, 1, 1, 1, 1) , /* 30 */
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530218 W(0x40, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* 40 */
219 W(0x50, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* 50 */
220 W(0x60, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* 60 */
Denys Vlasenko5154d4f2015-02-12 20:18:52 +0100221 W(0x70, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, 1, 1, 1, 1, 1, 1) , /* 70 */
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530222 W(0x80, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* 80 */
223 W(0x90, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* 90 */
Denys Vlasenko5154d4f2015-02-12 20:18:52 +0100224 W(0xa0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 1) | /* a0 */
225 W(0xb0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* b0 */
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530226 W(0xc0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* c0 */
Denys Vlasenko5154d4f2015-02-12 20:18:52 +0100227 W(0xd0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* d0 */
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530228 W(0xe0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* e0 */
Denys Vlasenko5154d4f2015-02-12 20:18:52 +0100229 W(0xf0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) /* f0 */
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530230 /* ---------------------------------------------- */
231 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
232};
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530233#undef W
234
235/*
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530236 * opcodes we may need to refine support for:
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100237 *
238 * 0f - 2-byte instructions: For many of these instructions, the validity
239 * depends on the prefix and/or the reg field. On such instructions, we
240 * just consider the opcode combination valid if it corresponds to any
241 * valid instruction.
242 *
243 * 8f - Group 1 - only reg = 0 is OK
244 * c6-c7 - Group 11 - only reg = 0 is OK
245 * d9-df - fpu insns with some illegal encodings
246 * f2, f3 - repnz, repz prefixes. These are also the first byte for
247 * certain floating-point instructions, such as addsd.
248 *
249 * fe - Group 4 - only reg = 0 or 1 is OK
250 * ff - Group 5 - only reg = 0-6 is OK
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530251 *
252 * others -- Do we need to support these?
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100253 *
254 * 0f - (floating-point?) prefetch instructions
255 * 07, 17, 1f - pop es, pop ss, pop ds
256 * 26, 2e, 36, 3e - es:, cs:, ss:, ds: segment prefixes --
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530257 * but 64 and 65 (fs: and gs:) seem to be used, so we support them
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100258 * 67 - addr16 prefix
259 * ce - into
260 * f0 - lock prefix
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530261 */
262
263/*
264 * TODO:
265 * - Where necessary, examine the modrm byte and allow only valid instructions
266 * in the different Groups and fpu instructions.
267 */
268
269static bool is_prefix_bad(struct insn *insn)
270{
271 int i;
272
273 for (i = 0; i < insn->prefixes.nbytes; i++) {
274 switch (insn->prefixes.bytes[i]) {
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100275 case 0x26: /* INAT_PFX_ES */
276 case 0x2E: /* INAT_PFX_CS */
277 case 0x36: /* INAT_PFX_DS */
278 case 0x3E: /* INAT_PFX_SS */
279 case 0xF0: /* INAT_PFX_LOCK */
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530280 return true;
281 }
282 }
283 return false;
284}
285
Oleg Nesterov73175d02014-04-19 12:34:02 +0200286static int uprobe_init_insn(struct arch_uprobe *auprobe, struct insn *insn, bool x86_64)
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530287{
Oleg Nesterov73175d02014-04-19 12:34:02 +0200288 u32 volatile *good_insns;
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530289
Dave Hansen6ba48ff2014-11-14 07:39:57 -0800290 insn_init(insn, auprobe->insn, sizeof(auprobe->insn), x86_64);
Oleg Nesterovff261962014-04-19 14:15:27 +0200291 /* has the side-effect of processing the entire instruction */
292 insn_get_length(insn);
Oleg Nesterov377fb3d2018-05-18 18:27:39 +0200293 if (!insn_complete(insn))
Oleg Nesterovff261962014-04-19 14:15:27 +0200294 return -ENOEXEC;
Oleg Nesterov73175d02014-04-19 12:34:02 +0200295
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530296 if (is_prefix_bad(insn))
297 return -ENOTSUPP;
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100298
Oleg Nesterov73175d02014-04-19 12:34:02 +0200299 if (x86_64)
300 good_insns = good_insns_64;
301 else
302 good_insns = good_insns_32;
303
304 if (test_bit(OPCODE1(insn), (unsigned long *)good_insns))
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530305 return 0;
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100306
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530307 if (insn->opcode.nbytes == 2) {
308 if (test_bit(OPCODE2(insn), (unsigned long *)good_2byte_insns))
309 return 0;
310 }
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100311
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530312 return -ENOTSUPP;
313}
314
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530315#ifdef CONFIG_X86_64
316/*
Srikar Dronamraju3ff54ef2012-02-22 14:46:02 +0530317 * If arch_uprobe->insn doesn't use rip-relative addressing, return
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530318 * immediately. Otherwise, rewrite the instruction so that it accesses
319 * its memory operand indirectly through a scratch register. Set
Oleg Nesterov5cdb76d2014-06-01 21:13:46 +0200320 * defparam->fixups accordingly. (The contents of the scratch register
Denys Vlasenko50204c62014-05-01 16:52:46 +0200321 * will be saved before we single-step the modified instruction,
322 * and restored afterward).
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530323 *
324 * We do this because a rip-relative instruction can access only a
325 * relatively small area (+/- 2 GB from the instruction), and the XOL
326 * area typically lies beyond that area. At least for instructions
327 * that store to memory, we can't execute the original instruction
328 * and "fix things up" later, because the misdirected store could be
329 * disastrous.
330 *
331 * Some useful facts about rip-relative instructions:
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100332 *
Denys Vlasenko50204c62014-05-01 16:52:46 +0200333 * - There's always a modrm byte with bit layout "00 reg 101".
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100334 * - There's never a SIB byte.
335 * - The displacement is always 4 bytes.
Denys Vlasenko50204c62014-05-01 16:52:46 +0200336 * - REX.B=1 bit in REX prefix, which normally extends r/m field,
337 * has no effect on rip-relative mode. It doesn't make modrm byte
338 * with r/m=101 refer to register 1101 = R13.
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530339 */
Oleg Nesterov1475ee72014-04-27 16:31:59 +0200340static void riprel_analyze(struct arch_uprobe *auprobe, struct insn *insn)
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530341{
342 u8 *cursor;
343 u8 reg;
Denys Vlasenko1ea30fb2014-05-02 17:04:00 +0200344 u8 reg2;
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530345
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530346 if (!insn_rip_relative(insn))
347 return;
348
349 /*
Denys Vlasenko1ea30fb2014-05-02 17:04:00 +0200350 * insn_rip_relative() would have decoded rex_prefix, vex_prefix, modrm.
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530351 * Clear REX.b bit (extension of MODRM.rm field):
Denys Vlasenko1ea30fb2014-05-02 17:04:00 +0200352 * we want to encode low numbered reg, not r8+.
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530353 */
354 if (insn->rex_prefix.nbytes) {
Srikar Dronamraju3ff54ef2012-02-22 14:46:02 +0530355 cursor = auprobe->insn + insn_offset_rex_prefix(insn);
Denys Vlasenko1ea30fb2014-05-02 17:04:00 +0200356 /* REX byte has 0100wrxb layout, clearing REX.b bit */
357 *cursor &= 0xfe;
358 }
359 /*
Denys Vlasenko68187872016-08-11 17:45:21 +0200360 * Similar treatment for VEX3/EVEX prefix.
361 * TODO: add XOP treatment when insn decoder supports them
Denys Vlasenko1ea30fb2014-05-02 17:04:00 +0200362 */
Denys Vlasenko68187872016-08-11 17:45:21 +0200363 if (insn->vex_prefix.nbytes >= 3) {
Denys Vlasenko1ea30fb2014-05-02 17:04:00 +0200364 /*
365 * vex2: c5 rvvvvLpp (has no b bit)
366 * vex3/xop: c4/8f rxbmmmmm wvvvvLpp
367 * evex: 62 rxbR00mm wvvvv1pp zllBVaaa
Denys Vlasenko68187872016-08-11 17:45:21 +0200368 * Setting VEX3.b (setting because it has inverted meaning).
369 * Setting EVEX.x since (in non-SIB encoding) EVEX.x
370 * is the 4th bit of MODRM.rm, and needs the same treatment.
371 * For VEX3-encoded insns, VEX3.x value has no effect in
372 * non-SIB encoding, the change is superfluous but harmless.
Denys Vlasenko1ea30fb2014-05-02 17:04:00 +0200373 */
374 cursor = auprobe->insn + insn_offset_vex_prefix(insn) + 1;
Denys Vlasenko68187872016-08-11 17:45:21 +0200375 *cursor |= 0x60;
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530376 }
377
378 /*
Denys Vlasenko1ea30fb2014-05-02 17:04:00 +0200379 * Convert from rip-relative addressing to register-relative addressing
380 * via a scratch register.
381 *
382 * This is tricky since there are insns with modrm byte
383 * which also use registers not encoded in modrm byte:
384 * [i]div/[i]mul: implicitly use dx:ax
385 * shift ops: implicitly use cx
386 * cmpxchg: implicitly uses ax
387 * cmpxchg8/16b: implicitly uses dx:ax and bx:cx
388 * Encoding: 0f c7/1 modrm
389 * The code below thinks that reg=1 (cx), chooses si as scratch.
390 * mulx: implicitly uses dx: mulx r/m,r1,r2 does r1:r2 = dx * r/m.
391 * First appeared in Haswell (BMI2 insn). It is vex-encoded.
392 * Example where none of bx,cx,dx can be used as scratch reg:
393 * c4 e2 63 f6 0d disp32 mulx disp32(%rip),%ebx,%ecx
394 * [v]pcmpistri: implicitly uses cx, xmm0
395 * [v]pcmpistrm: implicitly uses xmm0
396 * [v]pcmpestri: implicitly uses ax, dx, cx, xmm0
397 * [v]pcmpestrm: implicitly uses ax, dx, xmm0
398 * Evil SSE4.2 string comparison ops from hell.
399 * maskmovq/[v]maskmovdqu: implicitly uses (ds:rdi) as destination.
400 * Encoding: 0f f7 modrm, 66 0f f7 modrm, vex-encoded: c5 f9 f7 modrm.
401 * Store op1, byte-masked by op2 msb's in each byte, to (ds:rdi).
402 * AMD says it has no 3-operand form (vex.vvvv must be 1111)
403 * and that it can have only register operands, not mem
404 * (its modrm byte must have mode=11).
405 * If these restrictions will ever be lifted,
406 * we'll need code to prevent selection of di as scratch reg!
407 *
408 * Summary: I don't know any insns with modrm byte which
409 * use SI register implicitly. DI register is used only
410 * by one insn (maskmovq) and BX register is used
411 * only by one too (cmpxchg8b).
412 * BP is stack-segment based (may be a problem?).
413 * AX, DX, CX are off-limits (many implicit users).
414 * SP is unusable (it's stack pointer - think about "pop mem";
415 * also, rsp+disp32 needs sib encoding -> insn length change).
416 */
417
418 reg = MODRM_REG(insn); /* Fetch modrm.reg */
419 reg2 = 0xff; /* Fetch vex.vvvv */
Denys Vlasenko68187872016-08-11 17:45:21 +0200420 if (insn->vex_prefix.nbytes)
Denys Vlasenko1ea30fb2014-05-02 17:04:00 +0200421 reg2 = insn->vex_prefix.bytes[2];
422 /*
Denys Vlasenko68187872016-08-11 17:45:21 +0200423 * TODO: add XOP vvvv reading.
Denys Vlasenko1ea30fb2014-05-02 17:04:00 +0200424 *
425 * vex.vvvv field is in bits 6-3, bits are inverted.
426 * But in 32-bit mode, high-order bit may be ignored.
427 * Therefore, let's consider only 3 low-order bits.
428 */
429 reg2 = ((reg2 >> 3) & 0x7) ^ 0x7;
430 /*
431 * Register numbering is ax,cx,dx,bx, sp,bp,si,di, r8..r15.
432 *
433 * Choose scratch reg. Order is important: must not select bx
434 * if we can use si (cmpxchg8b case!)
435 */
436 if (reg != 6 && reg2 != 6) {
437 reg2 = 6;
Oleg Nesterov5cdb76d2014-06-01 21:13:46 +0200438 auprobe->defparam.fixups |= UPROBE_FIX_RIP_SI;
Denys Vlasenko1ea30fb2014-05-02 17:04:00 +0200439 } else if (reg != 7 && reg2 != 7) {
440 reg2 = 7;
Oleg Nesterov5cdb76d2014-06-01 21:13:46 +0200441 auprobe->defparam.fixups |= UPROBE_FIX_RIP_DI;
Denys Vlasenko1ea30fb2014-05-02 17:04:00 +0200442 /* TODO (paranoia): force maskmovq to not use di */
443 } else {
444 reg2 = 3;
Oleg Nesterov5cdb76d2014-06-01 21:13:46 +0200445 auprobe->defparam.fixups |= UPROBE_FIX_RIP_BX;
Denys Vlasenko1ea30fb2014-05-02 17:04:00 +0200446 }
447 /*
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530448 * Point cursor at the modrm byte. The next 4 bytes are the
449 * displacement. Beyond the displacement, for some instructions,
450 * is the immediate operand.
451 */
Srikar Dronamraju3ff54ef2012-02-22 14:46:02 +0530452 cursor = auprobe->insn + insn_offset_modrm(insn);
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530453 /*
Denys Vlasenko1ea30fb2014-05-02 17:04:00 +0200454 * Change modrm from "00 reg 101" to "10 reg reg2". Example:
455 * 89 05 disp32 mov %eax,disp32(%rip) becomes
456 * 89 86 disp32 mov %eax,disp32(%rsi)
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530457 */
Denys Vlasenko1ea30fb2014-05-02 17:04:00 +0200458 *cursor = 0x80 | (reg << 3) | reg2;
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530459}
460
Oleg Nesterovc90a6952014-04-27 18:13:31 +0200461static inline unsigned long *
462scratch_reg(struct arch_uprobe *auprobe, struct pt_regs *regs)
463{
Oleg Nesterov5cdb76d2014-06-01 21:13:46 +0200464 if (auprobe->defparam.fixups & UPROBE_FIX_RIP_SI)
Denys Vlasenko1ea30fb2014-05-02 17:04:00 +0200465 return &regs->si;
Oleg Nesterov5cdb76d2014-06-01 21:13:46 +0200466 if (auprobe->defparam.fixups & UPROBE_FIX_RIP_DI)
Denys Vlasenko1ea30fb2014-05-02 17:04:00 +0200467 return &regs->di;
468 return &regs->bx;
Oleg Nesterovc90a6952014-04-27 18:13:31 +0200469}
470
Oleg Nesterovd20737c2014-03-31 18:35:09 +0200471/*
472 * If we're emulating a rip-relative instruction, save the contents
473 * of the scratch register and store the target address in that register.
474 */
Oleg Nesterov7f55e822014-04-27 17:00:46 +0200475static void riprel_pre_xol(struct arch_uprobe *auprobe, struct pt_regs *regs)
Oleg Nesterovd20737c2014-03-31 18:35:09 +0200476{
Oleg Nesterov5cdb76d2014-06-01 21:13:46 +0200477 if (auprobe->defparam.fixups & UPROBE_FIX_RIP_MASK) {
Oleg Nesterovc90a6952014-04-27 18:13:31 +0200478 struct uprobe_task *utask = current->utask;
479 unsigned long *sr = scratch_reg(auprobe, regs);
Oleg Nesterov7f55e822014-04-27 17:00:46 +0200480
Oleg Nesterovc90a6952014-04-27 18:13:31 +0200481 utask->autask.saved_scratch_register = *sr;
Oleg Nesterov5cdb76d2014-06-01 21:13:46 +0200482 *sr = utask->vaddr + auprobe->defparam.ilen;
Oleg Nesterovd20737c2014-03-31 18:35:09 +0200483 }
484}
485
Denys Vlasenko50204c62014-05-01 16:52:46 +0200486static void riprel_post_xol(struct arch_uprobe *auprobe, struct pt_regs *regs)
Oleg Nesterovd20737c2014-03-31 18:35:09 +0200487{
Oleg Nesterov5cdb76d2014-06-01 21:13:46 +0200488 if (auprobe->defparam.fixups & UPROBE_FIX_RIP_MASK) {
Oleg Nesterovc90a6952014-04-27 18:13:31 +0200489 struct uprobe_task *utask = current->utask;
490 unsigned long *sr = scratch_reg(auprobe, regs);
Oleg Nesterovd20737c2014-03-31 18:35:09 +0200491
Oleg Nesterovc90a6952014-04-27 18:13:31 +0200492 *sr = utask->autask.saved_scratch_register;
Oleg Nesterovd20737c2014-03-31 18:35:09 +0200493 }
494}
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100495#else /* 32-bit: */
Oleg Nesterovd20737c2014-03-31 18:35:09 +0200496/*
497 * No RIP-relative addressing on 32-bit
498 */
Oleg Nesterov1475ee72014-04-27 16:31:59 +0200499static void riprel_analyze(struct arch_uprobe *auprobe, struct insn *insn)
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530500{
Oleg Nesterovd20737c2014-03-31 18:35:09 +0200501}
Oleg Nesterov7f55e822014-04-27 17:00:46 +0200502static void riprel_pre_xol(struct arch_uprobe *auprobe, struct pt_regs *regs)
Oleg Nesterovd20737c2014-03-31 18:35:09 +0200503{
504}
Denys Vlasenko50204c62014-05-01 16:52:46 +0200505static void riprel_post_xol(struct arch_uprobe *auprobe, struct pt_regs *regs)
Oleg Nesterovd20737c2014-03-31 18:35:09 +0200506{
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530507}
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530508#endif /* CONFIG_X86_64 */
509
Oleg Nesterov8ad8e9d2014-03-31 21:01:31 +0200510struct uprobe_xol_ops {
511 bool (*emulate)(struct arch_uprobe *, struct pt_regs *);
512 int (*pre_xol)(struct arch_uprobe *, struct pt_regs *);
513 int (*post_xol)(struct arch_uprobe *, struct pt_regs *);
Oleg Nesterov588fbd62014-04-21 16:58:17 +0200514 void (*abort)(struct arch_uprobe *, struct pt_regs *);
Oleg Nesterov8ad8e9d2014-03-31 21:01:31 +0200515};
516
Sebastian Mayrb0e1bae2019-07-28 17:26:17 +0200517static inline int sizeof_long(struct pt_regs *regs)
Oleg Nesterov8faaed12014-04-06 17:16:10 +0200518{
Sebastian Mayrb0e1bae2019-07-28 17:26:17 +0200519 /*
520 * Check registers for mode as in_xxx_syscall() does not apply here.
521 */
522 return user_64bit_mode(regs) ? 8 : 4;
Oleg Nesterov8faaed12014-04-06 17:16:10 +0200523}
524
Oleg Nesterov8ad8e9d2014-03-31 21:01:31 +0200525static int default_pre_xol_op(struct arch_uprobe *auprobe, struct pt_regs *regs)
526{
Oleg Nesterov7f55e822014-04-27 17:00:46 +0200527 riprel_pre_xol(auprobe, regs);
Oleg Nesterov8ad8e9d2014-03-31 21:01:31 +0200528 return 0;
529}
530
Oleg Nesterov2b82cad2014-04-24 19:21:38 +0200531static int push_ret_address(struct pt_regs *regs, unsigned long ip)
532{
Sebastian Mayrb0e1bae2019-07-28 17:26:17 +0200533 unsigned long new_sp = regs->sp - sizeof_long(regs);
Oleg Nesterov2b82cad2014-04-24 19:21:38 +0200534
Sebastian Mayrb0e1bae2019-07-28 17:26:17 +0200535 if (copy_to_user((void __user *)new_sp, &ip, sizeof_long(regs)))
Oleg Nesterov2b82cad2014-04-24 19:21:38 +0200536 return -EFAULT;
537
538 regs->sp = new_sp;
539 return 0;
540}
541
Denys Vlasenko1ea30fb2014-05-02 17:04:00 +0200542/*
543 * We have to fix things up as follows:
544 *
545 * Typically, the new ip is relative to the copied instruction. We need
546 * to make it relative to the original instruction (FIX_IP). Exceptions
547 * are return instructions and absolute or indirect jump or call instructions.
548 *
549 * If the single-stepped instruction was a call, the return address that
550 * is atop the stack is the address following the copied instruction. We
551 * need to make it the address following the original instruction (FIX_CALL).
552 *
553 * If the original instruction was a rip-relative instruction such as
554 * "movl %edx,0xnnnn(%rip)", we have instead executed an equivalent
555 * instruction using a scratch register -- e.g., "movl %edx,0xnnnn(%rsi)".
556 * We need to restore the contents of the scratch register
557 * (FIX_RIP_reg).
558 */
Oleg Nesterov8ad8e9d2014-03-31 21:01:31 +0200559static int default_post_xol_op(struct arch_uprobe *auprobe, struct pt_regs *regs)
560{
561 struct uprobe_task *utask = current->utask;
Oleg Nesterov8ad8e9d2014-03-31 21:01:31 +0200562
Denys Vlasenko50204c62014-05-01 16:52:46 +0200563 riprel_post_xol(auprobe, regs);
Oleg Nesterov5cdb76d2014-06-01 21:13:46 +0200564 if (auprobe->defparam.fixups & UPROBE_FIX_IP) {
Denys Vlasenko50204c62014-05-01 16:52:46 +0200565 long correction = utask->vaddr - utask->xol_vaddr;
Oleg Nesterov8ad8e9d2014-03-31 21:01:31 +0200566 regs->ip += correction;
Oleg Nesterov5cdb76d2014-06-01 21:13:46 +0200567 } else if (auprobe->defparam.fixups & UPROBE_FIX_CALL) {
Sebastian Mayrb0e1bae2019-07-28 17:26:17 +0200568 regs->sp += sizeof_long(regs); /* Pop incorrect return address */
Oleg Nesterov5cdb76d2014-06-01 21:13:46 +0200569 if (push_ret_address(regs, utask->vaddr + auprobe->defparam.ilen))
Oleg Nesterov75f9ef02014-04-03 20:52:19 +0200570 return -ERESTART;
Oleg Nesterov75f9ef02014-04-03 20:52:19 +0200571 }
Oleg Nesterov220ef8d2014-04-21 20:39:56 +0200572 /* popf; tell the caller to not touch TF */
Oleg Nesterov5cdb76d2014-06-01 21:13:46 +0200573 if (auprobe->defparam.fixups & UPROBE_FIX_SETF)
Oleg Nesterov220ef8d2014-04-21 20:39:56 +0200574 utask->autask.saved_tf = true;
Oleg Nesterov8ad8e9d2014-03-31 21:01:31 +0200575
Oleg Nesterov75f9ef02014-04-03 20:52:19 +0200576 return 0;
Oleg Nesterov8ad8e9d2014-03-31 21:01:31 +0200577}
578
Oleg Nesterov588fbd62014-04-21 16:58:17 +0200579static void default_abort_op(struct arch_uprobe *auprobe, struct pt_regs *regs)
580{
Denys Vlasenko50204c62014-05-01 16:52:46 +0200581 riprel_post_xol(auprobe, regs);
Oleg Nesterov588fbd62014-04-21 16:58:17 +0200582}
583
Julia Lawalldac42982016-04-09 13:17:29 +0200584static const struct uprobe_xol_ops default_xol_ops = {
Oleg Nesterov8ad8e9d2014-03-31 21:01:31 +0200585 .pre_xol = default_pre_xol_op,
586 .post_xol = default_post_xol_op,
Oleg Nesterov588fbd62014-04-21 16:58:17 +0200587 .abort = default_abort_op,
Oleg Nesterov8ad8e9d2014-03-31 21:01:31 +0200588};
589
Oleg Nesterov8e89c0b2014-04-06 18:11:02 +0200590static bool branch_is_call(struct arch_uprobe *auprobe)
591{
592 return auprobe->branch.opc1 == 0xe8;
593}
594
Oleg Nesterov8f955052014-04-06 21:53:47 +0200595#define CASE_COND \
596 COND(70, 71, XF(OF)) \
597 COND(72, 73, XF(CF)) \
598 COND(74, 75, XF(ZF)) \
599 COND(78, 79, XF(SF)) \
600 COND(7a, 7b, XF(PF)) \
601 COND(76, 77, XF(CF) || XF(ZF)) \
602 COND(7c, 7d, XF(SF) != XF(OF)) \
603 COND(7e, 7f, XF(ZF) || XF(SF) != XF(OF))
604
605#define COND(op_y, op_n, expr) \
606 case 0x ## op_y: DO((expr) != 0) \
607 case 0x ## op_n: DO((expr) == 0)
608
609#define XF(xf) (!!(flags & X86_EFLAGS_ ## xf))
610
611static bool is_cond_jmp_opcode(u8 opcode)
612{
613 switch (opcode) {
614 #define DO(expr) \
615 return true;
616 CASE_COND
617 #undef DO
618
619 default:
620 return false;
621 }
622}
623
624static bool check_jmp_cond(struct arch_uprobe *auprobe, struct pt_regs *regs)
625{
626 unsigned long flags = regs->flags;
627
628 switch (auprobe->branch.opc1) {
629 #define DO(expr) \
630 return expr;
631 CASE_COND
632 #undef DO
633
634 default: /* not a conditional jmp */
635 return true;
636 }
637}
638
639#undef XF
640#undef COND
641#undef CASE_COND
642
Oleg Nesterov7ba6db22014-04-05 20:05:02 +0200643static bool branch_emulate_op(struct arch_uprobe *auprobe, struct pt_regs *regs)
644{
Oleg Nesterov8e89c0b2014-04-06 18:11:02 +0200645 unsigned long new_ip = regs->ip += auprobe->branch.ilen;
Oleg Nesterov8f955052014-04-06 21:53:47 +0200646 unsigned long offs = (long)auprobe->branch.offs;
Oleg Nesterov8e89c0b2014-04-06 18:11:02 +0200647
648 if (branch_is_call(auprobe)) {
Oleg Nesterov8e89c0b2014-04-06 18:11:02 +0200649 /*
650 * If it fails we execute this (mangled, see the comment in
651 * branch_clear_offset) insn out-of-line. In the likely case
652 * this should trigger the trap, and the probed application
653 * should die or restart the same insn after it handles the
654 * signal, arch_uprobe_post_xol() won't be even called.
655 *
656 * But there is corner case, see the comment in ->post_xol().
657 */
Oleg Nesterov2b82cad2014-04-24 19:21:38 +0200658 if (push_ret_address(regs, new_ip))
Oleg Nesterov8e89c0b2014-04-06 18:11:02 +0200659 return false;
Oleg Nesterov8f955052014-04-06 21:53:47 +0200660 } else if (!check_jmp_cond(auprobe, regs)) {
661 offs = 0;
Oleg Nesterov8e89c0b2014-04-06 18:11:02 +0200662 }
663
Oleg Nesterov8f955052014-04-06 21:53:47 +0200664 regs->ip = new_ip + offs;
Oleg Nesterov7ba6db22014-04-05 20:05:02 +0200665 return true;
666}
667
Oleg Nesterov8e89c0b2014-04-06 18:11:02 +0200668static int branch_post_xol_op(struct arch_uprobe *auprobe, struct pt_regs *regs)
669{
670 BUG_ON(!branch_is_call(auprobe));
671 /*
672 * We can only get here if branch_emulate_op() failed to push the ret
673 * address _and_ another thread expanded our stack before the (mangled)
674 * "call" insn was executed out-of-line. Just restore ->sp and restart.
675 * We could also restore ->ip and try to call branch_emulate_op() again.
676 */
Sebastian Mayrb0e1bae2019-07-28 17:26:17 +0200677 regs->sp += sizeof_long(regs);
Oleg Nesterov8e89c0b2014-04-06 18:11:02 +0200678 return -ERESTART;
679}
680
681static void branch_clear_offset(struct arch_uprobe *auprobe, struct insn *insn)
682{
683 /*
684 * Turn this insn into "call 1f; 1:", this is what we will execute
685 * out-of-line if ->emulate() fails. We only need this to generate
686 * a trap, so that the probed task receives the correct signal with
687 * the properly filled siginfo.
688 *
689 * But see the comment in ->post_xol(), in the unlikely case it can
690 * succeed. So we need to ensure that the new ->ip can not fall into
691 * the non-canonical area and trigger #GP.
692 *
693 * We could turn it into (say) "pushf", but then we would need to
694 * divorce ->insn[] and ->ixol[]. We need to preserve the 1st byte
695 * of ->insn[] for set_orig_insn().
696 */
697 memset(auprobe->insn + insn_offset_immediate(insn),
698 0, insn->immediate.nbytes);
699}
700
Julia Lawalldac42982016-04-09 13:17:29 +0200701static const struct uprobe_xol_ops branch_xol_ops = {
Oleg Nesterov7ba6db22014-04-05 20:05:02 +0200702 .emulate = branch_emulate_op,
Oleg Nesterov8e89c0b2014-04-06 18:11:02 +0200703 .post_xol = branch_post_xol_op,
Oleg Nesterov7ba6db22014-04-05 20:05:02 +0200704};
705
706/* Returns -ENOSYS if branch_xol_ops doesn't handle this insn */
707static int branch_setup_xol_ops(struct arch_uprobe *auprobe, struct insn *insn)
708{
Oleg Nesterov8e89c0b2014-04-06 18:11:02 +0200709 u8 opc1 = OPCODE1(insn);
Denys Vlasenko250bbd12014-04-24 19:08:24 +0200710 int i;
Oleg Nesterov7ba6db22014-04-05 20:05:02 +0200711
Oleg Nesterov8e89c0b2014-04-06 18:11:02 +0200712 switch (opc1) {
713 case 0xeb: /* jmp 8 */
714 case 0xe9: /* jmp 32 */
715 case 0x90: /* prefix* + nop; same as jmp with .offs = 0 */
716 break;
717
718 case 0xe8: /* call relative */
719 branch_clear_offset(auprobe, insn);
720 break;
Oleg Nesterov8f955052014-04-06 21:53:47 +0200721
Oleg Nesterov6cc5e7f2014-04-07 16:22:58 +0200722 case 0x0f:
723 if (insn->opcode.nbytes != 2)
724 return -ENOSYS;
725 /*
726 * If it is a "near" conditional jmp, OPCODE2() - 0x10 matches
727 * OPCODE1() of the "short" jmp which checks the same condition.
728 */
729 opc1 = OPCODE2(insn) - 0x10;
Oleg Nesterov8e89c0b2014-04-06 18:11:02 +0200730 default:
Oleg Nesterov8f955052014-04-06 21:53:47 +0200731 if (!is_cond_jmp_opcode(opc1))
732 return -ENOSYS;
Oleg Nesterov8e89c0b2014-04-06 18:11:02 +0200733 }
734
Denys Vlasenko250bbd12014-04-24 19:08:24 +0200735 /*
736 * 16-bit overrides such as CALLW (66 e8 nn nn) are not supported.
737 * Intel and AMD behavior differ in 64-bit mode: Intel ignores 66 prefix.
738 * No one uses these insns, reject any branch insns with such prefix.
739 */
740 for (i = 0; i < insn->prefixes.nbytes; i++) {
741 if (insn->prefixes.bytes[i] == 0x66)
742 return -ENOTSUPP;
743 }
744
Oleg Nesterov8e89c0b2014-04-06 18:11:02 +0200745 auprobe->branch.opc1 = opc1;
Oleg Nesterov7ba6db22014-04-05 20:05:02 +0200746 auprobe->branch.ilen = insn->length;
747 auprobe->branch.offs = insn->immediate.value;
748
749 auprobe->ops = &branch_xol_ops;
750 return 0;
751}
752
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530753/**
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530754 * arch_uprobe_analyze_insn - instruction analysis including validity and fixups.
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530755 * @mm: the probed address space.
Srikar Dronamraju3ff54ef2012-02-22 14:46:02 +0530756 * @arch_uprobe: the probepoint information.
Ananth N Mavinakayanahalli7eb9ba52012-06-08 15:02:57 +0530757 * @addr: virtual address at which to install the probepoint
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530758 * Return 0 on success or a -ve number on error.
759 */
Ananth N Mavinakayanahalli7eb9ba52012-06-08 15:02:57 +0530760int arch_uprobe_analyze_insn(struct arch_uprobe *auprobe, struct mm_struct *mm, unsigned long addr)
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530761{
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530762 struct insn insn;
Oleg Nesterov83cd5912014-04-25 18:53:32 +0200763 u8 fix_ip_or_call = UPROBE_FIX_IP;
Oleg Nesterovddb69f22014-03-31 15:16:22 +0200764 int ret;
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530765
Oleg Nesterov2ae1f492014-04-19 14:03:05 +0200766 ret = uprobe_init_insn(auprobe, &insn, is_64bit_mm(mm));
Oleg Nesterovddb69f22014-03-31 15:16:22 +0200767 if (ret)
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530768 return ret;
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100769
Oleg Nesterov7ba6db22014-04-05 20:05:02 +0200770 ret = branch_setup_xol_ops(auprobe, &insn);
771 if (ret != -ENOSYS)
772 return ret;
773
Oleg Nesterovddb69f22014-03-31 15:16:22 +0200774 /*
Oleg Nesterov97aa5cd2014-04-22 16:20:55 +0200775 * Figure out which fixups default_post_xol_op() will need to perform,
Oleg Nesterov5cdb76d2014-06-01 21:13:46 +0200776 * and annotate defparam->fixups accordingly.
Oleg Nesterovddb69f22014-03-31 15:16:22 +0200777 */
Oleg Nesterovddb69f22014-03-31 15:16:22 +0200778 switch (OPCODE1(&insn)) {
779 case 0x9d: /* popf */
Oleg Nesterov5cdb76d2014-06-01 21:13:46 +0200780 auprobe->defparam.fixups |= UPROBE_FIX_SETF;
Oleg Nesterovddb69f22014-03-31 15:16:22 +0200781 break;
782 case 0xc3: /* ret or lret -- ip is correct */
783 case 0xcb:
784 case 0xc2:
785 case 0xca:
Oleg Nesterov83cd5912014-04-25 18:53:32 +0200786 case 0xea: /* jmp absolute -- ip is correct */
787 fix_ip_or_call = 0;
Oleg Nesterovddb69f22014-03-31 15:16:22 +0200788 break;
Oleg Nesterovddb69f22014-03-31 15:16:22 +0200789 case 0x9a: /* call absolute - Fix return addr, not ip */
Oleg Nesterov83cd5912014-04-25 18:53:32 +0200790 fix_ip_or_call = UPROBE_FIX_CALL;
Oleg Nesterovddb69f22014-03-31 15:16:22 +0200791 break;
792 case 0xff:
Oleg Nesterovddb69f22014-03-31 15:16:22 +0200793 switch (MODRM_REG(&insn)) {
794 case 2: case 3: /* call or lcall, indirect */
Oleg Nesterov83cd5912014-04-25 18:53:32 +0200795 fix_ip_or_call = UPROBE_FIX_CALL;
796 break;
Oleg Nesterovddb69f22014-03-31 15:16:22 +0200797 case 4: case 5: /* jmp or ljmp, indirect */
Oleg Nesterov83cd5912014-04-25 18:53:32 +0200798 fix_ip_or_call = 0;
799 break;
Oleg Nesterovddb69f22014-03-31 15:16:22 +0200800 }
Oleg Nesterove55848a2014-03-31 17:24:14 +0200801 /* fall through */
Oleg Nesterovddb69f22014-03-31 15:16:22 +0200802 default:
Oleg Nesterov1475ee72014-04-27 16:31:59 +0200803 riprel_analyze(auprobe, &insn);
Oleg Nesterovddb69f22014-03-31 15:16:22 +0200804 }
805
Oleg Nesterov5cdb76d2014-06-01 21:13:46 +0200806 auprobe->defparam.ilen = insn.length;
807 auprobe->defparam.fixups |= fix_ip_or_call;
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100808
Oleg Nesterov8ad8e9d2014-03-31 21:01:31 +0200809 auprobe->ops = &default_xol_ops;
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530810 return 0;
811}
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530812
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530813/*
814 * arch_uprobe_pre_xol - prepare to execute out of line.
815 * @auprobe: the probepoint information.
816 * @regs: reflects the saved user state of current task.
817 */
818int arch_uprobe_pre_xol(struct arch_uprobe *auprobe, struct pt_regs *regs)
819{
Oleg Nesterov34e73172014-03-31 19:38:09 +0200820 struct uprobe_task *utask = current->utask;
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530821
Oleg Nesterovdd910162014-04-22 15:20:07 +0200822 if (auprobe->ops->pre_xol) {
823 int err = auprobe->ops->pre_xol(auprobe, regs);
824 if (err)
825 return err;
826 }
827
Oleg Nesterov34e73172014-03-31 19:38:09 +0200828 regs->ip = utask->xol_vaddr;
829 utask->autask.saved_trap_nr = current->thread.trap_nr;
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530830 current->thread.trap_nr = UPROBE_TRAP_NR;
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530831
Oleg Nesterov34e73172014-03-31 19:38:09 +0200832 utask->autask.saved_tf = !!(regs->flags & X86_EFLAGS_TF);
Oleg Nesterov4dc316c2012-10-28 17:57:30 +0100833 regs->flags |= X86_EFLAGS_TF;
834 if (test_tsk_thread_flag(current, TIF_BLOCKSTEP))
835 set_task_blockstep(current, false);
836
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530837 return 0;
838}
839
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530840/*
841 * If xol insn itself traps and generates a signal(Say,
842 * SIGILL/SIGSEGV/etc), then detect the case where a singlestepped
843 * instruction jumps back to its own address. It is assumed that anything
844 * like do_page_fault/do_trap/etc sets thread.trap_nr != -1.
845 *
846 * arch_uprobe_pre_xol/arch_uprobe_post_xol save/restore thread.trap_nr,
847 * arch_uprobe_xol_was_trapped() simply checks that ->trap_nr is not equal to
848 * UPROBE_TRAP_NR == -1 set by arch_uprobe_pre_xol().
849 */
850bool arch_uprobe_xol_was_trapped(struct task_struct *t)
851{
852 if (t->thread.trap_nr != UPROBE_TRAP_NR)
853 return true;
854
855 return false;
856}
857
858/*
859 * Called after single-stepping. To avoid the SMP problems that can
860 * occur when we temporarily put back the original opcode to
861 * single-step, we single-stepped a copy of the instruction.
862 *
863 * This function prepares to resume execution after the single-step.
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530864 */
865int arch_uprobe_post_xol(struct arch_uprobe *auprobe, struct pt_regs *regs)
866{
Oleg Nesterov34e73172014-03-31 19:38:09 +0200867 struct uprobe_task *utask = current->utask;
Oleg Nesterov220ef8d2014-04-21 20:39:56 +0200868 bool send_sigtrap = utask->autask.saved_tf;
869 int err = 0;
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530870
871 WARN_ON_ONCE(current->thread.trap_nr != UPROBE_TRAP_NR);
Oleg Nesterov6ded5f32014-04-21 18:28:02 +0200872 current->thread.trap_nr = utask->autask.saved_trap_nr;
Oleg Nesterov014940b2014-04-03 20:20:10 +0200873
874 if (auprobe->ops->post_xol) {
Oleg Nesterov220ef8d2014-04-21 20:39:56 +0200875 err = auprobe->ops->post_xol(auprobe, regs);
Oleg Nesterov014940b2014-04-03 20:20:10 +0200876 if (err) {
Oleg Nesterov75f9ef02014-04-03 20:52:19 +0200877 /*
Oleg Nesterov6ded5f32014-04-21 18:28:02 +0200878 * Restore ->ip for restart or post mortem analysis.
879 * ->post_xol() must not return -ERESTART unless this
880 * is really possible.
Oleg Nesterov75f9ef02014-04-03 20:52:19 +0200881 */
Oleg Nesterov6ded5f32014-04-21 18:28:02 +0200882 regs->ip = utask->vaddr;
Oleg Nesterov75f9ef02014-04-03 20:52:19 +0200883 if (err == -ERESTART)
Oleg Nesterov220ef8d2014-04-21 20:39:56 +0200884 err = 0;
885 send_sigtrap = false;
Oleg Nesterov014940b2014-04-03 20:20:10 +0200886 }
887 }
Oleg Nesterov4dc316c2012-10-28 17:57:30 +0100888 /*
889 * arch_uprobe_pre_xol() doesn't save the state of TIF_BLOCKSTEP
890 * so we can get an extra SIGTRAP if we do not clear TF. We need
891 * to examine the opcode to make it right.
892 */
Oleg Nesterov220ef8d2014-04-21 20:39:56 +0200893 if (send_sigtrap)
Oleg Nesterov4dc316c2012-10-28 17:57:30 +0100894 send_sig(SIGTRAP, current, 0);
Oleg Nesterov220ef8d2014-04-21 20:39:56 +0200895
896 if (!utask->autask.saved_tf)
Oleg Nesterov4dc316c2012-10-28 17:57:30 +0100897 regs->flags &= ~X86_EFLAGS_TF;
898
Oleg Nesterov220ef8d2014-04-21 20:39:56 +0200899 return err;
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530900}
901
902/* callback routine for handling exceptions. */
903int arch_uprobe_exception_notify(struct notifier_block *self, unsigned long val, void *data)
904{
905 struct die_args *args = data;
906 struct pt_regs *regs = args->regs;
907 int ret = NOTIFY_DONE;
908
909 /* We are only interested in userspace traps */
Andy Lutomirskif39b6f02015-03-18 18:33:33 -0700910 if (regs && !user_mode(regs))
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530911 return NOTIFY_DONE;
912
913 switch (val) {
914 case DIE_INT3:
915 if (uprobe_pre_sstep_notifier(regs))
916 ret = NOTIFY_STOP;
917
918 break;
919
920 case DIE_DEBUG:
921 if (uprobe_post_sstep_notifier(regs))
922 ret = NOTIFY_STOP;
923
924 default:
925 break;
926 }
927
928 return ret;
929}
930
931/*
932 * This function gets called when XOL instruction either gets trapped or
Oleg Nesterov6ded5f32014-04-21 18:28:02 +0200933 * the thread has a fatal signal. Reset the instruction pointer to its
934 * probed address for the potential restart or for post mortem analysis.
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530935 */
936void arch_uprobe_abort_xol(struct arch_uprobe *auprobe, struct pt_regs *regs)
937{
938 struct uprobe_task *utask = current->utask;
939
Oleg Nesterov588fbd62014-04-21 16:58:17 +0200940 if (auprobe->ops->abort)
941 auprobe->ops->abort(auprobe, regs);
Oleg Nesterov4dc316c2012-10-28 17:57:30 +0100942
Oleg Nesterov588fbd62014-04-21 16:58:17 +0200943 current->thread.trap_nr = utask->autask.saved_trap_nr;
944 regs->ip = utask->vaddr;
Oleg Nesterov4dc316c2012-10-28 17:57:30 +0100945 /* clear TF if it was set by us in arch_uprobe_pre_xol() */
946 if (!utask->autask.saved_tf)
947 regs->flags &= ~X86_EFLAGS_TF;
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530948}
949
Oleg Nesterov3a4664a2012-09-03 16:05:10 +0200950static bool __skip_sstep(struct arch_uprobe *auprobe, struct pt_regs *regs)
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530951{
Oleg Nesterov8ad8e9d2014-03-31 21:01:31 +0200952 if (auprobe->ops->emulate)
953 return auprobe->ops->emulate(auprobe, regs);
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530954 return false;
955}
Sebastian Andrzej Siewiorbdc1e472012-08-20 12:47:34 +0200956
Oleg Nesterov3a4664a2012-09-03 16:05:10 +0200957bool arch_uprobe_skip_sstep(struct arch_uprobe *auprobe, struct pt_regs *regs)
958{
959 bool ret = __skip_sstep(auprobe, regs);
960 if (ret && (regs->flags & X86_EFLAGS_TF))
961 send_sig(SIGTRAP, current, 0);
962 return ret;
963}
Anton Arapov791eca12013-04-03 18:00:33 +0200964
965unsigned long
966arch_uretprobe_hijack_return_addr(unsigned long trampoline_vaddr, struct pt_regs *regs)
967{
Sebastian Mayrb0e1bae2019-07-28 17:26:17 +0200968 int rasize = sizeof_long(regs), nleft;
Anton Arapov791eca12013-04-03 18:00:33 +0200969 unsigned long orig_ret_vaddr = 0; /* clear high bits for 32-bit apps */
970
Oleg Nesterov8faaed12014-04-06 17:16:10 +0200971 if (copy_from_user(&orig_ret_vaddr, (void __user *)regs->sp, rasize))
Anton Arapov791eca12013-04-03 18:00:33 +0200972 return -1;
973
974 /* check whether address has been already hijacked */
975 if (orig_ret_vaddr == trampoline_vaddr)
976 return orig_ret_vaddr;
977
Oleg Nesterov8faaed12014-04-06 17:16:10 +0200978 nleft = copy_to_user((void __user *)regs->sp, &trampoline_vaddr, rasize);
979 if (likely(!nleft))
Anton Arapov791eca12013-04-03 18:00:33 +0200980 return orig_ret_vaddr;
981
Oleg Nesterov8faaed12014-04-06 17:16:10 +0200982 if (nleft != rasize) {
Anton Arapov791eca12013-04-03 18:00:33 +0200983 pr_err("uprobe: return address clobbered: pid=%d, %%sp=%#lx, "
984 "%%ip=%#lx\n", current->pid, regs->sp, regs->ip);
985
986 force_sig_info(SIGSEGV, SEND_SIG_FORCED, current);
987 }
988
989 return -1;
990}
Oleg Nesterov7b868e42015-07-21 15:40:18 +0200991
Oleg Nesterov86dcb702015-07-21 15:40:26 +0200992bool arch_uretprobe_is_alive(struct return_instance *ret, enum rp_check ctx,
993 struct pt_regs *regs)
Oleg Nesterov7b868e42015-07-21 15:40:18 +0200994{
Oleg Nesterovdb087ef2015-07-21 15:40:28 +0200995 if (ctx == RP_CHECK_CALL) /* sp was just decremented by "call" insn */
996 return regs->sp < ret->stack;
997 else
998 return regs->sp <= ret->stack;
Oleg Nesterov7b868e42015-07-21 15:40:18 +0200999}