blob: 5f21ddff9e0f996f5c4b8b92234ee940c2214a45 [file] [log] [blame]
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001/*
2 * Xilinx Axi Ethernet device driver
3 *
4 * Copyright (c) 2008 Nissin Systems Co., Ltd., Yoshio Kashiwagi
5 * Copyright (c) 2005-2008 DLA Systems, David H. Lynch Jr. <dhlii@dlasys.net>
6 * Copyright (c) 2008-2009 Secret Lab Technologies Ltd.
Michal Simek59a54f32012-04-12 01:11:12 +00007 * Copyright (c) 2010 - 2011 Michal Simek <monstr@monstr.eu>
8 * Copyright (c) 2010 - 2011 PetaLogix
9 * Copyright (c) 2010 - 2012 Xilinx, Inc. All rights reserved.
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +000010 *
11 * This is a driver for the Xilinx Axi Ethernet which is used in the Virtex6
12 * and Spartan6.
13 *
14 * TODO:
15 * - Add Axi Fifo support.
16 * - Factor out Axi DMA code into separate driver.
17 * - Test and fix basic multicast filtering.
18 * - Add support for extended multicast filtering.
19 * - Test basic VLAN support.
20 * - Add support for extended VLAN support.
21 */
22
23#include <linux/delay.h>
24#include <linux/etherdevice.h>
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +000025#include <linux/module.h>
26#include <linux/netdevice.h>
27#include <linux/of_mdio.h>
28#include <linux/of_platform.h>
Michal Simek9d5e8ec2014-02-13 08:10:42 +010029#include <linux/of_irq.h>
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +000030#include <linux/of_address.h>
31#include <linux/skbuff.h>
32#include <linux/spinlock.h>
33#include <linux/phy.h>
34#include <linux/mii.h>
35#include <linux/ethtool.h>
36
37#include "xilinx_axienet.h"
38
39/* Descriptors defines for Tx and Rx DMA - 2^n for the best performance */
40#define TX_BD_NUM 64
41#define RX_BD_NUM 128
42
43/* Must be shorter than length of ethtool_drvinfo.driver field to fit */
44#define DRIVER_NAME "xaxienet"
45#define DRIVER_DESCRIPTION "Xilinx Axi Ethernet driver"
46#define DRIVER_VERSION "1.00a"
47
48#define AXIENET_REGS_N 32
49
50/* Match table for of_platform binding */
Fabian Frederick74847f22015-03-17 19:37:40 +010051static const struct of_device_id axienet_of_match[] = {
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +000052 { .compatible = "xlnx,axi-ethernet-1.00.a", },
53 { .compatible = "xlnx,axi-ethernet-1.01.a", },
54 { .compatible = "xlnx,axi-ethernet-2.01.a", },
55 {},
56};
57
58MODULE_DEVICE_TABLE(of, axienet_of_match);
59
60/* Option table for setting up Axi Ethernet hardware options */
61static struct axienet_option axienet_options[] = {
62 /* Turn on jumbo packet support for both Rx and Tx */
63 {
64 .opt = XAE_OPTION_JUMBO,
65 .reg = XAE_TC_OFFSET,
66 .m_or = XAE_TC_JUM_MASK,
67 }, {
68 .opt = XAE_OPTION_JUMBO,
69 .reg = XAE_RCW1_OFFSET,
70 .m_or = XAE_RCW1_JUM_MASK,
71 }, { /* Turn on VLAN packet support for both Rx and Tx */
72 .opt = XAE_OPTION_VLAN,
73 .reg = XAE_TC_OFFSET,
74 .m_or = XAE_TC_VLAN_MASK,
75 }, {
76 .opt = XAE_OPTION_VLAN,
77 .reg = XAE_RCW1_OFFSET,
78 .m_or = XAE_RCW1_VLAN_MASK,
79 }, { /* Turn on FCS stripping on receive packets */
80 .opt = XAE_OPTION_FCS_STRIP,
81 .reg = XAE_RCW1_OFFSET,
82 .m_or = XAE_RCW1_FCS_MASK,
83 }, { /* Turn on FCS insertion on transmit packets */
84 .opt = XAE_OPTION_FCS_INSERT,
85 .reg = XAE_TC_OFFSET,
86 .m_or = XAE_TC_FCS_MASK,
87 }, { /* Turn off length/type field checking on receive packets */
88 .opt = XAE_OPTION_LENTYPE_ERR,
89 .reg = XAE_RCW1_OFFSET,
90 .m_or = XAE_RCW1_LT_DIS_MASK,
91 }, { /* Turn on Rx flow control */
92 .opt = XAE_OPTION_FLOW_CONTROL,
93 .reg = XAE_FCC_OFFSET,
94 .m_or = XAE_FCC_FCRX_MASK,
95 }, { /* Turn on Tx flow control */
96 .opt = XAE_OPTION_FLOW_CONTROL,
97 .reg = XAE_FCC_OFFSET,
98 .m_or = XAE_FCC_FCTX_MASK,
99 }, { /* Turn on promiscuous frame filtering */
100 .opt = XAE_OPTION_PROMISC,
101 .reg = XAE_FMI_OFFSET,
102 .m_or = XAE_FMI_PM_MASK,
103 }, { /* Enable transmitter */
104 .opt = XAE_OPTION_TXEN,
105 .reg = XAE_TC_OFFSET,
106 .m_or = XAE_TC_TX_MASK,
107 }, { /* Enable receiver */
108 .opt = XAE_OPTION_RXEN,
109 .reg = XAE_RCW1_OFFSET,
110 .m_or = XAE_RCW1_RX_MASK,
111 },
112 {}
113};
114
115/**
116 * axienet_dma_in32 - Memory mapped Axi DMA register read
117 * @lp: Pointer to axienet local structure
118 * @reg: Address offset from the base address of the Axi DMA core
119 *
Michal Simekb0d081c2015-05-05 11:26:05 +0200120 * Return: The contents of the Axi DMA register
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000121 *
122 * This function returns the contents of the corresponding Axi DMA register.
123 */
124static inline u32 axienet_dma_in32(struct axienet_local *lp, off_t reg)
125{
126 return in_be32(lp->dma_regs + reg);
127}
128
129/**
130 * axienet_dma_out32 - Memory mapped Axi DMA register write.
131 * @lp: Pointer to axienet local structure
132 * @reg: Address offset from the base address of the Axi DMA core
133 * @value: Value to be written into the Axi DMA register
134 *
135 * This function writes the desired value into the corresponding Axi DMA
136 * register.
137 */
138static inline void axienet_dma_out32(struct axienet_local *lp,
139 off_t reg, u32 value)
140{
141 out_be32((lp->dma_regs + reg), value);
142}
143
144/**
145 * axienet_dma_bd_release - Release buffer descriptor rings
146 * @ndev: Pointer to the net_device structure
147 *
148 * This function is used to release the descriptors allocated in
149 * axienet_dma_bd_init. axienet_dma_bd_release is called when Axi Ethernet
150 * driver stop api is called.
151 */
152static void axienet_dma_bd_release(struct net_device *ndev)
153{
154 int i;
155 struct axienet_local *lp = netdev_priv(ndev);
156
157 for (i = 0; i < RX_BD_NUM; i++) {
158 dma_unmap_single(ndev->dev.parent, lp->rx_bd_v[i].phys,
159 lp->max_frm_size, DMA_FROM_DEVICE);
160 dev_kfree_skb((struct sk_buff *)
161 (lp->rx_bd_v[i].sw_id_offset));
162 }
163
164 if (lp->rx_bd_v) {
165 dma_free_coherent(ndev->dev.parent,
166 sizeof(*lp->rx_bd_v) * RX_BD_NUM,
167 lp->rx_bd_v,
168 lp->rx_bd_p);
169 }
170 if (lp->tx_bd_v) {
171 dma_free_coherent(ndev->dev.parent,
172 sizeof(*lp->tx_bd_v) * TX_BD_NUM,
173 lp->tx_bd_v,
174 lp->tx_bd_p);
175 }
176}
177
178/**
179 * axienet_dma_bd_init - Setup buffer descriptor rings for Axi DMA
180 * @ndev: Pointer to the net_device structure
181 *
Michal Simekb0d081c2015-05-05 11:26:05 +0200182 * Return: 0, on success -ENOMEM, on failure
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000183 *
184 * This function is called to initialize the Rx and Tx DMA descriptor
185 * rings. This initializes the descriptors with required default values
186 * and is called when Axi Ethernet driver reset is called.
187 */
188static int axienet_dma_bd_init(struct net_device *ndev)
189{
190 u32 cr;
191 int i;
192 struct sk_buff *skb;
193 struct axienet_local *lp = netdev_priv(ndev);
194
195 /* Reset the indexes which are used for accessing the BDs */
196 lp->tx_bd_ci = 0;
197 lp->tx_bd_tail = 0;
198 lp->rx_bd_ci = 0;
199
Michal Simek850a7502015-05-05 11:26:00 +0200200 /* Allocate the Tx and Rx buffer descriptors. */
Joe Perchesede23fa2013-08-26 22:45:23 -0700201 lp->tx_bd_v = dma_zalloc_coherent(ndev->dev.parent,
202 sizeof(*lp->tx_bd_v) * TX_BD_NUM,
203 &lp->tx_bd_p, GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +0000204 if (!lp->tx_bd_v)
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000205 goto out;
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000206
Joe Perchesede23fa2013-08-26 22:45:23 -0700207 lp->rx_bd_v = dma_zalloc_coherent(ndev->dev.parent,
208 sizeof(*lp->rx_bd_v) * RX_BD_NUM,
209 &lp->rx_bd_p, GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +0000210 if (!lp->rx_bd_v)
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000211 goto out;
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000212
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000213 for (i = 0; i < TX_BD_NUM; i++) {
214 lp->tx_bd_v[i].next = lp->tx_bd_p +
215 sizeof(*lp->tx_bd_v) *
216 ((i + 1) % TX_BD_NUM);
217 }
218
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000219 for (i = 0; i < RX_BD_NUM; i++) {
220 lp->rx_bd_v[i].next = lp->rx_bd_p +
221 sizeof(*lp->rx_bd_v) *
222 ((i + 1) % RX_BD_NUM);
223
224 skb = netdev_alloc_skb_ip_align(ndev, lp->max_frm_size);
Joe Perches720a43e2013-03-08 15:03:25 +0000225 if (!skb)
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000226 goto out;
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000227
228 lp->rx_bd_v[i].sw_id_offset = (u32) skb;
229 lp->rx_bd_v[i].phys = dma_map_single(ndev->dev.parent,
230 skb->data,
231 lp->max_frm_size,
232 DMA_FROM_DEVICE);
233 lp->rx_bd_v[i].cntrl = lp->max_frm_size;
234 }
235
236 /* Start updating the Rx channel control register */
237 cr = axienet_dma_in32(lp, XAXIDMA_RX_CR_OFFSET);
238 /* Update the interrupt coalesce count */
239 cr = ((cr & ~XAXIDMA_COALESCE_MASK) |
240 ((lp->coalesce_count_rx) << XAXIDMA_COALESCE_SHIFT));
241 /* Update the delay timer count */
242 cr = ((cr & ~XAXIDMA_DELAY_MASK) |
243 (XAXIDMA_DFT_RX_WAITBOUND << XAXIDMA_DELAY_SHIFT));
244 /* Enable coalesce, delay timer and error interrupts */
245 cr |= XAXIDMA_IRQ_ALL_MASK;
246 /* Write to the Rx channel control register */
247 axienet_dma_out32(lp, XAXIDMA_RX_CR_OFFSET, cr);
248
249 /* Start updating the Tx channel control register */
250 cr = axienet_dma_in32(lp, XAXIDMA_TX_CR_OFFSET);
251 /* Update the interrupt coalesce count */
252 cr = (((cr & ~XAXIDMA_COALESCE_MASK)) |
253 ((lp->coalesce_count_tx) << XAXIDMA_COALESCE_SHIFT));
254 /* Update the delay timer count */
255 cr = (((cr & ~XAXIDMA_DELAY_MASK)) |
256 (XAXIDMA_DFT_TX_WAITBOUND << XAXIDMA_DELAY_SHIFT));
257 /* Enable coalesce, delay timer and error interrupts */
258 cr |= XAXIDMA_IRQ_ALL_MASK;
259 /* Write to the Tx channel control register */
260 axienet_dma_out32(lp, XAXIDMA_TX_CR_OFFSET, cr);
261
262 /* Populate the tail pointer and bring the Rx Axi DMA engine out of
Michal Simek850a7502015-05-05 11:26:00 +0200263 * halted state. This will make the Rx side ready for reception.
264 */
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000265 axienet_dma_out32(lp, XAXIDMA_RX_CDESC_OFFSET, lp->rx_bd_p);
266 cr = axienet_dma_in32(lp, XAXIDMA_RX_CR_OFFSET);
267 axienet_dma_out32(lp, XAXIDMA_RX_CR_OFFSET,
268 cr | XAXIDMA_CR_RUNSTOP_MASK);
269 axienet_dma_out32(lp, XAXIDMA_RX_TDESC_OFFSET, lp->rx_bd_p +
270 (sizeof(*lp->rx_bd_v) * (RX_BD_NUM - 1)));
271
272 /* Write to the RS (Run-stop) bit in the Tx channel control register.
273 * Tx channel is now ready to run. But only after we write to the
Michal Simek850a7502015-05-05 11:26:00 +0200274 * tail pointer register that the Tx channel will start transmitting.
275 */
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000276 axienet_dma_out32(lp, XAXIDMA_TX_CDESC_OFFSET, lp->tx_bd_p);
277 cr = axienet_dma_in32(lp, XAXIDMA_TX_CR_OFFSET);
278 axienet_dma_out32(lp, XAXIDMA_TX_CR_OFFSET,
279 cr | XAXIDMA_CR_RUNSTOP_MASK);
280
281 return 0;
282out:
283 axienet_dma_bd_release(ndev);
284 return -ENOMEM;
285}
286
287/**
288 * axienet_set_mac_address - Write the MAC address
289 * @ndev: Pointer to the net_device structure
290 * @address: 6 byte Address to be written as MAC address
291 *
292 * This function is called to initialize the MAC address of the Axi Ethernet
293 * core. It writes to the UAW0 and UAW1 registers of the core.
294 */
295static void axienet_set_mac_address(struct net_device *ndev, void *address)
296{
297 struct axienet_local *lp = netdev_priv(ndev);
298
299 if (address)
300 memcpy(ndev->dev_addr, address, ETH_ALEN);
301 if (!is_valid_ether_addr(ndev->dev_addr))
Joe Perches7efd26d2012-07-12 19:33:06 +0000302 eth_random_addr(ndev->dev_addr);
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000303
304 /* Set up unicast MAC address filter set its mac address */
305 axienet_iow(lp, XAE_UAW0_OFFSET,
306 (ndev->dev_addr[0]) |
307 (ndev->dev_addr[1] << 8) |
308 (ndev->dev_addr[2] << 16) |
309 (ndev->dev_addr[3] << 24));
310 axienet_iow(lp, XAE_UAW1_OFFSET,
311 (((axienet_ior(lp, XAE_UAW1_OFFSET)) &
312 ~XAE_UAW1_UNICASTADDR_MASK) |
313 (ndev->dev_addr[4] |
314 (ndev->dev_addr[5] << 8))));
315}
316
317/**
318 * netdev_set_mac_address - Write the MAC address (from outside the driver)
319 * @ndev: Pointer to the net_device structure
320 * @p: 6 byte Address to be written as MAC address
321 *
Michal Simekb0d081c2015-05-05 11:26:05 +0200322 * Return: 0 for all conditions. Presently, there is no failure case.
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000323 *
324 * This function is called to initialize the MAC address of the Axi Ethernet
325 * core. It calls the core specific axienet_set_mac_address. This is the
326 * function that goes into net_device_ops structure entry ndo_set_mac_address.
327 */
328static int netdev_set_mac_address(struct net_device *ndev, void *p)
329{
330 struct sockaddr *addr = p;
331 axienet_set_mac_address(ndev, addr->sa_data);
332 return 0;
333}
334
335/**
336 * axienet_set_multicast_list - Prepare the multicast table
337 * @ndev: Pointer to the net_device structure
338 *
339 * This function is called to initialize the multicast table during
340 * initialization. The Axi Ethernet basic multicast support has a four-entry
341 * multicast table which is initialized here. Additionally this function
342 * goes into the net_device_ops structure entry ndo_set_multicast_list. This
343 * means whenever the multicast table entries need to be updated this
344 * function gets called.
345 */
346static void axienet_set_multicast_list(struct net_device *ndev)
347{
348 int i;
349 u32 reg, af0reg, af1reg;
350 struct axienet_local *lp = netdev_priv(ndev);
351
352 if (ndev->flags & (IFF_ALLMULTI | IFF_PROMISC) ||
353 netdev_mc_count(ndev) > XAE_MULTICAST_CAM_TABLE_NUM) {
354 /* We must make the kernel realize we had to move into
355 * promiscuous mode. If it was a promiscuous mode request
Michal Simek850a7502015-05-05 11:26:00 +0200356 * the flag is already set. If not we set it.
357 */
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000358 ndev->flags |= IFF_PROMISC;
359 reg = axienet_ior(lp, XAE_FMI_OFFSET);
360 reg |= XAE_FMI_PM_MASK;
361 axienet_iow(lp, XAE_FMI_OFFSET, reg);
362 dev_info(&ndev->dev, "Promiscuous mode enabled.\n");
363 } else if (!netdev_mc_empty(ndev)) {
364 struct netdev_hw_addr *ha;
365
366 i = 0;
367 netdev_for_each_mc_addr(ha, ndev) {
368 if (i >= XAE_MULTICAST_CAM_TABLE_NUM)
369 break;
370
371 af0reg = (ha->addr[0]);
372 af0reg |= (ha->addr[1] << 8);
373 af0reg |= (ha->addr[2] << 16);
374 af0reg |= (ha->addr[3] << 24);
375
376 af1reg = (ha->addr[4]);
377 af1reg |= (ha->addr[5] << 8);
378
379 reg = axienet_ior(lp, XAE_FMI_OFFSET) & 0xFFFFFF00;
380 reg |= i;
381
382 axienet_iow(lp, XAE_FMI_OFFSET, reg);
383 axienet_iow(lp, XAE_AF0_OFFSET, af0reg);
384 axienet_iow(lp, XAE_AF1_OFFSET, af1reg);
385 i++;
386 }
387 } else {
388 reg = axienet_ior(lp, XAE_FMI_OFFSET);
389 reg &= ~XAE_FMI_PM_MASK;
390
391 axienet_iow(lp, XAE_FMI_OFFSET, reg);
392
393 for (i = 0; i < XAE_MULTICAST_CAM_TABLE_NUM; i++) {
394 reg = axienet_ior(lp, XAE_FMI_OFFSET) & 0xFFFFFF00;
395 reg |= i;
396
397 axienet_iow(lp, XAE_FMI_OFFSET, reg);
398 axienet_iow(lp, XAE_AF0_OFFSET, 0);
399 axienet_iow(lp, XAE_AF1_OFFSET, 0);
400 }
401
402 dev_info(&ndev->dev, "Promiscuous mode disabled.\n");
403 }
404}
405
406/**
407 * axienet_setoptions - Set an Axi Ethernet option
408 * @ndev: Pointer to the net_device structure
409 * @options: Option to be enabled/disabled
410 *
411 * The Axi Ethernet core has multiple features which can be selectively turned
412 * on or off. The typical options could be jumbo frame option, basic VLAN
413 * option, promiscuous mode option etc. This function is used to set or clear
414 * these options in the Axi Ethernet hardware. This is done through
415 * axienet_option structure .
416 */
417static void axienet_setoptions(struct net_device *ndev, u32 options)
418{
419 int reg;
420 struct axienet_local *lp = netdev_priv(ndev);
421 struct axienet_option *tp = &axienet_options[0];
422
423 while (tp->opt) {
424 reg = ((axienet_ior(lp, tp->reg)) & ~(tp->m_or));
425 if (options & tp->opt)
426 reg |= tp->m_or;
427 axienet_iow(lp, tp->reg, reg);
428 tp++;
429 }
430
431 lp->options |= options;
432}
433
Tobias Klauser5852e932016-10-13 13:28:33 +0200434static void __axienet_device_reset(struct axienet_local *lp, off_t offset)
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000435{
436 u32 timeout;
437 /* Reset Axi DMA. This would reset Axi Ethernet core as well. The reset
438 * process of Axi DMA takes a while to complete as all pending
439 * commands/transfers will be flushed or completed during this
Michal Simek850a7502015-05-05 11:26:00 +0200440 * reset process.
441 */
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000442 axienet_dma_out32(lp, offset, XAXIDMA_CR_RESET_MASK);
443 timeout = DELAY_OF_ONE_MILLISEC;
444 while (axienet_dma_in32(lp, offset) & XAXIDMA_CR_RESET_MASK) {
445 udelay(1);
446 if (--timeout == 0) {
Srikanth Thokalac81a97b2015-05-05 11:25:59 +0200447 netdev_err(lp->ndev, "%s: DMA reset timeout!\n",
448 __func__);
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000449 break;
450 }
451 }
452}
453
454/**
455 * axienet_device_reset - Reset and initialize the Axi Ethernet hardware.
456 * @ndev: Pointer to the net_device structure
457 *
458 * This function is called to reset and initialize the Axi Ethernet core. This
459 * is typically called during initialization. It does a reset of the Axi DMA
460 * Rx/Tx channels and initializes the Axi DMA BDs. Since Axi DMA reset lines
461 * areconnected to Axi Ethernet reset lines, this in turn resets the Axi
462 * Ethernet core. No separate hardware reset is done for the Axi Ethernet
463 * core.
464 */
465static void axienet_device_reset(struct net_device *ndev)
466{
467 u32 axienet_status;
468 struct axienet_local *lp = netdev_priv(ndev);
469
Tobias Klauser5852e932016-10-13 13:28:33 +0200470 __axienet_device_reset(lp, XAXIDMA_TX_CR_OFFSET);
471 __axienet_device_reset(lp, XAXIDMA_RX_CR_OFFSET);
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000472
473 lp->max_frm_size = XAE_MAX_VLAN_FRAME_SIZE;
Srikanth Thokalaf080a8c2015-05-05 11:25:57 +0200474 lp->options |= XAE_OPTION_VLAN;
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000475 lp->options &= (~XAE_OPTION_JUMBO);
476
477 if ((ndev->mtu > XAE_MTU) &&
Srikanth Thokalaf080a8c2015-05-05 11:25:57 +0200478 (ndev->mtu <= XAE_JUMBO_MTU)) {
479 lp->max_frm_size = ndev->mtu + VLAN_ETH_HLEN +
480 XAE_TRL_SIZE;
481
482 if (lp->max_frm_size <= lp->rxmem)
483 lp->options |= XAE_OPTION_JUMBO;
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000484 }
485
486 if (axienet_dma_bd_init(ndev)) {
Srikanth Thokalac81a97b2015-05-05 11:25:59 +0200487 netdev_err(ndev, "%s: descriptor allocation failed\n",
488 __func__);
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000489 }
490
491 axienet_status = axienet_ior(lp, XAE_RCW1_OFFSET);
492 axienet_status &= ~XAE_RCW1_RX_MASK;
493 axienet_iow(lp, XAE_RCW1_OFFSET, axienet_status);
494
495 axienet_status = axienet_ior(lp, XAE_IP_OFFSET);
496 if (axienet_status & XAE_INT_RXRJECT_MASK)
497 axienet_iow(lp, XAE_IS_OFFSET, XAE_INT_RXRJECT_MASK);
498
499 axienet_iow(lp, XAE_FCC_OFFSET, XAE_FCC_FCRX_MASK);
500
501 /* Sync default options with HW but leave receiver and
Michal Simek850a7502015-05-05 11:26:00 +0200502 * transmitter disabled.
503 */
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000504 axienet_setoptions(ndev, lp->options &
505 ~(XAE_OPTION_TXEN | XAE_OPTION_RXEN));
506 axienet_set_mac_address(ndev, NULL);
507 axienet_set_multicast_list(ndev);
508 axienet_setoptions(ndev, lp->options);
509
Florian Westphal860e9532016-05-03 16:33:13 +0200510 netif_trans_update(ndev);
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000511}
512
513/**
514 * axienet_adjust_link - Adjust the PHY link speed/duplex.
515 * @ndev: Pointer to the net_device structure
516 *
517 * This function is called to change the speed and duplex setting after
518 * auto negotiation is done by the PHY. This is the function that gets
519 * registered with the PHY interface through the "of_phy_connect" call.
520 */
521static void axienet_adjust_link(struct net_device *ndev)
522{
523 u32 emmc_reg;
524 u32 link_state;
525 u32 setspeed = 1;
526 struct axienet_local *lp = netdev_priv(ndev);
Philippe Reynesb1b7dcf2016-07-14 19:45:57 +0200527 struct phy_device *phy = ndev->phydev;
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000528
529 link_state = phy->speed | (phy->duplex << 1) | phy->link;
530 if (lp->last_link != link_state) {
531 if ((phy->speed == SPEED_10) || (phy->speed == SPEED_100)) {
532 if (lp->phy_type == XAE_PHY_TYPE_1000BASE_X)
533 setspeed = 0;
534 } else {
535 if ((phy->speed == SPEED_1000) &&
536 (lp->phy_type == XAE_PHY_TYPE_MII))
537 setspeed = 0;
538 }
539
540 if (setspeed == 1) {
541 emmc_reg = axienet_ior(lp, XAE_EMMC_OFFSET);
542 emmc_reg &= ~XAE_EMMC_LINKSPEED_MASK;
543
544 switch (phy->speed) {
545 case SPEED_1000:
546 emmc_reg |= XAE_EMMC_LINKSPD_1000;
547 break;
548 case SPEED_100:
549 emmc_reg |= XAE_EMMC_LINKSPD_100;
550 break;
551 case SPEED_10:
552 emmc_reg |= XAE_EMMC_LINKSPD_10;
553 break;
554 default:
555 dev_err(&ndev->dev, "Speed other than 10, 100 "
556 "or 1Gbps is not supported\n");
557 break;
558 }
559
560 axienet_iow(lp, XAE_EMMC_OFFSET, emmc_reg);
561 lp->last_link = link_state;
562 phy_print_status(phy);
563 } else {
Srikanth Thokalac81a97b2015-05-05 11:25:59 +0200564 netdev_err(ndev,
565 "Error setting Axi Ethernet mac speed\n");
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000566 }
567 }
568}
569
570/**
571 * axienet_start_xmit_done - Invoked once a transmit is completed by the
572 * Axi DMA Tx channel.
573 * @ndev: Pointer to the net_device structure
574 *
575 * This function is invoked from the Axi DMA Tx isr to notify the completion
576 * of transmit operation. It clears fields in the corresponding Tx BDs and
577 * unmaps the corresponding buffer so that CPU can regain ownership of the
578 * buffer. It finally invokes "netif_wake_queue" to restart transmission if
579 * required.
580 */
581static void axienet_start_xmit_done(struct net_device *ndev)
582{
583 u32 size = 0;
584 u32 packets = 0;
585 struct axienet_local *lp = netdev_priv(ndev);
586 struct axidma_bd *cur_p;
587 unsigned int status = 0;
588
589 cur_p = &lp->tx_bd_v[lp->tx_bd_ci];
590 status = cur_p->status;
591 while (status & XAXIDMA_BD_STS_COMPLETE_MASK) {
592 dma_unmap_single(ndev->dev.parent, cur_p->phys,
593 (cur_p->cntrl & XAXIDMA_BD_CTRL_LENGTH_MASK),
594 DMA_TO_DEVICE);
595 if (cur_p->app4)
596 dev_kfree_skb_irq((struct sk_buff *)cur_p->app4);
597 /*cur_p->phys = 0;*/
598 cur_p->app0 = 0;
599 cur_p->app1 = 0;
600 cur_p->app2 = 0;
601 cur_p->app4 = 0;
602 cur_p->status = 0;
603
604 size += status & XAXIDMA_BD_STS_ACTUAL_LEN_MASK;
605 packets++;
606
Michal Simek91ff37f2014-02-13 08:10:43 +0100607 ++lp->tx_bd_ci;
608 lp->tx_bd_ci %= TX_BD_NUM;
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000609 cur_p = &lp->tx_bd_v[lp->tx_bd_ci];
610 status = cur_p->status;
611 }
612
613 ndev->stats.tx_packets += packets;
614 ndev->stats.tx_bytes += size;
Robert Hancockf4ba42d2019-06-06 16:28:17 -0600615
616 /* Matches barrier in axienet_start_xmit */
617 smp_mb();
618
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000619 netif_wake_queue(ndev);
620}
621
622/**
623 * axienet_check_tx_bd_space - Checks if a BD/group of BDs are currently busy
624 * @lp: Pointer to the axienet_local structure
625 * @num_frag: The number of BDs to check for
626 *
Michal Simekb0d081c2015-05-05 11:26:05 +0200627 * Return: 0, on success
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000628 * NETDEV_TX_BUSY, if any of the descriptors are not free
629 *
630 * This function is invoked before BDs are allocated and transmission starts.
631 * This function returns 0 if a BD or group of BDs can be allocated for
632 * transmission. If the BD or any of the BDs are not free the function
633 * returns a busy status. This is invoked from axienet_start_xmit.
634 */
635static inline int axienet_check_tx_bd_space(struct axienet_local *lp,
636 int num_frag)
637{
638 struct axidma_bd *cur_p;
639 cur_p = &lp->tx_bd_v[(lp->tx_bd_tail + num_frag) % TX_BD_NUM];
640 if (cur_p->status & XAXIDMA_BD_STS_ALL_MASK)
641 return NETDEV_TX_BUSY;
642 return 0;
643}
644
645/**
646 * axienet_start_xmit - Starts the transmission.
647 * @skb: sk_buff pointer that contains data to be Txed.
648 * @ndev: Pointer to net_device structure.
649 *
Michal Simekb0d081c2015-05-05 11:26:05 +0200650 * Return: NETDEV_TX_OK, on success
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000651 * NETDEV_TX_BUSY, if any of the descriptors are not free
652 *
653 * This function is invoked from upper layers to initiate transmission. The
654 * function uses the next available free BDs and populates their fields to
655 * start the transmission. Additionally if checksum offloading is supported,
656 * it populates AXI Stream Control fields with appropriate values.
657 */
658static int axienet_start_xmit(struct sk_buff *skb, struct net_device *ndev)
659{
660 u32 ii;
661 u32 num_frag;
662 u32 csum_start_off;
663 u32 csum_index_off;
664 skb_frag_t *frag;
665 dma_addr_t tail_p;
666 struct axienet_local *lp = netdev_priv(ndev);
667 struct axidma_bd *cur_p;
668
669 num_frag = skb_shinfo(skb)->nr_frags;
670 cur_p = &lp->tx_bd_v[lp->tx_bd_tail];
671
672 if (axienet_check_tx_bd_space(lp, num_frag)) {
Robert Hancockf4ba42d2019-06-06 16:28:17 -0600673 if (netif_queue_stopped(ndev))
674 return NETDEV_TX_BUSY;
675
676 netif_stop_queue(ndev);
677
678 /* Matches barrier in axienet_start_xmit_done */
679 smp_mb();
680
681 /* Space might have just been freed - check again */
682 if (axienet_check_tx_bd_space(lp, num_frag))
683 return NETDEV_TX_BUSY;
684
685 netif_wake_queue(ndev);
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000686 }
687
688 if (skb->ip_summed == CHECKSUM_PARTIAL) {
689 if (lp->features & XAE_FEATURE_FULL_TX_CSUM) {
690 /* Tx Full Checksum Offload Enabled */
691 cur_p->app0 |= 2;
692 } else if (lp->features & XAE_FEATURE_PARTIAL_RX_CSUM) {
693 csum_start_off = skb_transport_offset(skb);
694 csum_index_off = csum_start_off + skb->csum_offset;
695 /* Tx Partial Checksum Offload Enabled */
696 cur_p->app0 |= 1;
697 cur_p->app1 = (csum_start_off << 16) | csum_index_off;
698 }
699 } else if (skb->ip_summed == CHECKSUM_UNNECESSARY) {
700 cur_p->app0 |= 2; /* Tx Full Checksum Offload Enabled */
701 }
702
703 cur_p->cntrl = skb_headlen(skb) | XAXIDMA_BD_CTRL_TXSOF_MASK;
704 cur_p->phys = dma_map_single(ndev->dev.parent, skb->data,
705 skb_headlen(skb), DMA_TO_DEVICE);
706
707 for (ii = 0; ii < num_frag; ii++) {
Michal Simek91ff37f2014-02-13 08:10:43 +0100708 ++lp->tx_bd_tail;
709 lp->tx_bd_tail %= TX_BD_NUM;
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000710 cur_p = &lp->tx_bd_v[lp->tx_bd_tail];
711 frag = &skb_shinfo(skb)->frags[ii];
712 cur_p->phys = dma_map_single(ndev->dev.parent,
713 skb_frag_address(frag),
714 skb_frag_size(frag),
715 DMA_TO_DEVICE);
716 cur_p->cntrl = skb_frag_size(frag);
717 }
718
719 cur_p->cntrl |= XAXIDMA_BD_CTRL_TXEOF_MASK;
720 cur_p->app4 = (unsigned long)skb;
721
722 tail_p = lp->tx_bd_p + sizeof(*lp->tx_bd_v) * lp->tx_bd_tail;
723 /* Start the transfer */
724 axienet_dma_out32(lp, XAXIDMA_TX_TDESC_OFFSET, tail_p);
Michal Simek91ff37f2014-02-13 08:10:43 +0100725 ++lp->tx_bd_tail;
726 lp->tx_bd_tail %= TX_BD_NUM;
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000727
728 return NETDEV_TX_OK;
729}
730
731/**
732 * axienet_recv - Is called from Axi DMA Rx Isr to complete the received
733 * BD processing.
734 * @ndev: Pointer to net_device structure.
735 *
736 * This function is invoked from the Axi DMA Rx isr to process the Rx BDs. It
737 * does minimal processing and invokes "netif_rx" to complete further
738 * processing.
739 */
740static void axienet_recv(struct net_device *ndev)
741{
742 u32 length;
743 u32 csumstatus;
744 u32 size = 0;
745 u32 packets = 0;
Peter Crosthwaite38e96b32015-05-05 11:25:55 +0200746 dma_addr_t tail_p = 0;
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000747 struct axienet_local *lp = netdev_priv(ndev);
748 struct sk_buff *skb, *new_skb;
749 struct axidma_bd *cur_p;
750
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000751 cur_p = &lp->rx_bd_v[lp->rx_bd_ci];
752
753 while ((cur_p->status & XAXIDMA_BD_STS_COMPLETE_MASK)) {
Peter Crosthwaite38e96b32015-05-05 11:25:55 +0200754 tail_p = lp->rx_bd_p + sizeof(*lp->rx_bd_v) * lp->rx_bd_ci;
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000755 skb = (struct sk_buff *) (cur_p->sw_id_offset);
756 length = cur_p->app4 & 0x0000FFFF;
757
758 dma_unmap_single(ndev->dev.parent, cur_p->phys,
759 lp->max_frm_size,
760 DMA_FROM_DEVICE);
761
762 skb_put(skb, length);
763 skb->protocol = eth_type_trans(skb, ndev);
764 /*skb_checksum_none_assert(skb);*/
765 skb->ip_summed = CHECKSUM_NONE;
766
767 /* if we're doing Rx csum offload, set it up */
768 if (lp->features & XAE_FEATURE_FULL_RX_CSUM) {
769 csumstatus = (cur_p->app2 &
770 XAE_FULL_CSUM_STATUS_MASK) >> 3;
771 if ((csumstatus == XAE_IP_TCP_CSUM_VALIDATED) ||
772 (csumstatus == XAE_IP_UDP_CSUM_VALIDATED)) {
773 skb->ip_summed = CHECKSUM_UNNECESSARY;
774 }
775 } else if ((lp->features & XAE_FEATURE_PARTIAL_RX_CSUM) != 0 &&
Joe Perchesceffc4a2014-03-12 10:22:36 -0700776 skb->protocol == htons(ETH_P_IP) &&
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000777 skb->len > 64) {
778 skb->csum = be32_to_cpu(cur_p->app3 & 0xFFFF);
779 skb->ip_summed = CHECKSUM_COMPLETE;
780 }
781
782 netif_rx(skb);
783
784 size += length;
785 packets++;
786
787 new_skb = netdev_alloc_skb_ip_align(ndev, lp->max_frm_size);
Joe Perches720a43e2013-03-08 15:03:25 +0000788 if (!new_skb)
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000789 return;
Joe Perches720a43e2013-03-08 15:03:25 +0000790
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000791 cur_p->phys = dma_map_single(ndev->dev.parent, new_skb->data,
792 lp->max_frm_size,
793 DMA_FROM_DEVICE);
794 cur_p->cntrl = lp->max_frm_size;
795 cur_p->status = 0;
796 cur_p->sw_id_offset = (u32) new_skb;
797
Michal Simek91ff37f2014-02-13 08:10:43 +0100798 ++lp->rx_bd_ci;
799 lp->rx_bd_ci %= RX_BD_NUM;
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000800 cur_p = &lp->rx_bd_v[lp->rx_bd_ci];
801 }
802
803 ndev->stats.rx_packets += packets;
804 ndev->stats.rx_bytes += size;
805
Peter Crosthwaite38e96b32015-05-05 11:25:55 +0200806 if (tail_p)
807 axienet_dma_out32(lp, XAXIDMA_RX_TDESC_OFFSET, tail_p);
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000808}
809
810/**
811 * axienet_tx_irq - Tx Done Isr.
812 * @irq: irq number
813 * @_ndev: net_device pointer
814 *
Michal Simekb0d081c2015-05-05 11:26:05 +0200815 * Return: IRQ_HANDLED for all cases.
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000816 *
817 * This is the Axi DMA Tx done Isr. It invokes "axienet_start_xmit_done"
818 * to complete the BD processing.
819 */
820static irqreturn_t axienet_tx_irq(int irq, void *_ndev)
821{
822 u32 cr;
823 unsigned int status;
824 struct net_device *ndev = _ndev;
825 struct axienet_local *lp = netdev_priv(ndev);
826
827 status = axienet_dma_in32(lp, XAXIDMA_TX_SR_OFFSET);
828 if (status & (XAXIDMA_IRQ_IOC_MASK | XAXIDMA_IRQ_DELAY_MASK)) {
Peter Crosthwaite80c775a2015-05-05 11:25:56 +0200829 axienet_dma_out32(lp, XAXIDMA_TX_SR_OFFSET, status);
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000830 axienet_start_xmit_done(lp->ndev);
831 goto out;
832 }
833 if (!(status & XAXIDMA_IRQ_ALL_MASK))
Colin Ian King68c81822016-10-04 12:11:41 +0100834 dev_err(&ndev->dev, "No interrupts asserted in Tx path\n");
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000835 if (status & XAXIDMA_IRQ_ERROR_MASK) {
836 dev_err(&ndev->dev, "DMA Tx error 0x%x\n", status);
837 dev_err(&ndev->dev, "Current BD is at: 0x%x\n",
838 (lp->tx_bd_v[lp->tx_bd_ci]).phys);
839
840 cr = axienet_dma_in32(lp, XAXIDMA_TX_CR_OFFSET);
841 /* Disable coalesce, delay timer and error interrupts */
842 cr &= (~XAXIDMA_IRQ_ALL_MASK);
843 /* Write to the Tx channel control register */
844 axienet_dma_out32(lp, XAXIDMA_TX_CR_OFFSET, cr);
845
846 cr = axienet_dma_in32(lp, XAXIDMA_RX_CR_OFFSET);
847 /* Disable coalesce, delay timer and error interrupts */
848 cr &= (~XAXIDMA_IRQ_ALL_MASK);
849 /* Write to the Rx channel control register */
850 axienet_dma_out32(lp, XAXIDMA_RX_CR_OFFSET, cr);
851
852 tasklet_schedule(&lp->dma_err_tasklet);
Peter Crosthwaite80c775a2015-05-05 11:25:56 +0200853 axienet_dma_out32(lp, XAXIDMA_TX_SR_OFFSET, status);
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000854 }
855out:
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000856 return IRQ_HANDLED;
857}
858
859/**
860 * axienet_rx_irq - Rx Isr.
861 * @irq: irq number
862 * @_ndev: net_device pointer
863 *
Michal Simekb0d081c2015-05-05 11:26:05 +0200864 * Return: IRQ_HANDLED for all cases.
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000865 *
866 * This is the Axi DMA Rx Isr. It invokes "axienet_recv" to complete the BD
867 * processing.
868 */
869static irqreturn_t axienet_rx_irq(int irq, void *_ndev)
870{
871 u32 cr;
872 unsigned int status;
873 struct net_device *ndev = _ndev;
874 struct axienet_local *lp = netdev_priv(ndev);
875
876 status = axienet_dma_in32(lp, XAXIDMA_RX_SR_OFFSET);
877 if (status & (XAXIDMA_IRQ_IOC_MASK | XAXIDMA_IRQ_DELAY_MASK)) {
Peter Crosthwaite80c775a2015-05-05 11:25:56 +0200878 axienet_dma_out32(lp, XAXIDMA_RX_SR_OFFSET, status);
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000879 axienet_recv(lp->ndev);
880 goto out;
881 }
882 if (!(status & XAXIDMA_IRQ_ALL_MASK))
Colin Ian King68c81822016-10-04 12:11:41 +0100883 dev_err(&ndev->dev, "No interrupts asserted in Rx path\n");
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000884 if (status & XAXIDMA_IRQ_ERROR_MASK) {
885 dev_err(&ndev->dev, "DMA Rx error 0x%x\n", status);
886 dev_err(&ndev->dev, "Current BD is at: 0x%x\n",
887 (lp->rx_bd_v[lp->rx_bd_ci]).phys);
888
889 cr = axienet_dma_in32(lp, XAXIDMA_TX_CR_OFFSET);
890 /* Disable coalesce, delay timer and error interrupts */
891 cr &= (~XAXIDMA_IRQ_ALL_MASK);
892 /* Finally write to the Tx channel control register */
893 axienet_dma_out32(lp, XAXIDMA_TX_CR_OFFSET, cr);
894
895 cr = axienet_dma_in32(lp, XAXIDMA_RX_CR_OFFSET);
896 /* Disable coalesce, delay timer and error interrupts */
897 cr &= (~XAXIDMA_IRQ_ALL_MASK);
898 /* write to the Rx channel control register */
899 axienet_dma_out32(lp, XAXIDMA_RX_CR_OFFSET, cr);
900
901 tasklet_schedule(&lp->dma_err_tasklet);
Peter Crosthwaite80c775a2015-05-05 11:25:56 +0200902 axienet_dma_out32(lp, XAXIDMA_RX_SR_OFFSET, status);
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000903 }
904out:
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000905 return IRQ_HANDLED;
906}
907
Jeff Mahoneyaecb55b2012-11-20 10:23:13 +0000908static void axienet_dma_err_handler(unsigned long data);
909
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000910/**
911 * axienet_open - Driver open routine.
912 * @ndev: Pointer to net_device structure
913 *
Michal Simekb0d081c2015-05-05 11:26:05 +0200914 * Return: 0, on success.
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000915 * -ENODEV, if PHY cannot be connected to
916 * non-zero error value on failure
917 *
918 * This is the driver open routine. It calls phy_start to start the PHY device.
919 * It also allocates interrupt service routines, enables the interrupt lines
920 * and ISR handling. Axi Ethernet core is reset through Axi DMA core. Buffer
921 * descriptors are initialized.
922 */
923static int axienet_open(struct net_device *ndev)
924{
925 int ret, mdio_mcreg;
926 struct axienet_local *lp = netdev_priv(ndev);
Philippe Reynesb1b7dcf2016-07-14 19:45:57 +0200927 struct phy_device *phydev = NULL;
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000928
929 dev_dbg(&ndev->dev, "axienet_open()\n");
930
931 mdio_mcreg = axienet_ior(lp, XAE_MDIO_MC_OFFSET);
932 ret = axienet_mdio_wait_until_ready(lp);
933 if (ret < 0)
934 return ret;
935 /* Disable the MDIO interface till Axi Ethernet Reset is completed.
936 * When we do an Axi Ethernet reset, it resets the complete core
937 * including the MDIO. If MDIO is not disabled when the reset
Michal Simek850a7502015-05-05 11:26:00 +0200938 * process is started, MDIO will be broken afterwards.
939 */
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000940 axienet_iow(lp, XAE_MDIO_MC_OFFSET,
941 (mdio_mcreg & (~XAE_MDIO_MC_MDIOEN_MASK)));
942 axienet_device_reset(ndev);
943 /* Enable the MDIO */
944 axienet_iow(lp, XAE_MDIO_MC_OFFSET, mdio_mcreg);
945 ret = axienet_mdio_wait_until_ready(lp);
946 if (ret < 0)
947 return ret;
948
949 if (lp->phy_node) {
Srikanth Thokalad1d372e2015-05-05 11:25:54 +0200950 if (lp->phy_type == XAE_PHY_TYPE_GMII) {
Philippe Reynesb1b7dcf2016-07-14 19:45:57 +0200951 phydev = of_phy_connect(lp->ndev, lp->phy_node,
952 axienet_adjust_link, 0,
953 PHY_INTERFACE_MODE_GMII);
Srikanth Thokalad1d372e2015-05-05 11:25:54 +0200954 } else if (lp->phy_type == XAE_PHY_TYPE_RGMII_2_0) {
Philippe Reynesb1b7dcf2016-07-14 19:45:57 +0200955 phydev = of_phy_connect(lp->ndev, lp->phy_node,
956 axienet_adjust_link, 0,
957 PHY_INTERFACE_MODE_RGMII_ID);
Srikanth Thokalad1d372e2015-05-05 11:25:54 +0200958 }
959
Philippe Reynesb1b7dcf2016-07-14 19:45:57 +0200960 if (!phydev)
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000961 dev_err(lp->dev, "of_phy_connect() failed\n");
Srikanth Thokalad7cc3162015-05-05 11:25:58 +0200962 else
Philippe Reynesb1b7dcf2016-07-14 19:45:57 +0200963 phy_start(phydev);
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000964 }
965
Xiaotian Feng71c6c832012-11-13 19:47:36 +0000966 /* Enable tasklets for Axi DMA error handling */
967 tasklet_init(&lp->dma_err_tasklet, axienet_dma_err_handler,
968 (unsigned long) lp);
969
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000970 /* Enable interrupts for Axi DMA Tx */
971 ret = request_irq(lp->tx_irq, axienet_tx_irq, 0, ndev->name, ndev);
972 if (ret)
973 goto err_tx_irq;
974 /* Enable interrupts for Axi DMA Rx */
975 ret = request_irq(lp->rx_irq, axienet_rx_irq, 0, ndev->name, ndev);
976 if (ret)
977 goto err_rx_irq;
Xiaotian Feng71c6c832012-11-13 19:47:36 +0000978
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000979 return 0;
980
981err_rx_irq:
982 free_irq(lp->tx_irq, ndev);
983err_tx_irq:
Philippe Reynesb1b7dcf2016-07-14 19:45:57 +0200984 if (phydev)
985 phy_disconnect(phydev);
Xiaotian Feng71c6c832012-11-13 19:47:36 +0000986 tasklet_kill(&lp->dma_err_tasklet);
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000987 dev_err(lp->dev, "request_irq() failed\n");
988 return ret;
989}
990
991/**
992 * axienet_stop - Driver stop routine.
993 * @ndev: Pointer to net_device structure
994 *
Michal Simekb0d081c2015-05-05 11:26:05 +0200995 * Return: 0, on success.
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +0000996 *
997 * This is the driver stop routine. It calls phy_disconnect to stop the PHY
998 * device. It also removes the interrupt handlers and disables the interrupts.
999 * The Axi DMA Tx/Rx BDs are released.
1000 */
1001static int axienet_stop(struct net_device *ndev)
1002{
1003 u32 cr;
1004 struct axienet_local *lp = netdev_priv(ndev);
1005
1006 dev_dbg(&ndev->dev, "axienet_close()\n");
1007
1008 cr = axienet_dma_in32(lp, XAXIDMA_RX_CR_OFFSET);
1009 axienet_dma_out32(lp, XAXIDMA_RX_CR_OFFSET,
1010 cr & (~XAXIDMA_CR_RUNSTOP_MASK));
1011 cr = axienet_dma_in32(lp, XAXIDMA_TX_CR_OFFSET);
1012 axienet_dma_out32(lp, XAXIDMA_TX_CR_OFFSET,
1013 cr & (~XAXIDMA_CR_RUNSTOP_MASK));
1014 axienet_setoptions(ndev, lp->options &
1015 ~(XAE_OPTION_TXEN | XAE_OPTION_RXEN));
1016
Xiaotian Feng175c0df2012-10-31 00:29:57 +00001017 tasklet_kill(&lp->dma_err_tasklet);
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001018
1019 free_irq(lp->tx_irq, ndev);
1020 free_irq(lp->rx_irq, ndev);
1021
Philippe Reynesb1b7dcf2016-07-14 19:45:57 +02001022 if (ndev->phydev)
1023 phy_disconnect(ndev->phydev);
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001024
1025 axienet_dma_bd_release(ndev);
1026 return 0;
1027}
1028
1029/**
1030 * axienet_change_mtu - Driver change mtu routine.
1031 * @ndev: Pointer to net_device structure
1032 * @new_mtu: New mtu value to be applied
1033 *
Michal Simekb0d081c2015-05-05 11:26:05 +02001034 * Return: Always returns 0 (success).
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001035 *
1036 * This is the change mtu driver routine. It checks if the Axi Ethernet
1037 * hardware supports jumbo frames before changing the mtu. This can be
1038 * called only when the device is not up.
1039 */
1040static int axienet_change_mtu(struct net_device *ndev, int new_mtu)
1041{
1042 struct axienet_local *lp = netdev_priv(ndev);
1043
1044 if (netif_running(ndev))
1045 return -EBUSY;
Srikanth Thokalaf080a8c2015-05-05 11:25:57 +02001046
1047 if ((new_mtu + VLAN_ETH_HLEN +
1048 XAE_TRL_SIZE) > lp->rxmem)
1049 return -EINVAL;
1050
1051 if ((new_mtu > XAE_JUMBO_MTU) || (new_mtu < 64))
1052 return -EINVAL;
1053
1054 ndev->mtu = new_mtu;
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001055
1056 return 0;
1057}
1058
1059#ifdef CONFIG_NET_POLL_CONTROLLER
1060/**
1061 * axienet_poll_controller - Axi Ethernet poll mechanism.
1062 * @ndev: Pointer to net_device structure
1063 *
1064 * This implements Rx/Tx ISR poll mechanisms. The interrupts are disabled prior
1065 * to polling the ISRs and are enabled back after the polling is done.
1066 */
1067static void axienet_poll_controller(struct net_device *ndev)
1068{
1069 struct axienet_local *lp = netdev_priv(ndev);
1070 disable_irq(lp->tx_irq);
1071 disable_irq(lp->rx_irq);
1072 axienet_rx_irq(lp->tx_irq, ndev);
1073 axienet_tx_irq(lp->rx_irq, ndev);
1074 enable_irq(lp->tx_irq);
1075 enable_irq(lp->rx_irq);
1076}
1077#endif
1078
1079static const struct net_device_ops axienet_netdev_ops = {
1080 .ndo_open = axienet_open,
1081 .ndo_stop = axienet_stop,
1082 .ndo_start_xmit = axienet_start_xmit,
1083 .ndo_change_mtu = axienet_change_mtu,
1084 .ndo_set_mac_address = netdev_set_mac_address,
1085 .ndo_validate_addr = eth_validate_addr,
1086 .ndo_set_rx_mode = axienet_set_multicast_list,
1087#ifdef CONFIG_NET_POLL_CONTROLLER
1088 .ndo_poll_controller = axienet_poll_controller,
1089#endif
1090};
1091
1092/**
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001093 * axienet_ethtools_get_drvinfo - Get various Axi Ethernet driver information.
1094 * @ndev: Pointer to net_device structure
1095 * @ed: Pointer to ethtool_drvinfo structure
1096 *
1097 * This implements ethtool command for getting the driver information.
1098 * Issue "ethtool -i ethX" under linux prompt to execute this function.
1099 */
1100static void axienet_ethtools_get_drvinfo(struct net_device *ndev,
1101 struct ethtool_drvinfo *ed)
1102{
Jiri Pirko7826d432013-01-06 00:44:26 +00001103 strlcpy(ed->driver, DRIVER_NAME, sizeof(ed->driver));
1104 strlcpy(ed->version, DRIVER_VERSION, sizeof(ed->version));
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001105}
1106
1107/**
1108 * axienet_ethtools_get_regs_len - Get the total regs length present in the
1109 * AxiEthernet core.
1110 * @ndev: Pointer to net_device structure
1111 *
1112 * This implements ethtool command for getting the total register length
1113 * information.
Michal Simekb0d081c2015-05-05 11:26:05 +02001114 *
1115 * Return: the total regs length
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001116 */
1117static int axienet_ethtools_get_regs_len(struct net_device *ndev)
1118{
1119 return sizeof(u32) * AXIENET_REGS_N;
1120}
1121
1122/**
1123 * axienet_ethtools_get_regs - Dump the contents of all registers present
1124 * in AxiEthernet core.
1125 * @ndev: Pointer to net_device structure
1126 * @regs: Pointer to ethtool_regs structure
1127 * @ret: Void pointer used to return the contents of the registers.
1128 *
1129 * This implements ethtool command for getting the Axi Ethernet register dump.
1130 * Issue "ethtool -d ethX" to execute this function.
1131 */
1132static void axienet_ethtools_get_regs(struct net_device *ndev,
1133 struct ethtool_regs *regs, void *ret)
1134{
1135 u32 *data = (u32 *) ret;
1136 size_t len = sizeof(u32) * AXIENET_REGS_N;
1137 struct axienet_local *lp = netdev_priv(ndev);
1138
1139 regs->version = 0;
1140 regs->len = len;
1141
1142 memset(data, 0, len);
1143 data[0] = axienet_ior(lp, XAE_RAF_OFFSET);
1144 data[1] = axienet_ior(lp, XAE_TPF_OFFSET);
1145 data[2] = axienet_ior(lp, XAE_IFGP_OFFSET);
1146 data[3] = axienet_ior(lp, XAE_IS_OFFSET);
1147 data[4] = axienet_ior(lp, XAE_IP_OFFSET);
1148 data[5] = axienet_ior(lp, XAE_IE_OFFSET);
1149 data[6] = axienet_ior(lp, XAE_TTAG_OFFSET);
1150 data[7] = axienet_ior(lp, XAE_RTAG_OFFSET);
1151 data[8] = axienet_ior(lp, XAE_UAWL_OFFSET);
1152 data[9] = axienet_ior(lp, XAE_UAWU_OFFSET);
1153 data[10] = axienet_ior(lp, XAE_TPID0_OFFSET);
1154 data[11] = axienet_ior(lp, XAE_TPID1_OFFSET);
1155 data[12] = axienet_ior(lp, XAE_PPST_OFFSET);
1156 data[13] = axienet_ior(lp, XAE_RCW0_OFFSET);
1157 data[14] = axienet_ior(lp, XAE_RCW1_OFFSET);
1158 data[15] = axienet_ior(lp, XAE_TC_OFFSET);
1159 data[16] = axienet_ior(lp, XAE_FCC_OFFSET);
1160 data[17] = axienet_ior(lp, XAE_EMMC_OFFSET);
1161 data[18] = axienet_ior(lp, XAE_PHYC_OFFSET);
1162 data[19] = axienet_ior(lp, XAE_MDIO_MC_OFFSET);
1163 data[20] = axienet_ior(lp, XAE_MDIO_MCR_OFFSET);
1164 data[21] = axienet_ior(lp, XAE_MDIO_MWD_OFFSET);
1165 data[22] = axienet_ior(lp, XAE_MDIO_MRD_OFFSET);
1166 data[23] = axienet_ior(lp, XAE_MDIO_MIS_OFFSET);
1167 data[24] = axienet_ior(lp, XAE_MDIO_MIP_OFFSET);
1168 data[25] = axienet_ior(lp, XAE_MDIO_MIE_OFFSET);
1169 data[26] = axienet_ior(lp, XAE_MDIO_MIC_OFFSET);
1170 data[27] = axienet_ior(lp, XAE_UAW0_OFFSET);
1171 data[28] = axienet_ior(lp, XAE_UAW1_OFFSET);
1172 data[29] = axienet_ior(lp, XAE_FMI_OFFSET);
1173 data[30] = axienet_ior(lp, XAE_AF0_OFFSET);
1174 data[31] = axienet_ior(lp, XAE_AF1_OFFSET);
1175}
1176
1177/**
1178 * axienet_ethtools_get_pauseparam - Get the pause parameter setting for
1179 * Tx and Rx paths.
1180 * @ndev: Pointer to net_device structure
1181 * @epauseparm: Pointer to ethtool_pauseparam structure.
1182 *
1183 * This implements ethtool command for getting axi ethernet pause frame
1184 * setting. Issue "ethtool -a ethX" to execute this function.
1185 */
1186static void
1187axienet_ethtools_get_pauseparam(struct net_device *ndev,
1188 struct ethtool_pauseparam *epauseparm)
1189{
1190 u32 regval;
1191 struct axienet_local *lp = netdev_priv(ndev);
1192 epauseparm->autoneg = 0;
1193 regval = axienet_ior(lp, XAE_FCC_OFFSET);
1194 epauseparm->tx_pause = regval & XAE_FCC_FCTX_MASK;
1195 epauseparm->rx_pause = regval & XAE_FCC_FCRX_MASK;
1196}
1197
1198/**
1199 * axienet_ethtools_set_pauseparam - Set device pause parameter(flow control)
1200 * settings.
1201 * @ndev: Pointer to net_device structure
Michal Simekb0d081c2015-05-05 11:26:05 +02001202 * @epauseparm:Pointer to ethtool_pauseparam structure
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001203 *
1204 * This implements ethtool command for enabling flow control on Rx and Tx
1205 * paths. Issue "ethtool -A ethX tx on|off" under linux prompt to execute this
1206 * function.
Michal Simekb0d081c2015-05-05 11:26:05 +02001207 *
1208 * Return: 0 on success, -EFAULT if device is running
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001209 */
1210static int
1211axienet_ethtools_set_pauseparam(struct net_device *ndev,
1212 struct ethtool_pauseparam *epauseparm)
1213{
1214 u32 regval = 0;
1215 struct axienet_local *lp = netdev_priv(ndev);
1216
1217 if (netif_running(ndev)) {
Srikanth Thokalac81a97b2015-05-05 11:25:59 +02001218 netdev_err(ndev,
1219 "Please stop netif before applying configuration\n");
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001220 return -EFAULT;
1221 }
1222
1223 regval = axienet_ior(lp, XAE_FCC_OFFSET);
1224 if (epauseparm->tx_pause)
1225 regval |= XAE_FCC_FCTX_MASK;
1226 else
1227 regval &= ~XAE_FCC_FCTX_MASK;
1228 if (epauseparm->rx_pause)
1229 regval |= XAE_FCC_FCRX_MASK;
1230 else
1231 regval &= ~XAE_FCC_FCRX_MASK;
1232 axienet_iow(lp, XAE_FCC_OFFSET, regval);
1233
1234 return 0;
1235}
1236
1237/**
1238 * axienet_ethtools_get_coalesce - Get DMA interrupt coalescing count.
1239 * @ndev: Pointer to net_device structure
1240 * @ecoalesce: Pointer to ethtool_coalesce structure
1241 *
1242 * This implements ethtool command for getting the DMA interrupt coalescing
1243 * count on Tx and Rx paths. Issue "ethtool -c ethX" under linux prompt to
1244 * execute this function.
Michal Simekb0d081c2015-05-05 11:26:05 +02001245 *
1246 * Return: 0 always
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001247 */
1248static int axienet_ethtools_get_coalesce(struct net_device *ndev,
1249 struct ethtool_coalesce *ecoalesce)
1250{
1251 u32 regval = 0;
1252 struct axienet_local *lp = netdev_priv(ndev);
1253 regval = axienet_dma_in32(lp, XAXIDMA_RX_CR_OFFSET);
1254 ecoalesce->rx_max_coalesced_frames = (regval & XAXIDMA_COALESCE_MASK)
1255 >> XAXIDMA_COALESCE_SHIFT;
1256 regval = axienet_dma_in32(lp, XAXIDMA_TX_CR_OFFSET);
1257 ecoalesce->tx_max_coalesced_frames = (regval & XAXIDMA_COALESCE_MASK)
1258 >> XAXIDMA_COALESCE_SHIFT;
1259 return 0;
1260}
1261
1262/**
1263 * axienet_ethtools_set_coalesce - Set DMA interrupt coalescing count.
1264 * @ndev: Pointer to net_device structure
1265 * @ecoalesce: Pointer to ethtool_coalesce structure
1266 *
1267 * This implements ethtool command for setting the DMA interrupt coalescing
1268 * count on Tx and Rx paths. Issue "ethtool -C ethX rx-frames 5" under linux
1269 * prompt to execute this function.
Michal Simekb0d081c2015-05-05 11:26:05 +02001270 *
1271 * Return: 0, on success, Non-zero error value on failure.
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001272 */
1273static int axienet_ethtools_set_coalesce(struct net_device *ndev,
1274 struct ethtool_coalesce *ecoalesce)
1275{
1276 struct axienet_local *lp = netdev_priv(ndev);
1277
1278 if (netif_running(ndev)) {
Srikanth Thokalac81a97b2015-05-05 11:25:59 +02001279 netdev_err(ndev,
1280 "Please stop netif before applying configuration\n");
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001281 return -EFAULT;
1282 }
1283
1284 if ((ecoalesce->rx_coalesce_usecs) ||
1285 (ecoalesce->rx_coalesce_usecs_irq) ||
1286 (ecoalesce->rx_max_coalesced_frames_irq) ||
1287 (ecoalesce->tx_coalesce_usecs) ||
1288 (ecoalesce->tx_coalesce_usecs_irq) ||
1289 (ecoalesce->tx_max_coalesced_frames_irq) ||
1290 (ecoalesce->stats_block_coalesce_usecs) ||
1291 (ecoalesce->use_adaptive_rx_coalesce) ||
1292 (ecoalesce->use_adaptive_tx_coalesce) ||
1293 (ecoalesce->pkt_rate_low) ||
1294 (ecoalesce->rx_coalesce_usecs_low) ||
1295 (ecoalesce->rx_max_coalesced_frames_low) ||
1296 (ecoalesce->tx_coalesce_usecs_low) ||
1297 (ecoalesce->tx_max_coalesced_frames_low) ||
1298 (ecoalesce->pkt_rate_high) ||
1299 (ecoalesce->rx_coalesce_usecs_high) ||
1300 (ecoalesce->rx_max_coalesced_frames_high) ||
1301 (ecoalesce->tx_coalesce_usecs_high) ||
1302 (ecoalesce->tx_max_coalesced_frames_high) ||
1303 (ecoalesce->rate_sample_interval))
1304 return -EOPNOTSUPP;
1305 if (ecoalesce->rx_max_coalesced_frames)
1306 lp->coalesce_count_rx = ecoalesce->rx_max_coalesced_frames;
1307 if (ecoalesce->tx_max_coalesced_frames)
1308 lp->coalesce_count_tx = ecoalesce->tx_max_coalesced_frames;
1309
1310 return 0;
1311}
1312
Julia Lawallc7735f12016-09-01 00:21:23 +02001313static const struct ethtool_ops axienet_ethtool_ops = {
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001314 .get_drvinfo = axienet_ethtools_get_drvinfo,
1315 .get_regs_len = axienet_ethtools_get_regs_len,
1316 .get_regs = axienet_ethtools_get_regs,
1317 .get_link = ethtool_op_get_link,
1318 .get_pauseparam = axienet_ethtools_get_pauseparam,
1319 .set_pauseparam = axienet_ethtools_set_pauseparam,
1320 .get_coalesce = axienet_ethtools_get_coalesce,
1321 .set_coalesce = axienet_ethtools_set_coalesce,
Philippe Reynes6e384842016-07-14 19:45:58 +02001322 .get_link_ksettings = phy_ethtool_get_link_ksettings,
1323 .set_link_ksettings = phy_ethtool_set_link_ksettings,
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001324};
1325
1326/**
1327 * axienet_dma_err_handler - Tasklet handler for Axi DMA Error
1328 * @data: Data passed
1329 *
1330 * Resets the Axi DMA and Axi Ethernet devices, and reconfigures the
1331 * Tx/Rx BDs.
1332 */
1333static void axienet_dma_err_handler(unsigned long data)
1334{
1335 u32 axienet_status;
1336 u32 cr, i;
1337 int mdio_mcreg;
1338 struct axienet_local *lp = (struct axienet_local *) data;
1339 struct net_device *ndev = lp->ndev;
1340 struct axidma_bd *cur_p;
1341
1342 axienet_setoptions(ndev, lp->options &
1343 ~(XAE_OPTION_TXEN | XAE_OPTION_RXEN));
1344 mdio_mcreg = axienet_ior(lp, XAE_MDIO_MC_OFFSET);
1345 axienet_mdio_wait_until_ready(lp);
1346 /* Disable the MDIO interface till Axi Ethernet Reset is completed.
1347 * When we do an Axi Ethernet reset, it resets the complete core
1348 * including the MDIO. So if MDIO is not disabled when the reset
Michal Simek850a7502015-05-05 11:26:00 +02001349 * process is started, MDIO will be broken afterwards.
1350 */
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001351 axienet_iow(lp, XAE_MDIO_MC_OFFSET, (mdio_mcreg &
1352 ~XAE_MDIO_MC_MDIOEN_MASK));
1353
Tobias Klauser5852e932016-10-13 13:28:33 +02001354 __axienet_device_reset(lp, XAXIDMA_TX_CR_OFFSET);
1355 __axienet_device_reset(lp, XAXIDMA_RX_CR_OFFSET);
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001356
1357 axienet_iow(lp, XAE_MDIO_MC_OFFSET, mdio_mcreg);
1358 axienet_mdio_wait_until_ready(lp);
1359
1360 for (i = 0; i < TX_BD_NUM; i++) {
1361 cur_p = &lp->tx_bd_v[i];
1362 if (cur_p->phys)
1363 dma_unmap_single(ndev->dev.parent, cur_p->phys,
1364 (cur_p->cntrl &
1365 XAXIDMA_BD_CTRL_LENGTH_MASK),
1366 DMA_TO_DEVICE);
1367 if (cur_p->app4)
1368 dev_kfree_skb_irq((struct sk_buff *) cur_p->app4);
1369 cur_p->phys = 0;
1370 cur_p->cntrl = 0;
1371 cur_p->status = 0;
1372 cur_p->app0 = 0;
1373 cur_p->app1 = 0;
1374 cur_p->app2 = 0;
1375 cur_p->app3 = 0;
1376 cur_p->app4 = 0;
1377 cur_p->sw_id_offset = 0;
1378 }
1379
1380 for (i = 0; i < RX_BD_NUM; i++) {
1381 cur_p = &lp->rx_bd_v[i];
1382 cur_p->status = 0;
1383 cur_p->app0 = 0;
1384 cur_p->app1 = 0;
1385 cur_p->app2 = 0;
1386 cur_p->app3 = 0;
1387 cur_p->app4 = 0;
1388 }
1389
1390 lp->tx_bd_ci = 0;
1391 lp->tx_bd_tail = 0;
1392 lp->rx_bd_ci = 0;
1393
1394 /* Start updating the Rx channel control register */
1395 cr = axienet_dma_in32(lp, XAXIDMA_RX_CR_OFFSET);
1396 /* Update the interrupt coalesce count */
1397 cr = ((cr & ~XAXIDMA_COALESCE_MASK) |
1398 (XAXIDMA_DFT_RX_THRESHOLD << XAXIDMA_COALESCE_SHIFT));
1399 /* Update the delay timer count */
1400 cr = ((cr & ~XAXIDMA_DELAY_MASK) |
1401 (XAXIDMA_DFT_RX_WAITBOUND << XAXIDMA_DELAY_SHIFT));
1402 /* Enable coalesce, delay timer and error interrupts */
1403 cr |= XAXIDMA_IRQ_ALL_MASK;
1404 /* Finally write to the Rx channel control register */
1405 axienet_dma_out32(lp, XAXIDMA_RX_CR_OFFSET, cr);
1406
1407 /* Start updating the Tx channel control register */
1408 cr = axienet_dma_in32(lp, XAXIDMA_TX_CR_OFFSET);
1409 /* Update the interrupt coalesce count */
1410 cr = (((cr & ~XAXIDMA_COALESCE_MASK)) |
1411 (XAXIDMA_DFT_TX_THRESHOLD << XAXIDMA_COALESCE_SHIFT));
1412 /* Update the delay timer count */
1413 cr = (((cr & ~XAXIDMA_DELAY_MASK)) |
1414 (XAXIDMA_DFT_TX_WAITBOUND << XAXIDMA_DELAY_SHIFT));
1415 /* Enable coalesce, delay timer and error interrupts */
1416 cr |= XAXIDMA_IRQ_ALL_MASK;
1417 /* Finally write to the Tx channel control register */
1418 axienet_dma_out32(lp, XAXIDMA_TX_CR_OFFSET, cr);
1419
1420 /* Populate the tail pointer and bring the Rx Axi DMA engine out of
Michal Simek850a7502015-05-05 11:26:00 +02001421 * halted state. This will make the Rx side ready for reception.
1422 */
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001423 axienet_dma_out32(lp, XAXIDMA_RX_CDESC_OFFSET, lp->rx_bd_p);
1424 cr = axienet_dma_in32(lp, XAXIDMA_RX_CR_OFFSET);
1425 axienet_dma_out32(lp, XAXIDMA_RX_CR_OFFSET,
1426 cr | XAXIDMA_CR_RUNSTOP_MASK);
1427 axienet_dma_out32(lp, XAXIDMA_RX_TDESC_OFFSET, lp->rx_bd_p +
1428 (sizeof(*lp->rx_bd_v) * (RX_BD_NUM - 1)));
1429
1430 /* Write to the RS (Run-stop) bit in the Tx channel control register.
1431 * Tx channel is now ready to run. But only after we write to the
Michal Simek850a7502015-05-05 11:26:00 +02001432 * tail pointer register that the Tx channel will start transmitting
1433 */
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001434 axienet_dma_out32(lp, XAXIDMA_TX_CDESC_OFFSET, lp->tx_bd_p);
1435 cr = axienet_dma_in32(lp, XAXIDMA_TX_CR_OFFSET);
1436 axienet_dma_out32(lp, XAXIDMA_TX_CR_OFFSET,
1437 cr | XAXIDMA_CR_RUNSTOP_MASK);
1438
1439 axienet_status = axienet_ior(lp, XAE_RCW1_OFFSET);
1440 axienet_status &= ~XAE_RCW1_RX_MASK;
1441 axienet_iow(lp, XAE_RCW1_OFFSET, axienet_status);
1442
1443 axienet_status = axienet_ior(lp, XAE_IP_OFFSET);
1444 if (axienet_status & XAE_INT_RXRJECT_MASK)
1445 axienet_iow(lp, XAE_IS_OFFSET, XAE_INT_RXRJECT_MASK);
1446 axienet_iow(lp, XAE_FCC_OFFSET, XAE_FCC_FCRX_MASK);
1447
1448 /* Sync default options with HW but leave receiver and
Michal Simek850a7502015-05-05 11:26:00 +02001449 * transmitter disabled.
1450 */
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001451 axienet_setoptions(ndev, lp->options &
1452 ~(XAE_OPTION_TXEN | XAE_OPTION_RXEN));
1453 axienet_set_mac_address(ndev, NULL);
1454 axienet_set_multicast_list(ndev);
1455 axienet_setoptions(ndev, lp->options);
1456}
1457
1458/**
Srikanth Thokala2be58622015-05-05 11:26:04 +02001459 * axienet_probe - Axi Ethernet probe function.
Srikanth Thokala95219aa2015-05-05 11:26:01 +02001460 * @pdev: Pointer to platform device structure.
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001461 *
Michal Simekb0d081c2015-05-05 11:26:05 +02001462 * Return: 0, on success
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001463 * Non-zero error value on failure.
1464 *
1465 * This is the probe routine for Axi Ethernet driver. This is called before
1466 * any other driver routines are invoked. It allocates and sets up the Ethernet
1467 * device. Parses through device tree and populates fields of
1468 * axienet_local. It registers the Ethernet device.
1469 */
Srikanth Thokala2be58622015-05-05 11:26:04 +02001470static int axienet_probe(struct platform_device *pdev)
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001471{
Srikanth Thokala84956592015-05-05 11:26:03 +02001472 int ret;
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001473 struct device_node *np;
1474 struct axienet_local *lp;
1475 struct net_device *ndev;
Srikanth Thokala84956592015-05-05 11:26:03 +02001476 u8 mac_addr[6];
Srikanth Thokala46aa27d2015-05-05 11:26:02 +02001477 struct resource *ethres, dmares;
Srikanth Thokala84956592015-05-05 11:26:03 +02001478 u32 value;
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001479
1480 ndev = alloc_etherdev(sizeof(*lp));
Joe Perches41de8d42012-01-29 13:47:52 +00001481 if (!ndev)
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001482 return -ENOMEM;
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001483
Srikanth Thokala95219aa2015-05-05 11:26:01 +02001484 platform_set_drvdata(pdev, ndev);
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001485
Srikanth Thokala95219aa2015-05-05 11:26:01 +02001486 SET_NETDEV_DEV(ndev, &pdev->dev);
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001487 ndev->flags &= ~IFF_MULTICAST; /* clear multicast */
Eric Dumazet28e24c62013-12-02 08:51:13 -08001488 ndev->features = NETIF_F_SG;
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001489 ndev->netdev_ops = &axienet_netdev_ops;
1490 ndev->ethtool_ops = &axienet_ethtool_ops;
1491
1492 lp = netdev_priv(ndev);
1493 lp->ndev = ndev;
Srikanth Thokala95219aa2015-05-05 11:26:01 +02001494 lp->dev = &pdev->dev;
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001495 lp->options = XAE_OPTION_DEFAULTS;
1496 /* Map device registers */
Srikanth Thokala46aa27d2015-05-05 11:26:02 +02001497 ethres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1498 lp->regs = devm_ioremap_resource(&pdev->dev, ethres);
Krzysztof Kozlowskifcc028c2015-07-09 22:21:20 +09001499 if (IS_ERR(lp->regs)) {
Srikanth Thokala95219aa2015-05-05 11:26:01 +02001500 dev_err(&pdev->dev, "could not map Axi Ethernet regs.\n");
Krzysztof Kozlowskifcc028c2015-07-09 22:21:20 +09001501 ret = PTR_ERR(lp->regs);
Srikanth Thokala46aa27d2015-05-05 11:26:02 +02001502 goto free_netdev;
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001503 }
Srikanth Thokala46aa27d2015-05-05 11:26:02 +02001504
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001505 /* Setup checksum offload, but default to off if not specified */
1506 lp->features = 0;
1507
Srikanth Thokala84956592015-05-05 11:26:03 +02001508 ret = of_property_read_u32(pdev->dev.of_node, "xlnx,txcsum", &value);
1509 if (!ret) {
1510 switch (value) {
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001511 case 1:
1512 lp->csum_offload_on_tx_path =
1513 XAE_FEATURE_PARTIAL_TX_CSUM;
1514 lp->features |= XAE_FEATURE_PARTIAL_TX_CSUM;
1515 /* Can checksum TCP/UDP over IPv4. */
1516 ndev->features |= NETIF_F_IP_CSUM;
1517 break;
1518 case 2:
1519 lp->csum_offload_on_tx_path =
1520 XAE_FEATURE_FULL_TX_CSUM;
1521 lp->features |= XAE_FEATURE_FULL_TX_CSUM;
1522 /* Can checksum TCP/UDP over IPv4. */
1523 ndev->features |= NETIF_F_IP_CSUM;
1524 break;
1525 default:
1526 lp->csum_offload_on_tx_path = XAE_NO_CSUM_OFFLOAD;
1527 }
1528 }
Srikanth Thokala84956592015-05-05 11:26:03 +02001529 ret = of_property_read_u32(pdev->dev.of_node, "xlnx,rxcsum", &value);
1530 if (!ret) {
1531 switch (value) {
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001532 case 1:
1533 lp->csum_offload_on_rx_path =
1534 XAE_FEATURE_PARTIAL_RX_CSUM;
1535 lp->features |= XAE_FEATURE_PARTIAL_RX_CSUM;
1536 break;
1537 case 2:
1538 lp->csum_offload_on_rx_path =
1539 XAE_FEATURE_FULL_RX_CSUM;
1540 lp->features |= XAE_FEATURE_FULL_RX_CSUM;
1541 break;
1542 default:
1543 lp->csum_offload_on_rx_path = XAE_NO_CSUM_OFFLOAD;
1544 }
1545 }
1546 /* For supporting jumbo frames, the Axi Ethernet hardware must have
Srikanth Thokalaf080a8c2015-05-05 11:25:57 +02001547 * a larger Rx/Tx Memory. Typically, the size must be large so that
1548 * we can enable jumbo option and start supporting jumbo frames.
1549 * Here we check for memory allocated for Rx/Tx in the hardware from
1550 * the device-tree and accordingly set flags.
1551 */
Srikanth Thokala84956592015-05-05 11:26:03 +02001552 of_property_read_u32(pdev->dev.of_node, "xlnx,rxmem", &lp->rxmem);
1553 of_property_read_u32(pdev->dev.of_node, "xlnx,phy-type", &lp->phy_type);
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001554
1555 /* Find the DMA node, map the DMA registers, and decode the DMA IRQs */
Srikanth Thokala95219aa2015-05-05 11:26:01 +02001556 np = of_parse_phandle(pdev->dev.of_node, "axistream-connected", 0);
Wei Yongjun3ad7b142016-07-19 11:23:24 +00001557 if (!np) {
Srikanth Thokala95219aa2015-05-05 11:26:01 +02001558 dev_err(&pdev->dev, "could not find DMA node\n");
Wei Yongjun3ad7b142016-07-19 11:23:24 +00001559 ret = -ENODEV;
Srikanth Thokala46aa27d2015-05-05 11:26:02 +02001560 goto free_netdev;
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001561 }
Srikanth Thokala46aa27d2015-05-05 11:26:02 +02001562 ret = of_address_to_resource(np, 0, &dmares);
1563 if (ret) {
1564 dev_err(&pdev->dev, "unable to get DMA resource\n");
Wen Yang4cfa26b2019-03-22 11:04:07 +08001565 of_node_put(np);
Srikanth Thokala46aa27d2015-05-05 11:26:02 +02001566 goto free_netdev;
1567 }
1568 lp->dma_regs = devm_ioremap_resource(&pdev->dev, &dmares);
Krzysztof Kozlowskifcc028c2015-07-09 22:21:20 +09001569 if (IS_ERR(lp->dma_regs)) {
Srikanth Thokala46aa27d2015-05-05 11:26:02 +02001570 dev_err(&pdev->dev, "could not map DMA regs\n");
Krzysztof Kozlowskifcc028c2015-07-09 22:21:20 +09001571 ret = PTR_ERR(lp->dma_regs);
Wen Yang4cfa26b2019-03-22 11:04:07 +08001572 of_node_put(np);
Srikanth Thokala46aa27d2015-05-05 11:26:02 +02001573 goto free_netdev;
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001574 }
1575 lp->rx_irq = irq_of_parse_and_map(np, 1);
1576 lp->tx_irq = irq_of_parse_and_map(np, 0);
1577 of_node_put(np);
Michal Simekcb59c872013-01-10 06:58:43 +00001578 if ((lp->rx_irq <= 0) || (lp->tx_irq <= 0)) {
Srikanth Thokala95219aa2015-05-05 11:26:01 +02001579 dev_err(&pdev->dev, "could not determine irqs\n");
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001580 ret = -ENOMEM;
Srikanth Thokala46aa27d2015-05-05 11:26:02 +02001581 goto free_netdev;
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001582 }
1583
1584 /* Retrieve the MAC address */
Srikanth Thokala84956592015-05-05 11:26:03 +02001585 ret = of_property_read_u8_array(pdev->dev.of_node,
1586 "local-mac-address", mac_addr, 6);
1587 if (ret) {
Srikanth Thokala95219aa2015-05-05 11:26:01 +02001588 dev_err(&pdev->dev, "could not find MAC address\n");
Srikanth Thokala46aa27d2015-05-05 11:26:02 +02001589 goto free_netdev;
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001590 }
Srikanth Thokala84956592015-05-05 11:26:03 +02001591 axienet_set_mac_address(ndev, (void *)mac_addr);
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001592
1593 lp->coalesce_count_rx = XAXIDMA_DFT_RX_THRESHOLD;
1594 lp->coalesce_count_tx = XAXIDMA_DFT_TX_THRESHOLD;
1595
Srikanth Thokala95219aa2015-05-05 11:26:01 +02001596 lp->phy_node = of_parse_phandle(pdev->dev.of_node, "phy-handle", 0);
Srikanth Thokala46aa27d2015-05-05 11:26:02 +02001597 if (lp->phy_node) {
Srikanth Thokala95219aa2015-05-05 11:26:01 +02001598 ret = axienet_mdio_setup(lp, pdev->dev.of_node);
Srikanth Thokala46aa27d2015-05-05 11:26:02 +02001599 if (ret)
1600 dev_warn(&pdev->dev, "error registering MDIO bus\n");
1601 }
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001602
1603 ret = register_netdev(lp->ndev);
1604 if (ret) {
1605 dev_err(lp->dev, "register_netdev() error (%i)\n", ret);
Srikanth Thokala46aa27d2015-05-05 11:26:02 +02001606 goto free_netdev;
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001607 }
1608
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001609 return 0;
1610
Srikanth Thokala46aa27d2015-05-05 11:26:02 +02001611free_netdev:
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001612 free_netdev(ndev);
Srikanth Thokala46aa27d2015-05-05 11:26:02 +02001613
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001614 return ret;
1615}
1616
Srikanth Thokala2be58622015-05-05 11:26:04 +02001617static int axienet_remove(struct platform_device *pdev)
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001618{
Srikanth Thokala95219aa2015-05-05 11:26:01 +02001619 struct net_device *ndev = platform_get_drvdata(pdev);
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001620 struct axienet_local *lp = netdev_priv(ndev);
1621
1622 axienet_mdio_teardown(lp);
1623 unregister_netdev(ndev);
1624
Julia Lawall6f3a59a2014-08-08 12:07:43 +02001625 of_node_put(lp->phy_node);
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001626 lp->phy_node = NULL;
1627
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001628 free_netdev(ndev);
1629
1630 return 0;
1631}
1632
Srikanth Thokala2be58622015-05-05 11:26:04 +02001633static struct platform_driver axienet_driver = {
1634 .probe = axienet_probe,
1635 .remove = axienet_remove,
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001636 .driver = {
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001637 .name = "xilinx_axienet",
1638 .of_match_table = axienet_of_match,
1639 },
1640};
1641
Srikanth Thokala2be58622015-05-05 11:26:04 +02001642module_platform_driver(axienet_driver);
danborkmann@iogearbox.net8a3b7a22012-01-19 00:39:31 +00001643
1644MODULE_DESCRIPTION("Xilinx Axi Ethernet driver");
1645MODULE_AUTHOR("Xilinx");
1646MODULE_LICENSE("GPL");