blob: b7a7e8295d3c8a4a27833c1e54c216489e4c93fd [file] [log] [blame]
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +02001/*
2 * Copyright (C) 2010, Lars-Peter Clausen <lars@metafoo.de>
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the
6 * Free Software Foundation; either version 2 of the License, or (at your
7 * option) any later version.
8 *
9 * You should have received a copy of the GNU General Public License along
10 * with this program; if not, write to the Free Software Foundation, Inc.,
11 * 675 Mass Ave, Cambridge, MA 02139, USA.
12 *
13 */
14
15#include <linux/init.h>
16#include <linux/io.h>
17#include <linux/kernel.h>
18#include <linux/module.h>
19#include <linux/platform_device.h>
20#include <linux/slab.h>
21
22#include <linux/clk.h>
23#include <linux/delay.h>
24
25#include <linux/dma-mapping.h>
26
27#include <sound/core.h>
28#include <sound/pcm.h>
29#include <sound/pcm_params.h>
30#include <sound/soc.h>
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +020031#include <sound/initval.h>
Lars-Peter Clausen0406a402013-12-03 18:53:03 +010032#include <sound/dmaengine_pcm.h>
33
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +020034#include "jz4740-i2s.h"
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +020035
Lars-Peter Clausen0aa2a152014-04-22 22:46:36 +020036#define JZ4740_DMA_TYPE_AIC_TRANSMIT 24
37#define JZ4740_DMA_TYPE_AIC_RECEIVE 25
38
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +020039#define JZ_REG_AIC_CONF 0x00
40#define JZ_REG_AIC_CTRL 0x04
41#define JZ_REG_AIC_I2S_FMT 0x10
42#define JZ_REG_AIC_FIFO_STATUS 0x14
43#define JZ_REG_AIC_I2S_STATUS 0x1c
44#define JZ_REG_AIC_CLK_DIV 0x30
45#define JZ_REG_AIC_FIFO 0x34
46
47#define JZ_AIC_CONF_FIFO_RX_THRESHOLD_MASK (0xf << 12)
48#define JZ_AIC_CONF_FIFO_TX_THRESHOLD_MASK (0xf << 8)
49#define JZ_AIC_CONF_OVERFLOW_PLAY_LAST BIT(6)
50#define JZ_AIC_CONF_INTERNAL_CODEC BIT(5)
51#define JZ_AIC_CONF_I2S BIT(4)
52#define JZ_AIC_CONF_RESET BIT(3)
53#define JZ_AIC_CONF_BIT_CLK_MASTER BIT(2)
54#define JZ_AIC_CONF_SYNC_CLK_MASTER BIT(1)
55#define JZ_AIC_CONF_ENABLE BIT(0)
56
57#define JZ_AIC_CONF_FIFO_RX_THRESHOLD_OFFSET 12
58#define JZ_AIC_CONF_FIFO_TX_THRESHOLD_OFFSET 8
59
60#define JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_MASK (0x7 << 19)
61#define JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_MASK (0x7 << 16)
62#define JZ_AIC_CTRL_ENABLE_RX_DMA BIT(15)
63#define JZ_AIC_CTRL_ENABLE_TX_DMA BIT(14)
64#define JZ_AIC_CTRL_MONO_TO_STEREO BIT(11)
65#define JZ_AIC_CTRL_SWITCH_ENDIANNESS BIT(10)
66#define JZ_AIC_CTRL_SIGNED_TO_UNSIGNED BIT(9)
67#define JZ_AIC_CTRL_FLUSH BIT(8)
68#define JZ_AIC_CTRL_ENABLE_ROR_INT BIT(6)
69#define JZ_AIC_CTRL_ENABLE_TUR_INT BIT(5)
70#define JZ_AIC_CTRL_ENABLE_RFS_INT BIT(4)
71#define JZ_AIC_CTRL_ENABLE_TFS_INT BIT(3)
72#define JZ_AIC_CTRL_ENABLE_LOOPBACK BIT(2)
73#define JZ_AIC_CTRL_ENABLE_PLAYBACK BIT(1)
74#define JZ_AIC_CTRL_ENABLE_CAPTURE BIT(0)
75
76#define JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_OFFSET 19
77#define JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_OFFSET 16
78
79#define JZ_AIC_I2S_FMT_DISABLE_BIT_CLK BIT(12)
80#define JZ_AIC_I2S_FMT_ENABLE_SYS_CLK BIT(4)
81#define JZ_AIC_I2S_FMT_MSB BIT(0)
82
83#define JZ_AIC_I2S_STATUS_BUSY BIT(2)
84
85#define JZ_AIC_CLK_DIV_MASK 0xf
Zubair Lutfullah Kakakhel26b0aad2015-02-03 10:55:57 +000086#define I2SDIV_DV_SHIFT 8
87#define I2SDIV_DV_MASK (0xf << I2SDIV_DV_SHIFT)
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +020088
89struct jz4740_i2s {
90 struct resource *mem;
91 void __iomem *base;
92 dma_addr_t phys_base;
93
94 struct clk *clk_aic;
95 struct clk *clk_i2s;
96
Lars-Peter Clausen0406a402013-12-03 18:53:03 +010097 struct snd_dmaengine_dai_dma_data playback_dma_data;
98 struct snd_dmaengine_dai_dma_data capture_dma_data;
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +020099};
100
101static inline uint32_t jz4740_i2s_read(const struct jz4740_i2s *i2s,
102 unsigned int reg)
103{
104 return readl(i2s->base + reg);
105}
106
107static inline void jz4740_i2s_write(const struct jz4740_i2s *i2s,
108 unsigned int reg, uint32_t value)
109{
110 writel(value, i2s->base + reg);
111}
112
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200113static int jz4740_i2s_startup(struct snd_pcm_substream *substream,
114 struct snd_soc_dai *dai)
115{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000116 struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200117 uint32_t conf, ctrl;
118
119 if (dai->active)
120 return 0;
121
122 ctrl = jz4740_i2s_read(i2s, JZ_REG_AIC_CTRL);
123 ctrl |= JZ_AIC_CTRL_FLUSH;
124 jz4740_i2s_write(i2s, JZ_REG_AIC_CTRL, ctrl);
125
Lars-Peter Clausen010187f2013-05-12 20:07:39 +0200126 clk_prepare_enable(i2s->clk_i2s);
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200127
128 conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
129 conf |= JZ_AIC_CONF_ENABLE;
130 jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
131
132 return 0;
133}
134
135static void jz4740_i2s_shutdown(struct snd_pcm_substream *substream,
136 struct snd_soc_dai *dai)
137{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000138 struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200139 uint32_t conf;
140
Lars-Peter Clausen005967a2011-04-30 22:28:20 +0200141 if (dai->active)
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200142 return;
143
144 conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
145 conf &= ~JZ_AIC_CONF_ENABLE;
146 jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
147
Lars-Peter Clausen010187f2013-05-12 20:07:39 +0200148 clk_disable_unprepare(i2s->clk_i2s);
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200149}
150
151static int jz4740_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
152 struct snd_soc_dai *dai)
153{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000154 struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200155
156 uint32_t ctrl;
157 uint32_t mask;
158
159 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
160 mask = JZ_AIC_CTRL_ENABLE_PLAYBACK | JZ_AIC_CTRL_ENABLE_TX_DMA;
161 else
162 mask = JZ_AIC_CTRL_ENABLE_CAPTURE | JZ_AIC_CTRL_ENABLE_RX_DMA;
163
164 ctrl = jz4740_i2s_read(i2s, JZ_REG_AIC_CTRL);
165
166 switch (cmd) {
167 case SNDRV_PCM_TRIGGER_START:
168 case SNDRV_PCM_TRIGGER_RESUME:
169 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
170 ctrl |= mask;
171 break;
172 case SNDRV_PCM_TRIGGER_STOP:
173 case SNDRV_PCM_TRIGGER_SUSPEND:
174 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
175 ctrl &= ~mask;
176 break;
177 default:
178 return -EINVAL;
179 }
180
181 jz4740_i2s_write(i2s, JZ_REG_AIC_CTRL, ctrl);
182
183 return 0;
184}
185
186static int jz4740_i2s_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
187{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000188 struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200189
190 uint32_t format = 0;
191 uint32_t conf;
192
193 conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
194
195 conf &= ~(JZ_AIC_CONF_BIT_CLK_MASTER | JZ_AIC_CONF_SYNC_CLK_MASTER);
196
197 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
198 case SND_SOC_DAIFMT_CBS_CFS:
199 conf |= JZ_AIC_CONF_BIT_CLK_MASTER | JZ_AIC_CONF_SYNC_CLK_MASTER;
200 format |= JZ_AIC_I2S_FMT_ENABLE_SYS_CLK;
201 break;
202 case SND_SOC_DAIFMT_CBM_CFS:
203 conf |= JZ_AIC_CONF_SYNC_CLK_MASTER;
204 break;
205 case SND_SOC_DAIFMT_CBS_CFM:
206 conf |= JZ_AIC_CONF_BIT_CLK_MASTER;
207 break;
208 case SND_SOC_DAIFMT_CBM_CFM:
209 break;
210 default:
211 return -EINVAL;
212 }
213
214 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
215 case SND_SOC_DAIFMT_MSB:
216 format |= JZ_AIC_I2S_FMT_MSB;
217 break;
218 case SND_SOC_DAIFMT_I2S:
219 break;
220 default:
221 return -EINVAL;
222 }
223
224 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
225 case SND_SOC_DAIFMT_NB_NF:
226 break;
227 default:
228 return -EINVAL;
229 }
230
231 jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
232 jz4740_i2s_write(i2s, JZ_REG_AIC_I2S_FMT, format);
233
234 return 0;
235}
236
237static int jz4740_i2s_hw_params(struct snd_pcm_substream *substream,
238 struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
239{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000240 struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200241 unsigned int sample_size;
Zubair Lutfullah Kakakhel26b0aad2015-02-03 10:55:57 +0000242 uint32_t ctrl, div_reg;
243 int div;
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200244
245 ctrl = jz4740_i2s_read(i2s, JZ_REG_AIC_CTRL);
246
Zubair Lutfullah Kakakhel26b0aad2015-02-03 10:55:57 +0000247 div_reg = jz4740_i2s_read(i2s, JZ_REG_AIC_CLK_DIV);
248 div = clk_get_rate(i2s->clk_i2s) / (64 * params_rate(params));
249
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200250 switch (params_format(params)) {
251 case SNDRV_PCM_FORMAT_S8:
252 sample_size = 0;
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200253 break;
254 case SNDRV_PCM_FORMAT_S16:
255 sample_size = 1;
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200256 break;
257 default:
258 return -EINVAL;
259 }
260
261 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
262 ctrl &= ~JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_MASK;
263 ctrl |= sample_size << JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_OFFSET;
264 if (params_channels(params) == 1)
265 ctrl |= JZ_AIC_CTRL_MONO_TO_STEREO;
266 else
267 ctrl &= ~JZ_AIC_CTRL_MONO_TO_STEREO;
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200268 } else {
269 ctrl &= ~JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_MASK;
270 ctrl |= sample_size << JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_OFFSET;
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200271 }
272
Zubair Lutfullah Kakakhel26b0aad2015-02-03 10:55:57 +0000273 div_reg &= ~I2SDIV_DV_MASK;
274 div_reg |= (div - 1) << I2SDIV_DV_SHIFT;
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200275 jz4740_i2s_write(i2s, JZ_REG_AIC_CTRL, ctrl);
Zubair Lutfullah Kakakhel26b0aad2015-02-03 10:55:57 +0000276 jz4740_i2s_write(i2s, JZ_REG_AIC_CLK_DIV, div_reg);
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200277
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200278 return 0;
279}
280
281static int jz4740_i2s_set_sysclk(struct snd_soc_dai *dai, int clk_id,
282 unsigned int freq, int dir)
283{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000284 struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200285 struct clk *parent;
286 int ret = 0;
287
288 switch (clk_id) {
289 case JZ4740_I2S_CLKSRC_EXT:
290 parent = clk_get(NULL, "ext");
291 clk_set_parent(i2s->clk_i2s, parent);
292 break;
293 case JZ4740_I2S_CLKSRC_PLL:
294 parent = clk_get(NULL, "pll half");
295 clk_set_parent(i2s->clk_i2s, parent);
296 ret = clk_set_rate(i2s->clk_i2s, freq);
297 break;
298 default:
299 return -EINVAL;
300 }
301 clk_put(parent);
302
303 return ret;
304}
305
306static int jz4740_i2s_suspend(struct snd_soc_dai *dai)
307{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000308 struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200309 uint32_t conf;
310
311 if (dai->active) {
312 conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
313 conf &= ~JZ_AIC_CONF_ENABLE;
314 jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
315
Lars-Peter Clausen010187f2013-05-12 20:07:39 +0200316 clk_disable_unprepare(i2s->clk_i2s);
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200317 }
318
Lars-Peter Clausen010187f2013-05-12 20:07:39 +0200319 clk_disable_unprepare(i2s->clk_aic);
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200320
321 return 0;
322}
323
324static int jz4740_i2s_resume(struct snd_soc_dai *dai)
325{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000326 struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200327 uint32_t conf;
328
Lars-Peter Clausen010187f2013-05-12 20:07:39 +0200329 clk_prepare_enable(i2s->clk_aic);
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200330
331 if (dai->active) {
Lars-Peter Clausen010187f2013-05-12 20:07:39 +0200332 clk_prepare_enable(i2s->clk_i2s);
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200333
334 conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
335 conf |= JZ_AIC_CONF_ENABLE;
336 jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
337 }
338
339 return 0;
340}
341
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000342static void jz4740_i2c_init_pcm_config(struct jz4740_i2s *i2s)
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200343{
Lars-Peter Clausen0406a402013-12-03 18:53:03 +0100344 struct snd_dmaengine_dai_dma_data *dma_data;
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200345
346 /* Playback */
Lars-Peter Clausen0406a402013-12-03 18:53:03 +0100347 dma_data = &i2s->playback_dma_data;
348 dma_data->maxburst = 16;
349 dma_data->slave_id = JZ4740_DMA_TYPE_AIC_TRANSMIT;
350 dma_data->addr = i2s->phys_base + JZ_REG_AIC_FIFO;
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200351
352 /* Capture */
Lars-Peter Clausen0406a402013-12-03 18:53:03 +0100353 dma_data = &i2s->capture_dma_data;
354 dma_data->maxburst = 16;
355 dma_data->slave_id = JZ4740_DMA_TYPE_AIC_RECEIVE;
356 dma_data->addr = i2s->phys_base + JZ_REG_AIC_FIFO;
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200357}
358
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000359static int jz4740_i2s_dai_probe(struct snd_soc_dai *dai)
360{
361 struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
362 uint32_t conf;
363
Lars-Peter Clausen010187f2013-05-12 20:07:39 +0200364 clk_prepare_enable(i2s->clk_aic);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000365
366 jz4740_i2c_init_pcm_config(i2s);
Lars-Peter Clausen0406a402013-12-03 18:53:03 +0100367 snd_soc_dai_init_dma_data(dai, &i2s->playback_dma_data,
368 &i2s->capture_dma_data);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000369
370 conf = (7 << JZ_AIC_CONF_FIFO_RX_THRESHOLD_OFFSET) |
371 (8 << JZ_AIC_CONF_FIFO_TX_THRESHOLD_OFFSET) |
372 JZ_AIC_CONF_OVERFLOW_PLAY_LAST |
373 JZ_AIC_CONF_I2S |
374 JZ_AIC_CONF_INTERNAL_CODEC;
375
376 jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, JZ_AIC_CONF_RESET);
377 jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
378
379 return 0;
380}
381
382static int jz4740_i2s_dai_remove(struct snd_soc_dai *dai)
383{
384 struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
385
Lars-Peter Clausen010187f2013-05-12 20:07:39 +0200386 clk_disable_unprepare(i2s->clk_aic);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000387 return 0;
388}
389
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100390static const struct snd_soc_dai_ops jz4740_i2s_dai_ops = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000391 .startup = jz4740_i2s_startup,
392 .shutdown = jz4740_i2s_shutdown,
393 .trigger = jz4740_i2s_trigger,
394 .hw_params = jz4740_i2s_hw_params,
395 .set_fmt = jz4740_i2s_set_fmt,
396 .set_sysclk = jz4740_i2s_set_sysclk,
397};
398
399#define JZ4740_I2S_FMTS (SNDRV_PCM_FMTBIT_S8 | \
400 SNDRV_PCM_FMTBIT_S16_LE)
401
402static struct snd_soc_dai_driver jz4740_i2s_dai = {
403 .probe = jz4740_i2s_dai_probe,
404 .remove = jz4740_i2s_dai_remove,
405 .playback = {
406 .channels_min = 1,
407 .channels_max = 2,
408 .rates = SNDRV_PCM_RATE_8000_48000,
409 .formats = JZ4740_I2S_FMTS,
410 },
411 .capture = {
412 .channels_min = 2,
413 .channels_max = 2,
414 .rates = SNDRV_PCM_RATE_8000_48000,
415 .formats = JZ4740_I2S_FMTS,
416 },
417 .symmetric_rates = 1,
418 .ops = &jz4740_i2s_dai_ops,
419 .suspend = jz4740_i2s_suspend,
420 .resume = jz4740_i2s_resume,
421};
422
Kuninori Morimoto29cc15c2013-03-21 03:32:28 -0700423static const struct snd_soc_component_driver jz4740_i2s_component = {
424 .name = "jz4740-i2s",
425};
426
Bill Pembertond6a29e32012-12-07 09:26:24 -0500427static int jz4740_i2s_dev_probe(struct platform_device *pdev)
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200428{
429 struct jz4740_i2s *i2s;
Lars-Peter Clausenb84c9ce2013-12-03 18:53:02 +0100430 struct resource *mem;
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200431 int ret;
432
Lars-Peter Clausenb84c9ce2013-12-03 18:53:02 +0100433 i2s = devm_kzalloc(&pdev->dev, sizeof(*i2s), GFP_KERNEL);
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200434 if (!i2s)
435 return -ENOMEM;
436
Lars-Peter Clausenb84c9ce2013-12-03 18:53:02 +0100437 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
438 i2s->base = devm_ioremap_resource(&pdev->dev, mem);
439 if (IS_ERR(i2s->base))
440 return PTR_ERR(i2s->base);
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200441
Lars-Peter Clausenb84c9ce2013-12-03 18:53:02 +0100442 i2s->phys_base = mem->start;
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200443
Lars-Peter Clausenb84c9ce2013-12-03 18:53:02 +0100444 i2s->clk_aic = devm_clk_get(&pdev->dev, "aic");
445 if (IS_ERR(i2s->clk_aic))
446 return PTR_ERR(i2s->clk_aic);
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200447
Lars-Peter Clausenb84c9ce2013-12-03 18:53:02 +0100448 i2s->clk_i2s = devm_clk_get(&pdev->dev, "i2s");
449 if (IS_ERR(i2s->clk_i2s))
450 return PTR_ERR(i2s->clk_i2s);
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200451
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000452 platform_set_drvdata(pdev, i2s);
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200453
Lars-Peter Clausen0406a402013-12-03 18:53:03 +0100454 ret = devm_snd_soc_register_component(&pdev->dev,
Lars-Peter Clausenb84c9ce2013-12-03 18:53:02 +0100455 &jz4740_i2s_component, &jz4740_i2s_dai, 1);
Lars-Peter Clausen0406a402013-12-03 18:53:03 +0100456 if (ret)
457 return ret;
458
459 return devm_snd_dmaengine_pcm_register(&pdev->dev, NULL,
460 SND_DMAENGINE_PCM_FLAG_COMPAT);
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200461}
462
463static struct platform_driver jz4740_i2s_driver = {
464 .probe = jz4740_i2s_dev_probe,
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200465 .driver = {
466 .name = "jz4740-i2s",
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200467 },
468};
469
Axel Linc32986e2011-11-24 10:13:03 +0800470module_platform_driver(jz4740_i2s_driver);
Lars-Peter Clausen11bd3dd2010-06-19 16:50:37 +0200471
472MODULE_AUTHOR("Lars-Peter Clausen, <lars@metafoo.de>");
473MODULE_DESCRIPTION("Ingenic JZ4740 SoC I2S driver");
474MODULE_LICENSE("GPL");
475MODULE_ALIAS("platform:jz4740-i2s");