blob: 77992e081205619b57e4d8fcea755434a0643b01 [file] [log] [blame]
Magnus Dammd5ed4c22009-04-30 07:02:49 +00001/*
2 * SuperH Timer Support - MTU2
3 *
4 * Copyright (C) 2009 Magnus Damm
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/init.h>
21#include <linux/platform_device.h>
22#include <linux/spinlock.h>
23#include <linux/interrupt.h>
24#include <linux/ioport.h>
25#include <linux/delay.h>
26#include <linux/io.h>
27#include <linux/clk.h>
28#include <linux/irq.h>
29#include <linux/err.h>
30#include <linux/clockchips.h>
Paul Mundt46a12f72009-05-03 17:57:17 +090031#include <linux/sh_timer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Paul Gortmaker7deeab52011-07-03 13:36:22 -040033#include <linux/module.h>
Rafael J. Wysocki57d13372012-03-13 22:40:14 +010034#include <linux/pm_domain.h>
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +020035#include <linux/pm_runtime.h>
Magnus Dammd5ed4c22009-04-30 07:02:49 +000036
37struct sh_mtu2_priv {
38 void __iomem *mapbase;
39 struct clk *clk;
Laurent Pinchart276bee02014-02-17 11:27:49 +010040 int irq;
Magnus Dammd5ed4c22009-04-30 07:02:49 +000041 struct platform_device *pdev;
42 unsigned long rate;
43 unsigned long periodic;
44 struct clock_event_device ced;
45};
46
Paul Mundt50393a92012-05-25 13:38:54 +090047static DEFINE_RAW_SPINLOCK(sh_mtu2_lock);
Magnus Dammd5ed4c22009-04-30 07:02:49 +000048
49#define TSTR -1 /* shared register */
50#define TCR 0 /* channel register */
51#define TMDR 1 /* channel register */
52#define TIOR 2 /* channel register */
53#define TIER 3 /* channel register */
54#define TSR 4 /* channel register */
55#define TCNT 5 /* channel register */
56#define TGR 6 /* channel register */
57
58static unsigned long mtu2_reg_offs[] = {
59 [TCR] = 0,
60 [TMDR] = 1,
61 [TIOR] = 2,
62 [TIER] = 4,
63 [TSR] = 5,
64 [TCNT] = 6,
65 [TGR] = 8,
66};
67
68static inline unsigned long sh_mtu2_read(struct sh_mtu2_priv *p, int reg_nr)
69{
Paul Mundt46a12f72009-05-03 17:57:17 +090070 struct sh_timer_config *cfg = p->pdev->dev.platform_data;
Magnus Dammd5ed4c22009-04-30 07:02:49 +000071 void __iomem *base = p->mapbase;
72 unsigned long offs;
73
74 if (reg_nr == TSTR)
75 return ioread8(base + cfg->channel_offset);
76
77 offs = mtu2_reg_offs[reg_nr];
78
79 if ((reg_nr == TCNT) || (reg_nr == TGR))
80 return ioread16(base + offs);
81 else
82 return ioread8(base + offs);
83}
84
85static inline void sh_mtu2_write(struct sh_mtu2_priv *p, int reg_nr,
86 unsigned long value)
87{
Paul Mundt46a12f72009-05-03 17:57:17 +090088 struct sh_timer_config *cfg = p->pdev->dev.platform_data;
Magnus Dammd5ed4c22009-04-30 07:02:49 +000089 void __iomem *base = p->mapbase;
90 unsigned long offs;
91
92 if (reg_nr == TSTR) {
93 iowrite8(value, base + cfg->channel_offset);
94 return;
95 }
96
97 offs = mtu2_reg_offs[reg_nr];
98
99 if ((reg_nr == TCNT) || (reg_nr == TGR))
100 iowrite16(value, base + offs);
101 else
102 iowrite8(value, base + offs);
103}
104
105static void sh_mtu2_start_stop_ch(struct sh_mtu2_priv *p, int start)
106{
Paul Mundt46a12f72009-05-03 17:57:17 +0900107 struct sh_timer_config *cfg = p->pdev->dev.platform_data;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000108 unsigned long flags, value;
109
110 /* start stop register shared by multiple timer channels */
Paul Mundt50393a92012-05-25 13:38:54 +0900111 raw_spin_lock_irqsave(&sh_mtu2_lock, flags);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000112 value = sh_mtu2_read(p, TSTR);
113
114 if (start)
115 value |= 1 << cfg->timer_bit;
116 else
117 value &= ~(1 << cfg->timer_bit);
118
119 sh_mtu2_write(p, TSTR, value);
Paul Mundt50393a92012-05-25 13:38:54 +0900120 raw_spin_unlock_irqrestore(&sh_mtu2_lock, flags);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000121}
122
123static int sh_mtu2_enable(struct sh_mtu2_priv *p)
124{
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000125 int ret;
126
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200127 pm_runtime_get_sync(&p->pdev->dev);
128 dev_pm_syscore_device(&p->pdev->dev, true);
129
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000130 /* enable clock */
131 ret = clk_enable(p->clk);
132 if (ret) {
Paul Mundt214a6072010-03-10 16:26:25 +0900133 dev_err(&p->pdev->dev, "cannot enable clock\n");
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000134 return ret;
135 }
136
137 /* make sure channel is disabled */
138 sh_mtu2_start_stop_ch(p, 0);
139
140 p->rate = clk_get_rate(p->clk) / 64;
141 p->periodic = (p->rate + HZ/2) / HZ;
142
143 /* "Periodic Counter Operation" */
144 sh_mtu2_write(p, TCR, 0x23); /* TGRA clear, divide clock by 64 */
145 sh_mtu2_write(p, TIOR, 0);
146 sh_mtu2_write(p, TGR, p->periodic);
147 sh_mtu2_write(p, TCNT, 0);
148 sh_mtu2_write(p, TMDR, 0);
149 sh_mtu2_write(p, TIER, 0x01);
150
151 /* enable channel */
152 sh_mtu2_start_stop_ch(p, 1);
153
154 return 0;
155}
156
157static void sh_mtu2_disable(struct sh_mtu2_priv *p)
158{
159 /* disable channel */
160 sh_mtu2_start_stop_ch(p, 0);
161
162 /* stop clock */
163 clk_disable(p->clk);
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200164
165 dev_pm_syscore_device(&p->pdev->dev, false);
166 pm_runtime_put(&p->pdev->dev);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000167}
168
169static irqreturn_t sh_mtu2_interrupt(int irq, void *dev_id)
170{
171 struct sh_mtu2_priv *p = dev_id;
172
173 /* acknowledge interrupt */
174 sh_mtu2_read(p, TSR);
175 sh_mtu2_write(p, TSR, 0xfe);
176
177 /* notify clockevent layer */
178 p->ced.event_handler(&p->ced);
179 return IRQ_HANDLED;
180}
181
182static struct sh_mtu2_priv *ced_to_sh_mtu2(struct clock_event_device *ced)
183{
184 return container_of(ced, struct sh_mtu2_priv, ced);
185}
186
187static void sh_mtu2_clock_event_mode(enum clock_event_mode mode,
188 struct clock_event_device *ced)
189{
190 struct sh_mtu2_priv *p = ced_to_sh_mtu2(ced);
191 int disabled = 0;
192
193 /* deal with old setting first */
194 switch (ced->mode) {
195 case CLOCK_EVT_MODE_PERIODIC:
196 sh_mtu2_disable(p);
197 disabled = 1;
198 break;
199 default:
200 break;
201 }
202
203 switch (mode) {
204 case CLOCK_EVT_MODE_PERIODIC:
Paul Mundt214a6072010-03-10 16:26:25 +0900205 dev_info(&p->pdev->dev, "used for periodic clock events\n");
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000206 sh_mtu2_enable(p);
207 break;
208 case CLOCK_EVT_MODE_UNUSED:
209 if (!disabled)
210 sh_mtu2_disable(p);
211 break;
212 case CLOCK_EVT_MODE_SHUTDOWN:
213 default:
214 break;
215 }
216}
217
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200218static void sh_mtu2_clock_event_suspend(struct clock_event_device *ced)
219{
220 pm_genpd_syscore_poweroff(&ced_to_sh_mtu2(ced)->pdev->dev);
221}
222
223static void sh_mtu2_clock_event_resume(struct clock_event_device *ced)
224{
225 pm_genpd_syscore_poweron(&ced_to_sh_mtu2(ced)->pdev->dev);
226}
227
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000228static void sh_mtu2_register_clockevent(struct sh_mtu2_priv *p,
229 char *name, unsigned long rating)
230{
231 struct clock_event_device *ced = &p->ced;
232 int ret;
233
234 memset(ced, 0, sizeof(*ced));
235
236 ced->name = name;
237 ced->features = CLOCK_EVT_FEAT_PERIODIC;
238 ced->rating = rating;
239 ced->cpumask = cpumask_of(0);
240 ced->set_mode = sh_mtu2_clock_event_mode;
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200241 ced->suspend = sh_mtu2_clock_event_suspend;
242 ced->resume = sh_mtu2_clock_event_resume;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000243
Paul Mundt214a6072010-03-10 16:26:25 +0900244 dev_info(&p->pdev->dev, "used for clock events\n");
Paul Mundtda64c2a2010-02-25 16:37:46 +0900245 clockevents_register_device(ced);
246
Laurent Pinchart276bee02014-02-17 11:27:49 +0100247 ret = request_irq(p->irq, sh_mtu2_interrupt,
248 IRQF_TIMER | IRQF_IRQPOLL | IRQF_NOBALANCING,
249 dev_name(&p->pdev->dev), p);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000250 if (ret) {
Laurent Pinchart276bee02014-02-17 11:27:49 +0100251 dev_err(&p->pdev->dev, "failed to request irq %d\n", p->irq);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000252 return;
253 }
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000254}
255
Paul Mundtd1fcc0a2009-05-03 18:05:42 +0900256static int sh_mtu2_register(struct sh_mtu2_priv *p, char *name,
257 unsigned long clockevent_rating)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000258{
259 if (clockevent_rating)
260 sh_mtu2_register_clockevent(p, name, clockevent_rating);
261
262 return 0;
263}
264
265static int sh_mtu2_setup(struct sh_mtu2_priv *p, struct platform_device *pdev)
266{
Paul Mundt46a12f72009-05-03 17:57:17 +0900267 struct sh_timer_config *cfg = pdev->dev.platform_data;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000268 struct resource *res;
Laurent Pinchart276bee02014-02-17 11:27:49 +0100269 int ret;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000270 ret = -ENXIO;
271
272 memset(p, 0, sizeof(*p));
273 p->pdev = pdev;
274
275 if (!cfg) {
276 dev_err(&p->pdev->dev, "missing platform data\n");
277 goto err0;
278 }
279
280 platform_set_drvdata(pdev, p);
281
282 res = platform_get_resource(p->pdev, IORESOURCE_MEM, 0);
283 if (!res) {
284 dev_err(&p->pdev->dev, "failed to get I/O memory\n");
285 goto err0;
286 }
287
Laurent Pinchart276bee02014-02-17 11:27:49 +0100288 p->irq = platform_get_irq(p->pdev, 0);
289 if (p->irq < 0) {
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000290 dev_err(&p->pdev->dev, "failed to get irq\n");
291 goto err0;
292 }
293
294 /* map memory, let mapbase point to our channel */
295 p->mapbase = ioremap_nocache(res->start, resource_size(res));
296 if (p->mapbase == NULL) {
Paul Mundt214a6072010-03-10 16:26:25 +0900297 dev_err(&p->pdev->dev, "failed to remap I/O memory\n");
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000298 goto err0;
299 }
300
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000301 /* get hold of clock */
Paul Mundtc2a25e82010-03-29 16:55:43 +0900302 p->clk = clk_get(&p->pdev->dev, "mtu2_fck");
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000303 if (IS_ERR(p->clk)) {
Magnus Damm03ff8582010-10-13 07:36:38 +0000304 dev_err(&p->pdev->dev, "cannot get clock\n");
305 ret = PTR_ERR(p->clk);
306 goto err1;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000307 }
308
Laurent Pinchartbd754932013-11-08 11:07:59 +0100309 ret = clk_prepare(p->clk);
Laurent Pincharta4a5fc32013-11-08 11:07:59 +0100310 if (ret < 0)
311 goto err2;
312
Laurent Pinchartbd754932013-11-08 11:07:59 +0100313 ret = sh_mtu2_register(p, (char *)dev_name(&p->pdev->dev),
314 cfg->clockevent_rating);
315 if (ret < 0)
316 goto err3;
Laurent Pincharta4a5fc32013-11-08 11:07:59 +0100317
Laurent Pinchartbd754932013-11-08 11:07:59 +0100318 return 0;
319 err3:
320 clk_unprepare(p->clk);
Laurent Pincharta4a5fc32013-11-08 11:07:59 +0100321 err2:
322 clk_put(p->clk);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000323 err1:
324 iounmap(p->mapbase);
325 err0:
326 return ret;
327}
328
Greg Kroah-Hartman18505142012-12-21 15:11:38 -0800329static int sh_mtu2_probe(struct platform_device *pdev)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000330{
331 struct sh_mtu2_priv *p = platform_get_drvdata(pdev);
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200332 struct sh_timer_config *cfg = pdev->dev.platform_data;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000333 int ret;
334
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200335 if (!is_early_platform_device(pdev)) {
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200336 pm_runtime_set_active(&pdev->dev);
337 pm_runtime_enable(&pdev->dev);
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200338 }
Rafael J. Wysocki57d13372012-03-13 22:40:14 +0100339
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000340 if (p) {
Paul Mundt214a6072010-03-10 16:26:25 +0900341 dev_info(&pdev->dev, "kept as earlytimer\n");
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200342 goto out;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000343 }
344
345 p = kmalloc(sizeof(*p), GFP_KERNEL);
346 if (p == NULL) {
347 dev_err(&pdev->dev, "failed to allocate driver data\n");
348 return -ENOMEM;
349 }
350
351 ret = sh_mtu2_setup(p, pdev);
352 if (ret) {
353 kfree(p);
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200354 pm_runtime_idle(&pdev->dev);
355 return ret;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000356 }
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200357 if (is_early_platform_device(pdev))
358 return 0;
359
360 out:
361 if (cfg->clockevent_rating)
362 pm_runtime_irq_safe(&pdev->dev);
363 else
364 pm_runtime_idle(&pdev->dev);
365
366 return 0;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000367}
368
Greg Kroah-Hartman18505142012-12-21 15:11:38 -0800369static int sh_mtu2_remove(struct platform_device *pdev)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000370{
371 return -EBUSY; /* cannot unregister clockevent */
372}
373
374static struct platform_driver sh_mtu2_device_driver = {
375 .probe = sh_mtu2_probe,
Greg Kroah-Hartman18505142012-12-21 15:11:38 -0800376 .remove = sh_mtu2_remove,
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000377 .driver = {
378 .name = "sh_mtu2",
379 }
380};
381
382static int __init sh_mtu2_init(void)
383{
384 return platform_driver_register(&sh_mtu2_device_driver);
385}
386
387static void __exit sh_mtu2_exit(void)
388{
389 platform_driver_unregister(&sh_mtu2_device_driver);
390}
391
392early_platform_init("earlytimer", &sh_mtu2_device_driver);
Simon Horman342896a2013-03-05 15:40:42 +0900393subsys_initcall(sh_mtu2_init);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000394module_exit(sh_mtu2_exit);
395
396MODULE_AUTHOR("Magnus Damm");
397MODULE_DESCRIPTION("SuperH MTU2 Timer Driver");
398MODULE_LICENSE("GPL v2");