blob: a5c769b1c65b9dbd0a34f381ee603f447421ba5e [file] [log] [blame]
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +00001/*
2 * Copyright (C) 2014 Linaro Ltd. <ard.biesheuvel@linaro.org>
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9#ifndef __ASM_CPUFEATURE_H
10#define __ASM_CPUFEATURE_H
11
12#include <asm/hwcap.h>
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +010013#include <asm/sysreg.h>
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000014
15/*
16 * In the arm64 world (as in the ARM world), elf_hwcap is used both internally
17 * in the kernel and for user space to keep track of which optional features
18 * are supported by the current system. So let's map feature 'x' to HWCAP_x.
19 * Note that HWCAP_x constants are bit fields so we need to take the log.
20 */
21
22#define MAX_CPU_FEATURES (8 * sizeof(elf_hwcap))
23#define cpu_feature(x) ilog2(HWCAP_ ## x)
24
Andre Przywara5afaa1f2014-11-14 15:54:11 +000025#define ARM64_WORKAROUND_CLEAN_CACHE 0
26#define ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE 1
Will Deacon905e8c52015-03-23 19:07:02 +000027#define ARM64_WORKAROUND_845719 2
Marc Zyngier94a9e042015-06-12 12:06:36 +010028#define ARM64_HAS_SYSREG_GIC_CPUIF 3
James Morse338d4f42015-07-22 19:05:54 +010029#define ARM64_HAS_PAN 4
Will Deaconc739dc82015-07-27 14:11:55 +010030#define ARM64_HAS_LSE_ATOMICS 5
Robert Richter6d4e11c2015-09-21 22:58:35 +020031#define ARM64_WORKAROUND_CAVIUM_23154 6
Marc Zyngier498cd5c2015-11-16 10:28:18 +000032#define ARM64_WORKAROUND_834220 7
Marc Zyngierd88701b2015-01-29 11:24:05 +000033/* #define ARM64_HAS_NO_HW_PREFETCH 8 */
34/* #define ARM64_HAS_UAO 9 */
35/* #define ARM64_ALT_PAN_NOT_UAO 10 */
36#define ARM64_HAS_VIRT_HOST_EXTN 11
Andre Przywara301bcfa2014-11-14 15:54:10 +000037
Marc Zyngierd88701b2015-01-29 11:24:05 +000038#define ARM64_NCAPS 12
Andre Przywara301bcfa2014-11-14 15:54:10 +000039
40#ifndef __ASSEMBLY__
Andre Przywara930da092014-11-14 15:54:07 +000041
Will Deacon144e9692015-04-30 18:55:50 +010042#include <linux/kernel.h>
43
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010044/* CPU feature register tracking */
45enum ftr_type {
46 FTR_EXACT, /* Use a predefined safe value */
47 FTR_LOWER_SAFE, /* Smaller value is safe */
48 FTR_HIGHER_SAFE,/* Bigger value is safe */
49};
50
51#define FTR_STRICT true /* SANITY check strict matching required */
52#define FTR_NONSTRICT false /* SANITY check ignored */
53
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000054#define FTR_SIGNED true /* Value should be treated as signed */
55#define FTR_UNSIGNED false /* Value should be treated as unsigned */
56
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010057struct arm64_ftr_bits {
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000058 bool sign; /* Value is signed ? */
59 bool strict; /* CPU Sanity check: strict matching required ? */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010060 enum ftr_type type;
61 u8 shift;
62 u8 width;
63 s64 safe_val; /* safe value for discrete features */
64};
65
66/*
67 * @arm64_ftr_reg - Feature register
68 * @strict_mask Bits which should match across all CPUs for sanity.
69 * @sys_val Safe value across the CPUs (system view)
70 */
71struct arm64_ftr_reg {
72 u32 sys_id;
73 const char *name;
74 u64 strict_mask;
75 u64 sys_val;
76 struct arm64_ftr_bits *ftr_bits;
77};
78
Marc Zyngier359b7062015-03-27 13:09:23 +000079struct arm64_cpu_capabilities {
80 const char *desc;
81 u16 capability;
82 bool (*matches)(const struct arm64_cpu_capabilities *);
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +010083 void (*enable)(void *); /* Called on all active CPUs */
Marc Zyngier359b7062015-03-27 13:09:23 +000084 union {
85 struct { /* To be used for erratum handling only */
86 u32 midr_model;
87 u32 midr_range_min, midr_range_max;
88 };
Marc Zyngier94a9e042015-06-12 12:06:36 +010089
90 struct { /* Feature register checking */
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +010091 u32 sys_reg;
James Morse18ffa042015-07-21 13:23:29 +010092 int field_pos;
93 int min_field_value;
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +010094 int hwcap_type;
95 unsigned long hwcap;
Marc Zyngier94a9e042015-06-12 12:06:36 +010096 };
Marc Zyngier359b7062015-03-27 13:09:23 +000097 };
98};
99
Fabio Estevam06f9eb82014-12-04 01:17:01 +0000100extern DECLARE_BITMAP(cpu_hwcaps, ARM64_NCAPS);
Andre Przywara930da092014-11-14 15:54:07 +0000101
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000102static inline bool cpu_have_feature(unsigned int num)
103{
104 return elf_hwcap & (1UL << num);
105}
106
Andre Przywara930da092014-11-14 15:54:07 +0000107static inline bool cpus_have_cap(unsigned int num)
108{
Fabio Estevam06f9eb82014-12-04 01:17:01 +0000109 if (num >= ARM64_NCAPS)
Andre Przywara930da092014-11-14 15:54:07 +0000110 return false;
111 return test_bit(num, cpu_hwcaps);
112}
113
114static inline void cpus_set_cap(unsigned int num)
115{
Fabio Estevam06f9eb82014-12-04 01:17:01 +0000116 if (num >= ARM64_NCAPS)
Andre Przywara930da092014-11-14 15:54:07 +0000117 pr_warn("Attempt to set an illegal CPU capability (%d >= %d)\n",
Fabio Estevam06f9eb82014-12-04 01:17:01 +0000118 num, ARM64_NCAPS);
Andre Przywara930da092014-11-14 15:54:07 +0000119 else
120 __set_bit(num, cpu_hwcaps);
121}
122
Suzuki K. Poulosece98a672015-10-19 14:24:44 +0100123static inline int __attribute_const__
124cpuid_feature_extract_field_width(u64 features, int field, int width)
James Morse79b0e092015-07-21 13:23:26 +0100125{
Suzuki K. Poulosece98a672015-10-19 14:24:44 +0100126 return (s64)(features << (64 - width - field)) >> (64 - width);
James Morse79b0e092015-07-21 13:23:26 +0100127}
128
Suzuki K. Poulosece98a672015-10-19 14:24:44 +0100129static inline int __attribute_const__
130cpuid_feature_extract_field(u64 features, int field)
131{
132 return cpuid_feature_extract_field_width(features, field, 4);
James Morse79b0e092015-07-21 13:23:26 +0100133}
James Morse79b0e092015-07-21 13:23:26 +0100134
Suzuki K. Poulosed2118272015-11-18 17:08:56 +0000135static inline unsigned int __attribute_const__
136cpuid_feature_extract_unsigned_field_width(u64 features, int field, int width)
137{
138 return (u64)(features << (64 - width - field)) >> (64 - width);
139}
140
141static inline unsigned int __attribute_const__
142cpuid_feature_extract_unsigned_field(u64 features, int field)
143{
144 return cpuid_feature_extract_unsigned_field_width(features, field, 4);
145}
146
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100147static inline u64 arm64_ftr_mask(struct arm64_ftr_bits *ftrp)
148{
149 return (u64)GENMASK(ftrp->shift + ftrp->width - 1, ftrp->shift);
150}
151
152static inline s64 arm64_ftr_value(struct arm64_ftr_bits *ftrp, u64 val)
153{
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +0000154 return ftrp->sign ?
155 cpuid_feature_extract_field_width(val, ftrp->shift, ftrp->width) :
156 cpuid_feature_extract_unsigned_field_width(val, ftrp->shift, ftrp->width);
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100157}
158
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100159static inline bool id_aa64mmfr0_mixed_endian_el0(u64 mmfr0)
160{
161 return cpuid_feature_extract_field(mmfr0, ID_AA64MMFR0_BIGENDEL_SHIFT) == 0x1 ||
162 cpuid_feature_extract_field(mmfr0, ID_AA64MMFR0_BIGENDEL0_SHIFT) == 0x1;
163}
164
Suzuki K. Poulose3a755782015-10-19 14:24:39 +0100165void __init setup_cpu_features(void);
Andre Przywarae116a372014-11-14 15:54:09 +0000166
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +0100167void update_cpu_capabilities(const struct arm64_cpu_capabilities *caps,
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000168 const char *info);
169void check_local_cpu_errata(void);
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +0100170
171#ifdef CONFIG_HOTPLUG_CPU
172void verify_local_cpu_capabilities(void);
173#else
174static inline void verify_local_cpu_capabilities(void)
175{
176}
177#endif
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000178
Suzuki K. Pouloseb3f15372015-10-19 14:24:47 +0100179u64 read_system_reg(u32 id);
180
Suzuki K. Poulosec1e86562015-10-19 14:24:48 +0100181static inline bool cpu_supports_mixed_endian_el0(void)
182{
183 return id_aa64mmfr0_mixed_endian_el0(read_cpuid(ID_AA64MMFR0_EL1));
184}
185
186static inline bool system_supports_mixed_endian_el0(void)
187{
188 return id_aa64mmfr0_mixed_endian_el0(read_system_reg(SYS_ID_AA64MMFR0_EL1));
189}
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000190
191#endif /* __ASSEMBLY__ */
192
193#endif