blob: f493c6403af54169fd497b4572a2748df2cdc0e8 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <ttm/ttm_bo_api.h>
33#include <ttm/ttm_bo_driver.h>
34#include <ttm/ttm_placement.h>
35#include <ttm/ttm_module.h>
Pauli Nieminen8d7cddc2010-04-01 12:44:59 +000036#include <ttm/ttm_page_alloc.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020037#include <drm/drmP.h>
38#include <drm/radeon_drm.h>
Dave Airliefa8a1232009-08-26 13:13:37 +100039#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041#include "radeon_reg.h"
42#include "radeon.h"
43
44#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
45
Dave Airliefa8a1232009-08-26 13:13:37 +100046static int radeon_ttm_debugfs_init(struct radeon_device *rdev);
47
Jerome Glisse771fe6b2009-06-05 14:42:42 +020048static struct radeon_device *radeon_get_rdev(struct ttm_bo_device *bdev)
49{
50 struct radeon_mman *mman;
51 struct radeon_device *rdev;
52
53 mman = container_of(bdev, struct radeon_mman, bdev);
54 rdev = container_of(mman, struct radeon_device, mman);
55 return rdev;
56}
57
58
59/*
60 * Global memory.
61 */
Dave Airlieba4420c2010-03-09 10:56:52 +100062static int radeon_ttm_mem_global_init(struct drm_global_reference *ref)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063{
64 return ttm_mem_global_init(ref->object);
65}
66
Dave Airlieba4420c2010-03-09 10:56:52 +100067static void radeon_ttm_mem_global_release(struct drm_global_reference *ref)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020068{
69 ttm_mem_global_release(ref->object);
70}
71
72static int radeon_ttm_global_init(struct radeon_device *rdev)
73{
Dave Airlieba4420c2010-03-09 10:56:52 +100074 struct drm_global_reference *global_ref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075 int r;
76
77 rdev->mman.mem_global_referenced = false;
78 global_ref = &rdev->mman.mem_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +100079 global_ref->global_type = DRM_GLOBAL_TTM_MEM;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020080 global_ref->size = sizeof(struct ttm_mem_global);
81 global_ref->init = &radeon_ttm_mem_global_init;
82 global_ref->release = &radeon_ttm_mem_global_release;
Dave Airlieba4420c2010-03-09 10:56:52 +100083 r = drm_global_item_ref(global_ref);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020084 if (r != 0) {
Thomas Hellstroma987fca2009-08-18 16:51:56 +020085 DRM_ERROR("Failed setting up TTM memory accounting "
86 "subsystem.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +020087 return r;
88 }
Thomas Hellstroma987fca2009-08-18 16:51:56 +020089
90 rdev->mman.bo_global_ref.mem_glob =
91 rdev->mman.mem_global_ref.object;
92 global_ref = &rdev->mman.bo_global_ref.ref;
Dave Airlieba4420c2010-03-09 10:56:52 +100093 global_ref->global_type = DRM_GLOBAL_TTM_BO;
Thomas Hellstrom7f5f4db2009-08-20 10:29:08 +020094 global_ref->size = sizeof(struct ttm_bo_global);
Thomas Hellstroma987fca2009-08-18 16:51:56 +020095 global_ref->init = &ttm_bo_global_init;
96 global_ref->release = &ttm_bo_global_release;
Dave Airlieba4420c2010-03-09 10:56:52 +100097 r = drm_global_item_ref(global_ref);
Thomas Hellstroma987fca2009-08-18 16:51:56 +020098 if (r != 0) {
99 DRM_ERROR("Failed setting up TTM BO subsystem.\n");
Dave Airlieba4420c2010-03-09 10:56:52 +1000100 drm_global_item_unref(&rdev->mman.mem_global_ref);
Thomas Hellstroma987fca2009-08-18 16:51:56 +0200101 return r;
102 }
103
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200104 rdev->mman.mem_global_referenced = true;
105 return 0;
106}
107
108static void radeon_ttm_global_fini(struct radeon_device *rdev)
109{
110 if (rdev->mman.mem_global_referenced) {
Dave Airlieba4420c2010-03-09 10:56:52 +1000111 drm_global_item_unref(&rdev->mman.bo_global_ref.ref);
112 drm_global_item_unref(&rdev->mman.mem_global_ref);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200113 rdev->mman.mem_global_referenced = false;
114 }
115}
116
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200117static int radeon_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
118{
119 return 0;
120}
121
122static int radeon_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
123 struct ttm_mem_type_manager *man)
124{
125 struct radeon_device *rdev;
126
127 rdev = radeon_get_rdev(bdev);
128
129 switch (type) {
130 case TTM_PL_SYSTEM:
131 /* System memory */
132 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
133 man->available_caching = TTM_PL_MASK_CACHING;
134 man->default_caching = TTM_PL_FLAG_CACHED;
135 break;
136 case TTM_PL_TT:
Ben Skeggsd961db72010-08-05 10:48:18 +1000137 man->func = &ttm_bo_manager_func;
Jerome Glissed594e462010-02-17 21:54:29 +0000138 man->gpu_offset = rdev->mc.gtt_start;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200139 man->available_caching = TTM_PL_MASK_CACHING;
140 man->default_caching = TTM_PL_FLAG_CACHED;
Michel Dänzer55c93272009-06-15 16:56:11 +0200141 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200142#if __OS_HAS_AGP
143 if (rdev->flags & RADEON_IS_AGP) {
144 if (!(drm_core_has_AGP(rdev->ddev) && rdev->ddev->agp)) {
145 DRM_ERROR("AGP is not enabled for memory type %u\n",
146 (unsigned)type);
147 return -EINVAL;
148 }
Michel Dänzer55c93272009-06-15 16:56:11 +0200149 if (!rdev->ddev->agp->cant_use_aperture)
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200150 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200151 man->available_caching = TTM_PL_FLAG_UNCACHED |
152 TTM_PL_FLAG_WC;
153 man->default_caching = TTM_PL_FLAG_WC;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200154 }
Jerome Glisse0c321c72010-04-07 10:21:27 +0000155#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200156 break;
157 case TTM_PL_VRAM:
158 /* "On-card" video ram */
Ben Skeggsd961db72010-08-05 10:48:18 +1000159 man->func = &ttm_bo_manager_func;
Jerome Glissed594e462010-02-17 21:54:29 +0000160 man->gpu_offset = rdev->mc.vram_start;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200161 man->flags = TTM_MEMTYPE_FLAG_FIXED |
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200162 TTM_MEMTYPE_FLAG_MAPPABLE;
163 man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
164 man->default_caching = TTM_PL_FLAG_WC;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200165 break;
166 default:
167 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
168 return -EINVAL;
169 }
170 return 0;
171}
172
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100173static void radeon_evict_flags(struct ttm_buffer_object *bo,
174 struct ttm_placement *placement)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200175{
Jerome Glissed03d8582009-12-14 21:02:09 +0100176 struct radeon_bo *rbo;
177 static u32 placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
178
179 if (!radeon_ttm_bo_is_radeon_bo(bo)) {
180 placement->fpfn = 0;
181 placement->lpfn = 0;
182 placement->placement = &placements;
183 placement->busy_placement = &placements;
184 placement->num_placement = 1;
185 placement->num_busy_placement = 1;
186 return;
187 }
188 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200189 switch (bo->mem.mem_type) {
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100190 case TTM_PL_VRAM:
Christian Könige32eb502011-10-23 12:56:27 +0200191 if (rbo->rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready == false)
Dave Airlie9270eb12010-01-13 09:21:49 +1000192 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
193 else
194 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_GTT);
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100195 break;
196 case TTM_PL_TT:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200197 default:
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100198 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200199 }
Jerome Glisseeaa5fd12009-12-09 21:57:37 +0100200 *placement = rbo->placement;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200201}
202
203static int radeon_verify_access(struct ttm_buffer_object *bo, struct file *filp)
204{
205 return 0;
206}
207
208static void radeon_move_null(struct ttm_buffer_object *bo,
209 struct ttm_mem_reg *new_mem)
210{
211 struct ttm_mem_reg *old_mem = &bo->mem;
212
213 BUG_ON(old_mem->mm_node != NULL);
214 *old_mem = *new_mem;
215 new_mem->mm_node = NULL;
216}
217
218static int radeon_move_blit(struct ttm_buffer_object *bo,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000219 bool evict, int no_wait_reserve, bool no_wait_gpu,
220 struct ttm_mem_reg *new_mem,
221 struct ttm_mem_reg *old_mem)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200222{
223 struct radeon_device *rdev;
224 uint64_t old_start, new_start;
225 struct radeon_fence *fence;
Alex Deucher3000bf32012-01-05 22:11:07 -0500226 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200227
228 rdev = radeon_get_rdev(bo->bdev);
Alex Deucher27cd7762012-02-23 17:53:42 -0500229 r = radeon_fence_create(rdev, &fence, radeon_copy_ring_index(rdev));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200230 if (unlikely(r)) {
231 return r;
232 }
Ben Skeggsd961db72010-08-05 10:48:18 +1000233 old_start = old_mem->start << PAGE_SHIFT;
234 new_start = new_mem->start << PAGE_SHIFT;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200235
236 switch (old_mem->mem_type) {
237 case TTM_PL_VRAM:
Jerome Glissed594e462010-02-17 21:54:29 +0000238 old_start += rdev->mc.vram_start;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200239 break;
240 case TTM_PL_TT:
Jerome Glissed594e462010-02-17 21:54:29 +0000241 old_start += rdev->mc.gtt_start;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200242 break;
243 default:
244 DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
245 return -EINVAL;
246 }
247 switch (new_mem->mem_type) {
248 case TTM_PL_VRAM:
Jerome Glissed594e462010-02-17 21:54:29 +0000249 new_start += rdev->mc.vram_start;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200250 break;
251 case TTM_PL_TT:
Jerome Glissed594e462010-02-17 21:54:29 +0000252 new_start += rdev->mc.gtt_start;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200253 break;
254 default:
255 DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
256 return -EINVAL;
257 }
Alex Deucher27cd7762012-02-23 17:53:42 -0500258 if (!rdev->ring[radeon_copy_ring_index(rdev)].ready) {
Alex Deucher3000bf32012-01-05 22:11:07 -0500259 DRM_ERROR("Trying to move memory with ring turned off.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200260 return -EINVAL;
261 }
Alex Deucher003cefe2011-09-16 12:04:08 -0400262
263 BUILD_BUG_ON((PAGE_SIZE % RADEON_GPU_PAGE_SIZE) != 0);
264
Alex Deucher3000bf32012-01-05 22:11:07 -0500265 /* sync other rings */
266 if (rdev->family >= CHIP_R600) {
267 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
268 /* no need to sync to our own or unused rings */
Alex Deucher27cd7762012-02-23 17:53:42 -0500269 if (i == radeon_copy_ring_index(rdev) || !rdev->ring[i].ready)
Alex Deucher3000bf32012-01-05 22:11:07 -0500270 continue;
271
272 if (!fence->semaphore) {
273 r = radeon_semaphore_create(rdev, &fence->semaphore);
274 /* FIXME: handle semaphore error */
275 if (r)
276 continue;
277 }
278
279 r = radeon_ring_lock(rdev, &rdev->ring[i], 3);
280 /* FIXME: handle ring lock error */
281 if (r)
282 continue;
283 radeon_semaphore_emit_signal(rdev, i, fence->semaphore);
284 radeon_ring_unlock_commit(rdev, &rdev->ring[i]);
285
Alex Deucher27cd7762012-02-23 17:53:42 -0500286 r = radeon_ring_lock(rdev, &rdev->ring[radeon_copy_ring_index(rdev)], 3);
Alex Deucher3000bf32012-01-05 22:11:07 -0500287 /* FIXME: handle ring lock error */
288 if (r)
289 continue;
Alex Deucher27cd7762012-02-23 17:53:42 -0500290 radeon_semaphore_emit_wait(rdev, radeon_copy_ring_index(rdev), fence->semaphore);
291 radeon_ring_unlock_commit(rdev, &rdev->ring[radeon_copy_ring_index(rdev)]);
Alex Deucher3000bf32012-01-05 22:11:07 -0500292 }
293 }
294
Alex Deucher003cefe2011-09-16 12:04:08 -0400295 r = radeon_copy(rdev, old_start, new_start,
296 new_mem->num_pages * (PAGE_SIZE / RADEON_GPU_PAGE_SIZE), /* GPU pages */
297 fence);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200298 /* FIXME: handle copy error */
299 r = ttm_bo_move_accel_cleanup(bo, (void *)fence, NULL,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000300 evict, no_wait_reserve, no_wait_gpu, new_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200301 radeon_fence_unref(&fence);
302 return r;
303}
304
305static int radeon_move_vram_ram(struct ttm_buffer_object *bo,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000306 bool evict, bool interruptible,
307 bool no_wait_reserve, bool no_wait_gpu,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200308 struct ttm_mem_reg *new_mem)
309{
310 struct radeon_device *rdev;
311 struct ttm_mem_reg *old_mem = &bo->mem;
312 struct ttm_mem_reg tmp_mem;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100313 u32 placements;
314 struct ttm_placement placement;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200315 int r;
316
317 rdev = radeon_get_rdev(bo->bdev);
318 tmp_mem = *new_mem;
319 tmp_mem.mm_node = NULL;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100320 placement.fpfn = 0;
321 placement.lpfn = 0;
322 placement.num_placement = 1;
323 placement.placement = &placements;
324 placement.num_busy_placement = 1;
325 placement.busy_placement = &placements;
326 placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
327 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000328 interruptible, no_wait_reserve, no_wait_gpu);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200329 if (unlikely(r)) {
330 return r;
331 }
Dave Airliedf67bed2009-10-30 13:31:26 +1000332
333 r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
334 if (unlikely(r)) {
335 goto out_cleanup;
336 }
337
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200338 r = ttm_tt_bind(bo->ttm, &tmp_mem);
339 if (unlikely(r)) {
340 goto out_cleanup;
341 }
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000342 r = radeon_move_blit(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem, old_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200343 if (unlikely(r)) {
344 goto out_cleanup;
345 }
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000346 r = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, new_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200347out_cleanup:
Ben Skeggs42311ff2010-08-04 12:07:08 +1000348 ttm_bo_mem_put(bo, &tmp_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200349 return r;
350}
351
352static int radeon_move_ram_vram(struct ttm_buffer_object *bo,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000353 bool evict, bool interruptible,
354 bool no_wait_reserve, bool no_wait_gpu,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200355 struct ttm_mem_reg *new_mem)
356{
357 struct radeon_device *rdev;
358 struct ttm_mem_reg *old_mem = &bo->mem;
359 struct ttm_mem_reg tmp_mem;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100360 struct ttm_placement placement;
361 u32 placements;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200362 int r;
363
364 rdev = radeon_get_rdev(bo->bdev);
365 tmp_mem = *new_mem;
366 tmp_mem.mm_node = NULL;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100367 placement.fpfn = 0;
368 placement.lpfn = 0;
369 placement.num_placement = 1;
370 placement.placement = &placements;
371 placement.num_busy_placement = 1;
372 placement.busy_placement = &placements;
373 placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000374 r = ttm_bo_mem_space(bo, &placement, &tmp_mem, interruptible, no_wait_reserve, no_wait_gpu);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200375 if (unlikely(r)) {
376 return r;
377 }
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000378 r = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200379 if (unlikely(r)) {
380 goto out_cleanup;
381 }
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000382 r = radeon_move_blit(bo, true, no_wait_reserve, no_wait_gpu, new_mem, old_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200383 if (unlikely(r)) {
384 goto out_cleanup;
385 }
386out_cleanup:
Ben Skeggs42311ff2010-08-04 12:07:08 +1000387 ttm_bo_mem_put(bo, &tmp_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200388 return r;
389}
390
391static int radeon_bo_move(struct ttm_buffer_object *bo,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000392 bool evict, bool interruptible,
393 bool no_wait_reserve, bool no_wait_gpu,
394 struct ttm_mem_reg *new_mem)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200395{
396 struct radeon_device *rdev;
397 struct ttm_mem_reg *old_mem = &bo->mem;
398 int r;
399
400 rdev = radeon_get_rdev(bo->bdev);
401 if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
402 radeon_move_null(bo, new_mem);
403 return 0;
404 }
405 if ((old_mem->mem_type == TTM_PL_TT &&
406 new_mem->mem_type == TTM_PL_SYSTEM) ||
407 (old_mem->mem_type == TTM_PL_SYSTEM &&
408 new_mem->mem_type == TTM_PL_TT)) {
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200409 /* bind is enough */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200410 radeon_move_null(bo, new_mem);
411 return 0;
412 }
Alex Deucher27cd7762012-02-23 17:53:42 -0500413 if (!rdev->ring[radeon_copy_ring_index(rdev)].ready ||
414 rdev->asic->copy.copy == NULL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200415 /* use memcpy */
Michel Dänzer1ab2e102009-07-28 12:30:56 +0200416 goto memcpy;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200417 }
418
419 if (old_mem->mem_type == TTM_PL_VRAM &&
420 new_mem->mem_type == TTM_PL_SYSTEM) {
Michel Dänzer1ab2e102009-07-28 12:30:56 +0200421 r = radeon_move_vram_ram(bo, evict, interruptible,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000422 no_wait_reserve, no_wait_gpu, new_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200423 } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
424 new_mem->mem_type == TTM_PL_VRAM) {
Michel Dänzer1ab2e102009-07-28 12:30:56 +0200425 r = radeon_move_ram_vram(bo, evict, interruptible,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000426 no_wait_reserve, no_wait_gpu, new_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200427 } else {
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000428 r = radeon_move_blit(bo, evict, no_wait_reserve, no_wait_gpu, new_mem, old_mem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200429 }
Michel Dänzer1ab2e102009-07-28 12:30:56 +0200430
431 if (r) {
432memcpy:
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000433 r = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
Michel Dänzer1ab2e102009-07-28 12:30:56 +0200434 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200435 return r;
436}
437
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200438static int radeon_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
439{
440 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
441 struct radeon_device *rdev = radeon_get_rdev(bdev);
442
443 mem->bus.addr = NULL;
444 mem->bus.offset = 0;
445 mem->bus.size = mem->num_pages << PAGE_SHIFT;
446 mem->bus.base = 0;
447 mem->bus.is_iomem = false;
448 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
449 return -EINVAL;
450 switch (mem->mem_type) {
451 case TTM_PL_SYSTEM:
452 /* system memory */
453 return 0;
454 case TTM_PL_TT:
455#if __OS_HAS_AGP
456 if (rdev->flags & RADEON_IS_AGP) {
457 /* RADEON_IS_AGP is set only if AGP is active */
Ben Skeggsd961db72010-08-05 10:48:18 +1000458 mem->bus.offset = mem->start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200459 mem->bus.base = rdev->mc.agp_base;
Michel Dänzer365048f2010-05-19 12:46:22 +0200460 mem->bus.is_iomem = !rdev->ddev->agp->cant_use_aperture;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200461 }
462#endif
463 break;
464 case TTM_PL_VRAM:
Ben Skeggsd961db72010-08-05 10:48:18 +1000465 mem->bus.offset = mem->start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200466 /* check if it's visible */
467 if ((mem->bus.offset + mem->bus.size) > rdev->mc.visible_vram_size)
468 return -EINVAL;
469 mem->bus.base = rdev->mc.aper_base;
470 mem->bus.is_iomem = true;
Jay Estabrookffb57c42011-07-06 23:57:13 +0000471#ifdef __alpha__
472 /*
473 * Alpha: use bus.addr to hold the ioremap() return,
474 * so we can modify bus.base below.
475 */
476 if (mem->placement & TTM_PL_FLAG_WC)
477 mem->bus.addr =
478 ioremap_wc(mem->bus.base + mem->bus.offset,
479 mem->bus.size);
480 else
481 mem->bus.addr =
482 ioremap_nocache(mem->bus.base + mem->bus.offset,
483 mem->bus.size);
484
485 /*
486 * Alpha: Use just the bus offset plus
487 * the hose/domain memory base for bus.base.
488 * It then can be used to build PTEs for VRAM
489 * access, as done in ttm_bo_vm_fault().
490 */
491 mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
492 rdev->ddev->hose->dense_mem_base;
493#endif
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200494 break;
495 default:
496 return -EINVAL;
497 }
498 return 0;
499}
500
501static void radeon_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
502{
503}
504
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200505static int radeon_sync_obj_wait(void *sync_obj, void *sync_arg,
506 bool lazy, bool interruptible)
507{
508 return radeon_fence_wait((struct radeon_fence *)sync_obj, interruptible);
509}
510
511static int radeon_sync_obj_flush(void *sync_obj, void *sync_arg)
512{
513 return 0;
514}
515
516static void radeon_sync_obj_unref(void **sync_obj)
517{
518 radeon_fence_unref((struct radeon_fence **)sync_obj);
519}
520
521static void *radeon_sync_obj_ref(void *sync_obj)
522{
523 return radeon_fence_ref((struct radeon_fence *)sync_obj);
524}
525
526static bool radeon_sync_obj_signaled(void *sync_obj, void *sync_arg)
527{
528 return radeon_fence_signaled((struct radeon_fence *)sync_obj);
529}
530
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400531/*
532 * TTM backend functions.
533 */
534struct radeon_ttm_tt {
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500535 struct ttm_dma_tt ttm;
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400536 struct radeon_device *rdev;
537 u64 offset;
538};
539
540static int radeon_ttm_backend_bind(struct ttm_tt *ttm,
541 struct ttm_mem_reg *bo_mem)
542{
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500543 struct radeon_ttm_tt *gtt = (void*)ttm;
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400544 int r;
545
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400546 gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT);
547 if (!ttm->num_pages) {
548 WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
549 ttm->num_pages, bo_mem, ttm);
550 }
551 r = radeon_gart_bind(gtt->rdev, gtt->offset,
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500552 ttm->num_pages, ttm->pages, gtt->ttm.dma_address);
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400553 if (r) {
554 DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
555 ttm->num_pages, (unsigned)gtt->offset);
556 return r;
557 }
558 return 0;
559}
560
561static int radeon_ttm_backend_unbind(struct ttm_tt *ttm)
562{
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500563 struct radeon_ttm_tt *gtt = (void *)ttm;
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400564
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400565 radeon_gart_unbind(gtt->rdev, gtt->offset, ttm->num_pages);
566 return 0;
567}
568
569static void radeon_ttm_backend_destroy(struct ttm_tt *ttm)
570{
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500571 struct radeon_ttm_tt *gtt = (void *)ttm;
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400572
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500573 ttm_dma_tt_fini(&gtt->ttm);
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400574 kfree(gtt);
575}
576
577static struct ttm_backend_func radeon_backend_func = {
578 .bind = &radeon_ttm_backend_bind,
579 .unbind = &radeon_ttm_backend_unbind,
580 .destroy = &radeon_ttm_backend_destroy,
581};
582
583struct ttm_tt *radeon_ttm_tt_create(struct ttm_bo_device *bdev,
584 unsigned long size, uint32_t page_flags,
585 struct page *dummy_read_page)
586{
587 struct radeon_device *rdev;
588 struct radeon_ttm_tt *gtt;
589
590 rdev = radeon_get_rdev(bdev);
591#if __OS_HAS_AGP
592 if (rdev->flags & RADEON_IS_AGP) {
593 return ttm_agp_tt_create(bdev, rdev->ddev->agp->bridge,
594 size, page_flags, dummy_read_page);
595 }
596#endif
597
598 gtt = kzalloc(sizeof(struct radeon_ttm_tt), GFP_KERNEL);
599 if (gtt == NULL) {
600 return NULL;
601 }
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500602 gtt->ttm.ttm.func = &radeon_backend_func;
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400603 gtt->rdev = rdev;
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500604 if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
605 kfree(gtt);
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400606 return NULL;
607 }
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500608 return &gtt->ttm.ttm;
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400609}
610
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400611static int radeon_ttm_tt_populate(struct ttm_tt *ttm)
612{
613 struct radeon_device *rdev;
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500614 struct radeon_ttm_tt *gtt = (void *)ttm;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400615 unsigned i;
616 int r;
617
618 if (ttm->state != tt_unpopulated)
619 return 0;
620
621 rdev = radeon_get_rdev(ttm->bdev);
Jerome Glissedea7e0a2012-01-03 17:37:37 -0500622#if __OS_HAS_AGP
623 if (rdev->flags & RADEON_IS_AGP) {
624 return ttm_agp_tt_populate(ttm);
625 }
626#endif
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400627
628#ifdef CONFIG_SWIOTLB
629 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500630 return ttm_dma_populate(&gtt->ttm, rdev->dev);
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400631 }
632#endif
633
634 r = ttm_pool_populate(ttm);
635 if (r) {
636 return r;
637 }
638
639 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500640 gtt->ttm.dma_address[i] = pci_map_page(rdev->pdev, ttm->pages[i],
641 0, PAGE_SIZE,
642 PCI_DMA_BIDIRECTIONAL);
643 if (pci_dma_mapping_error(rdev->pdev, gtt->ttm.dma_address[i])) {
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400644 while (--i) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500645 pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i],
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400646 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500647 gtt->ttm.dma_address[i] = 0;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400648 }
649 ttm_pool_unpopulate(ttm);
650 return -EFAULT;
651 }
652 }
653 return 0;
654}
655
656static void radeon_ttm_tt_unpopulate(struct ttm_tt *ttm)
657{
658 struct radeon_device *rdev;
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500659 struct radeon_ttm_tt *gtt = (void *)ttm;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400660 unsigned i;
661
662 rdev = radeon_get_rdev(ttm->bdev);
Jerome Glissedea7e0a2012-01-03 17:37:37 -0500663#if __OS_HAS_AGP
664 if (rdev->flags & RADEON_IS_AGP) {
665 ttm_agp_tt_unpopulate(ttm);
666 return;
667 }
668#endif
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400669
670#ifdef CONFIG_SWIOTLB
671 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500672 ttm_dma_unpopulate(&gtt->ttm, rdev->dev);
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400673 return;
674 }
675#endif
676
677 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -0500678 if (gtt->ttm.dma_address[i]) {
679 pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i],
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400680 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
681 }
682 }
683
684 ttm_pool_unpopulate(ttm);
685}
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400686
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200687static struct ttm_bo_driver radeon_bo_driver = {
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400688 .ttm_tt_create = &radeon_ttm_tt_create,
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400689 .ttm_tt_populate = &radeon_ttm_tt_populate,
690 .ttm_tt_unpopulate = &radeon_ttm_tt_unpopulate,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200691 .invalidate_caches = &radeon_invalidate_caches,
692 .init_mem_type = &radeon_init_mem_type,
693 .evict_flags = &radeon_evict_flags,
694 .move = &radeon_bo_move,
695 .verify_access = &radeon_verify_access,
696 .sync_obj_signaled = &radeon_sync_obj_signaled,
697 .sync_obj_wait = &radeon_sync_obj_wait,
698 .sync_obj_flush = &radeon_sync_obj_flush,
699 .sync_obj_unref = &radeon_sync_obj_unref,
700 .sync_obj_ref = &radeon_sync_obj_ref,
Dave Airliee024e112009-06-24 09:48:08 +1000701 .move_notify = &radeon_bo_move_notify,
702 .fault_reserve_notify = &radeon_bo_fault_reserve_notify,
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200703 .io_mem_reserve = &radeon_ttm_io_mem_reserve,
704 .io_mem_free = &radeon_ttm_io_mem_free,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200705};
706
707int radeon_ttm_init(struct radeon_device *rdev)
708{
709 int r;
710
711 r = radeon_ttm_global_init(rdev);
712 if (r) {
713 return r;
714 }
715 /* No others user of address space so set it to 0 */
716 r = ttm_bo_device_init(&rdev->mman.bdev,
Thomas Hellstroma987fca2009-08-18 16:51:56 +0200717 rdev->mman.bo_global_ref.ref.object,
Dave Airliead49f502009-07-10 22:36:26 +1000718 &radeon_bo_driver, DRM_FILE_PAGE_OFFSET,
719 rdev->need_dma32);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200720 if (r) {
721 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
722 return r;
723 }
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100724 rdev->mman.initialized = true;
Jerome Glisse4c788672009-11-20 14:29:23 +0100725 r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_VRAM,
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100726 rdev->mc.real_vram_size >> PAGE_SHIFT);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200727 if (r) {
728 DRM_ERROR("Failed initializing VRAM heap.\n");
729 return r;
730 }
Daniel Vetter441921d2011-02-18 17:59:16 +0100731 r = radeon_bo_create(rdev, 256 * 1024, PAGE_SIZE, true,
Jerome Glisse4c788672009-11-20 14:29:23 +0100732 RADEON_GEM_DOMAIN_VRAM,
733 &rdev->stollen_vga_memory);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200734 if (r) {
735 return r;
736 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100737 r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
738 if (r)
739 return r;
740 r = radeon_bo_pin(rdev->stollen_vga_memory, RADEON_GEM_DOMAIN_VRAM, NULL);
741 radeon_bo_unreserve(rdev->stollen_vga_memory);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200742 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100743 radeon_bo_unref(&rdev->stollen_vga_memory);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200744 return r;
745 }
746 DRM_INFO("radeon: %uM of VRAM memory ready\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000747 (unsigned)rdev->mc.real_vram_size / (1024 * 1024));
Jerome Glisse4c788672009-11-20 14:29:23 +0100748 r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_TT,
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100749 rdev->mc.gtt_size >> PAGE_SHIFT);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200750 if (r) {
751 DRM_ERROR("Failed initializing GTT heap.\n");
752 return r;
753 }
754 DRM_INFO("radeon: %uM of GTT memory ready.\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000755 (unsigned)(rdev->mc.gtt_size / (1024 * 1024)));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200756 if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
757 rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
758 }
Dave Airliefa8a1232009-08-26 13:13:37 +1000759
760 r = radeon_ttm_debugfs_init(rdev);
761 if (r) {
762 DRM_ERROR("Failed to init debugfs\n");
763 return r;
764 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200765 return 0;
766}
767
768void radeon_ttm_fini(struct radeon_device *rdev)
769{
Jerome Glisse4c788672009-11-20 14:29:23 +0100770 int r;
771
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100772 if (!rdev->mman.initialized)
773 return;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200774 if (rdev->stollen_vga_memory) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100775 r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
776 if (r == 0) {
777 radeon_bo_unpin(rdev->stollen_vga_memory);
778 radeon_bo_unreserve(rdev->stollen_vga_memory);
779 }
780 radeon_bo_unref(&rdev->stollen_vga_memory);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200781 }
782 ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_VRAM);
783 ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_TT);
784 ttm_bo_device_release(&rdev->mman.bdev);
785 radeon_gart_fini(rdev);
786 radeon_ttm_global_fini(rdev);
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100787 rdev->mman.initialized = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200788 DRM_INFO("radeon: ttm finalized\n");
789}
790
Dave Airlie53595332011-03-14 09:47:24 +1000791/* this should only be called at bootup or when userspace
792 * isn't running */
793void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size)
794{
795 struct ttm_mem_type_manager *man;
796
797 if (!rdev->mman.initialized)
798 return;
799
800 man = &rdev->mman.bdev.man[TTM_PL_VRAM];
801 /* this just adjusts TTM size idea, which sets lpfn to the correct value */
802 man->size = size >> PAGE_SHIFT;
803}
804
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200805static struct vm_operations_struct radeon_ttm_vm_ops;
Alexey Dobriyanf0f37e22009-09-27 22:29:37 +0400806static const struct vm_operations_struct *ttm_vm_ops = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200807
808static int radeon_ttm_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
809{
810 struct ttm_buffer_object *bo;
Matthew Garrett5876dd22010-04-26 15:52:20 -0400811 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200812 int r;
813
Matthew Garrett5876dd22010-04-26 15:52:20 -0400814 bo = (struct ttm_buffer_object *)vma->vm_private_data;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200815 if (bo == NULL) {
816 return VM_FAULT_NOPAGE;
817 }
Matthew Garrett5876dd22010-04-26 15:52:20 -0400818 rdev = radeon_get_rdev(bo->bdev);
819 mutex_lock(&rdev->vram_mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200820 r = ttm_vm_ops->fault(vma, vmf);
Matthew Garrett5876dd22010-04-26 15:52:20 -0400821 mutex_unlock(&rdev->vram_mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200822 return r;
823}
824
825int radeon_mmap(struct file *filp, struct vm_area_struct *vma)
826{
827 struct drm_file *file_priv;
828 struct radeon_device *rdev;
829 int r;
830
831 if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET)) {
832 return drm_mmap(filp, vma);
833 }
834
Joe Perches40b3be32010-09-04 18:52:42 -0700835 file_priv = filp->private_data;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200836 rdev = file_priv->minor->dev->dev_private;
837 if (rdev == NULL) {
838 return -EINVAL;
839 }
840 r = ttm_bo_mmap(filp, vma, &rdev->mman.bdev);
841 if (unlikely(r != 0)) {
842 return r;
843 }
844 if (unlikely(ttm_vm_ops == NULL)) {
845 ttm_vm_ops = vma->vm_ops;
846 radeon_ttm_vm_ops = *ttm_vm_ops;
847 radeon_ttm_vm_ops.fault = &radeon_ttm_fault;
848 }
849 vma->vm_ops = &radeon_ttm_vm_ops;
850 return 0;
851}
852
853
Dave Airliefa8a1232009-08-26 13:13:37 +1000854#define RADEON_DEBUGFS_MEM_TYPES 2
855
Dave Airliefa8a1232009-08-26 13:13:37 +1000856#if defined(CONFIG_DEBUG_FS)
857static int radeon_mm_dump_table(struct seq_file *m, void *data)
858{
859 struct drm_info_node *node = (struct drm_info_node *)m->private;
860 struct drm_mm *mm = (struct drm_mm *)node->info_ent->data;
861 struct drm_device *dev = node->minor->dev;
862 struct radeon_device *rdev = dev->dev_private;
863 int ret;
864 struct ttm_bo_global *glob = rdev->mman.bdev.glob;
865
866 spin_lock(&glob->lru_lock);
867 ret = drm_mm_dump_table(m, mm);
868 spin_unlock(&glob->lru_lock);
869 return ret;
870}
871#endif
872
873static int radeon_ttm_debugfs_init(struct radeon_device *rdev)
874{
Mikael Petterssonf4e45d02009-09-28 18:27:23 +0200875#if defined(CONFIG_DEBUG_FS)
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400876 static struct drm_info_list radeon_mem_types_list[RADEON_DEBUGFS_MEM_TYPES+2];
877 static char radeon_mem_types_names[RADEON_DEBUGFS_MEM_TYPES+2][32];
Dave Airliefa8a1232009-08-26 13:13:37 +1000878 unsigned i;
879
Dave Airliefa8a1232009-08-26 13:13:37 +1000880 for (i = 0; i < RADEON_DEBUGFS_MEM_TYPES; i++) {
881 if (i == 0)
882 sprintf(radeon_mem_types_names[i], "radeon_vram_mm");
883 else
884 sprintf(radeon_mem_types_names[i], "radeon_gtt_mm");
885 radeon_mem_types_list[i].name = radeon_mem_types_names[i];
886 radeon_mem_types_list[i].show = &radeon_mm_dump_table;
887 radeon_mem_types_list[i].driver_features = 0;
888 if (i == 0)
Dave Airlie16f9fdc2011-02-07 12:00:51 +1000889 radeon_mem_types_list[i].data = rdev->mman.bdev.man[TTM_PL_VRAM].priv;
Dave Airliefa8a1232009-08-26 13:13:37 +1000890 else
Dave Airlie16f9fdc2011-02-07 12:00:51 +1000891 radeon_mem_types_list[i].data = rdev->mman.bdev.man[TTM_PL_TT].priv;
Dave Airliefa8a1232009-08-26 13:13:37 +1000892
893 }
Pauli Nieminen8d7cddc2010-04-01 12:44:59 +0000894 /* Add ttm page pool to debugfs */
895 sprintf(radeon_mem_types_names[i], "ttm_page_pool");
896 radeon_mem_types_list[i].name = radeon_mem_types_names[i];
897 radeon_mem_types_list[i].show = &ttm_page_alloc_debugfs;
898 radeon_mem_types_list[i].driver_features = 0;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400899 radeon_mem_types_list[i++].data = NULL;
900#ifdef CONFIG_SWIOTLB
901 if (swiotlb_nr_tbl()) {
902 sprintf(radeon_mem_types_names[i], "ttm_dma_page_pool");
903 radeon_mem_types_list[i].name = radeon_mem_types_names[i];
904 radeon_mem_types_list[i].show = &ttm_dma_page_alloc_debugfs;
905 radeon_mem_types_list[i].driver_features = 0;
906 radeon_mem_types_list[i++].data = NULL;
907 }
908#endif
909 return radeon_debugfs_add_files(rdev, radeon_mem_types_list, i);
Dave Airliefa8a1232009-08-26 13:13:37 +1000910
911#endif
912 return 0;
913}