Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 1 | /* |
| 2 | * arch/arm/mach-kirkwood/common.c |
| 3 | * |
| 4 | * Core functions for Marvell Kirkwood SoCs |
| 5 | * |
| 6 | * This file is licensed under the terms of the GNU General Public |
| 7 | * License version 2. This program is licensed "as is" without any |
| 8 | * warranty of any kind, whether express or implied. |
| 9 | */ |
| 10 | |
| 11 | #include <linux/kernel.h> |
| 12 | #include <linux/init.h> |
| 13 | #include <linux/platform_device.h> |
| 14 | #include <linux/serial_8250.h> |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 15 | #include <linux/ata_platform.h> |
Nicolas Pitre | fb7b2d3 | 2009-06-01 15:36:36 -0400 | [diff] [blame] | 16 | #include <linux/mtd/nand.h> |
Andrew Lunn | ee96272 | 2011-05-15 13:32:48 +0200 | [diff] [blame] | 17 | #include <linux/dma-mapping.h> |
Andrew Lunn | 2f129bf | 2011-12-15 08:15:07 +0100 | [diff] [blame] | 18 | #include <linux/clk-provider.h> |
| 19 | #include <linux/spinlock.h> |
Lennert Buytenhek | dcf1cec | 2008-09-25 16:23:48 +0200 | [diff] [blame] | 20 | #include <net/dsa.h> |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 21 | #include <asm/page.h> |
| 22 | #include <asm/timex.h> |
Eric Cooper | 9c15364 | 2011-02-02 17:16:11 -0500 | [diff] [blame] | 23 | #include <asm/kexec.h> |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 24 | #include <asm/mach/map.h> |
| 25 | #include <asm/mach/time.h> |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 26 | #include <mach/kirkwood.h> |
Nicolas Pitre | fdd8b07 | 2009-04-22 20:08:17 +0100 | [diff] [blame] | 27 | #include <mach/bridge-regs.h> |
apatard@mandriva.com | 49106c7 | 2010-05-31 13:49:12 +0200 | [diff] [blame] | 28 | #include <plat/audio.h> |
Lennert Buytenhek | 6f088f1 | 2008-08-09 13:44:58 +0200 | [diff] [blame] | 29 | #include <plat/cache-feroceon-l2.h> |
Nicolas Pitre | 8235ee0 | 2009-02-14 03:15:55 -0500 | [diff] [blame] | 30 | #include <plat/mvsdio.h> |
Lennert Buytenhek | 6f088f1 | 2008-08-09 13:44:58 +0200 | [diff] [blame] | 31 | #include <plat/orion_nand.h> |
Andrew Lunn | 7205335 | 2012-02-08 15:52:47 +0100 | [diff] [blame] | 32 | #include <plat/ehci-orion.h> |
Andrew Lunn | 28a2b45 | 2011-05-15 13:32:41 +0200 | [diff] [blame] | 33 | #include <plat/common.h> |
Lennert Buytenhek | 6f088f1 | 2008-08-09 13:44:58 +0200 | [diff] [blame] | 34 | #include <plat/time.h> |
Andrew Lunn | 45173d5 | 2011-12-07 21:48:06 +0100 | [diff] [blame] | 35 | #include <plat/addr-map.h> |
Andrew Lunn | 2f129bf | 2011-12-15 08:15:07 +0100 | [diff] [blame] | 36 | #include <plat/mv_xor.h> |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 37 | #include "common.h" |
| 38 | |
| 39 | /***************************************************************************** |
| 40 | * I/O Address Mapping |
| 41 | ****************************************************************************/ |
| 42 | static struct map_desc kirkwood_io_desc[] __initdata = { |
| 43 | { |
| 44 | .virtual = KIRKWOOD_PCIE_IO_VIRT_BASE, |
| 45 | .pfn = __phys_to_pfn(KIRKWOOD_PCIE_IO_PHYS_BASE), |
| 46 | .length = KIRKWOOD_PCIE_IO_SIZE, |
| 47 | .type = MT_DEVICE, |
| 48 | }, { |
Saeed Bishara | ffd58bd | 2010-06-08 14:21:34 +0300 | [diff] [blame] | 49 | .virtual = KIRKWOOD_PCIE1_IO_VIRT_BASE, |
| 50 | .pfn = __phys_to_pfn(KIRKWOOD_PCIE1_IO_PHYS_BASE), |
| 51 | .length = KIRKWOOD_PCIE1_IO_SIZE, |
| 52 | .type = MT_DEVICE, |
| 53 | }, { |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 54 | .virtual = KIRKWOOD_REGS_VIRT_BASE, |
| 55 | .pfn = __phys_to_pfn(KIRKWOOD_REGS_PHYS_BASE), |
| 56 | .length = KIRKWOOD_REGS_SIZE, |
| 57 | .type = MT_DEVICE, |
| 58 | }, |
| 59 | }; |
| 60 | |
| 61 | void __init kirkwood_map_io(void) |
| 62 | { |
| 63 | iotable_init(kirkwood_io_desc, ARRAY_SIZE(kirkwood_io_desc)); |
| 64 | } |
| 65 | |
Rabeeh Khoury | e8b2b7b | 2009-03-22 17:30:32 +0200 | [diff] [blame] | 66 | /* |
| 67 | * Default clock control bits. Any bit _not_ set in this variable |
| 68 | * will be cleared from the hardware after platform devices have been |
| 69 | * registered. Some reserved bits must be set to 1. |
| 70 | */ |
| 71 | unsigned int kirkwood_clk_ctrl = CGC_DUNIT | CGC_RESERVED; |
Andrew Lunn | 7e3819d | 2011-05-15 13:32:44 +0200 | [diff] [blame] | 72 | |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 73 | |
| 74 | /***************************************************************************** |
Andrew Lunn | 2f129bf | 2011-12-15 08:15:07 +0100 | [diff] [blame] | 75 | * CLK tree |
| 76 | ****************************************************************************/ |
| 77 | static DEFINE_SPINLOCK(gating_lock); |
| 78 | static struct clk *tclk; |
| 79 | |
| 80 | static struct clk __init *kirkwood_register_gate(const char *name, u8 bit_idx) |
| 81 | { |
| 82 | return clk_register_gate(NULL, name, "tclk", CLK_IGNORE_UNUSED, |
| 83 | (void __iomem *)CLOCK_GATING_CTRL, |
| 84 | bit_idx, 0, &gating_lock); |
| 85 | } |
| 86 | |
| 87 | void __init kirkwood_clk_init(void) |
| 88 | { |
Andrew Lunn | f4f7561 | 2012-02-19 11:39:27 +0100 | [diff] [blame] | 89 | struct clk *runit, *ge0, *ge1, *sata0, *sata1, *usb0, *sdio; |
Andrew Lunn | c510182 | 2012-02-19 13:30:26 +0100 | [diff] [blame^] | 90 | struct clk *crypto, *xor0, *xor1; |
Andrew Lunn | 4574b88 | 2012-04-06 17:17:26 +0200 | [diff] [blame] | 91 | |
Andrew Lunn | 2f129bf | 2011-12-15 08:15:07 +0100 | [diff] [blame] | 92 | tclk = clk_register_fixed_rate(NULL, "tclk", NULL, |
| 93 | CLK_IS_ROOT, kirkwood_tclk); |
| 94 | |
Andrew Lunn | 4574b88 | 2012-04-06 17:17:26 +0200 | [diff] [blame] | 95 | runit = kirkwood_register_gate("runit", CGC_BIT_RUNIT); |
Andrew Lunn | 452503e | 2011-12-24 01:24:24 +0100 | [diff] [blame] | 96 | ge0 = kirkwood_register_gate("ge0", CGC_BIT_GE0); |
| 97 | ge1 = kirkwood_register_gate("ge1", CGC_BIT_GE1); |
Andrew Lunn | eee9899 | 2012-02-18 22:26:42 +0100 | [diff] [blame] | 98 | sata0 = kirkwood_register_gate("sata0", CGC_BIT_SATA0); |
| 99 | sata1 = kirkwood_register_gate("sata1", CGC_BIT_SATA1); |
Andrew Lunn | 8c869ed | 2012-04-15 12:53:47 +0200 | [diff] [blame] | 100 | usb0 = kirkwood_register_gate("usb0", CGC_BIT_USB0); |
Andrew Lunn | f4f7561 | 2012-02-19 11:39:27 +0100 | [diff] [blame] | 101 | sdio = kirkwood_register_gate("sdio", CGC_BIT_SDIO); |
Andrew Lunn | 1f80b12 | 2012-02-19 11:56:19 +0100 | [diff] [blame] | 102 | crypto = kirkwood_register_gate("crypto", CGC_BIT_CRYPTO); |
Andrew Lunn | c510182 | 2012-02-19 13:30:26 +0100 | [diff] [blame^] | 103 | xor0 = kirkwood_register_gate("xor0", CGC_BIT_XOR0); |
| 104 | xor1 = kirkwood_register_gate("xor1", CGC_BIT_XOR1); |
Andrew Lunn | 2f129bf | 2011-12-15 08:15:07 +0100 | [diff] [blame] | 105 | kirkwood_register_gate("pex0", CGC_BIT_PEX0); |
| 106 | kirkwood_register_gate("pex1", CGC_BIT_PEX1); |
| 107 | kirkwood_register_gate("audio", CGC_BIT_AUDIO); |
| 108 | kirkwood_register_gate("tdm", CGC_BIT_TDM); |
| 109 | kirkwood_register_gate("tsu", CGC_BIT_TSU); |
Andrew Lunn | 4574b88 | 2012-04-06 17:17:26 +0200 | [diff] [blame] | 110 | |
| 111 | /* clkdev entries, mapping clks to devices */ |
| 112 | orion_clkdev_add(NULL, "orion_spi.0", runit); |
| 113 | orion_clkdev_add(NULL, "orion_spi.1", runit); |
Andrew Lunn | 452503e | 2011-12-24 01:24:24 +0100 | [diff] [blame] | 114 | orion_clkdev_add(NULL, MV643XX_ETH_NAME ".0", ge0); |
| 115 | orion_clkdev_add(NULL, MV643XX_ETH_NAME ".1", ge1); |
Andrew Lunn | 4f04be6 | 2012-03-04 16:57:31 +0100 | [diff] [blame] | 116 | orion_clkdev_add(NULL, "orion_wdt", tclk); |
Andrew Lunn | eee9899 | 2012-02-18 22:26:42 +0100 | [diff] [blame] | 117 | orion_clkdev_add("0", "sata_mv.0", sata0); |
| 118 | orion_clkdev_add("1", "sata_mv.0", sata1); |
Andrew Lunn | 8c869ed | 2012-04-15 12:53:47 +0200 | [diff] [blame] | 119 | orion_clkdev_add(NULL, "orion-ehci.0", usb0); |
Andrew Lunn | 9c2bd50 | 2012-02-19 11:01:22 +0100 | [diff] [blame] | 120 | orion_clkdev_add(NULL, "orion_nand", runit); |
Andrew Lunn | f4f7561 | 2012-02-19 11:39:27 +0100 | [diff] [blame] | 121 | orion_clkdev_add(NULL, "mvsdio", sdio); |
Andrew Lunn | 1f80b12 | 2012-02-19 11:56:19 +0100 | [diff] [blame] | 122 | orion_clkdev_add(NULL, "mv_crypto", crypto); |
Andrew Lunn | c510182 | 2012-02-19 13:30:26 +0100 | [diff] [blame^] | 123 | orion_clkdev_add(NULL, MV_XOR_SHARED_NAME ".0", xor0); |
| 124 | orion_clkdev_add(NULL, MV_XOR_SHARED_NAME ".1", xor1); |
Andrew Lunn | 2f129bf | 2011-12-15 08:15:07 +0100 | [diff] [blame] | 125 | } |
| 126 | |
| 127 | /***************************************************************************** |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 128 | * EHCI0 |
| 129 | ****************************************************************************/ |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 130 | void __init kirkwood_ehci_init(void) |
| 131 | { |
Rabeeh Khoury | e8b2b7b | 2009-03-22 17:30:32 +0200 | [diff] [blame] | 132 | kirkwood_clk_ctrl |= CGC_USB0; |
Andrew Lunn | 7205335 | 2012-02-08 15:52:47 +0100 | [diff] [blame] | 133 | orion_ehci_init(USB_PHYS_BASE, IRQ_KIRKWOOD_USB, EHCI_PHY_NA); |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 134 | } |
| 135 | |
| 136 | |
| 137 | /***************************************************************************** |
| 138 | * GE00 |
| 139 | ****************************************************************************/ |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 140 | void __init kirkwood_ge00_init(struct mv643xx_eth_platform_data *eth_data) |
| 141 | { |
Rabeeh Khoury | e8b2b7b | 2009-03-22 17:30:32 +0200 | [diff] [blame] | 142 | kirkwood_clk_ctrl |= CGC_GE0; |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 143 | |
Andrew Lunn | db33f4d | 2011-12-07 21:48:08 +0100 | [diff] [blame] | 144 | orion_ge00_init(eth_data, |
Andrew Lunn | 7e3819d | 2011-05-15 13:32:44 +0200 | [diff] [blame] | 145 | GE00_PHYS_BASE, IRQ_KIRKWOOD_GE00_SUM, |
Andrew Lunn | 452503e | 2011-12-24 01:24:24 +0100 | [diff] [blame] | 146 | IRQ_KIRKWOOD_GE00_ERR); |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 147 | } |
| 148 | |
| 149 | |
| 150 | /***************************************************************************** |
Ronen Shitrit | d15fb9e | 2008-10-19 23:10:14 +0200 | [diff] [blame] | 151 | * GE01 |
| 152 | ****************************************************************************/ |
Ronen Shitrit | d15fb9e | 2008-10-19 23:10:14 +0200 | [diff] [blame] | 153 | void __init kirkwood_ge01_init(struct mv643xx_eth_platform_data *eth_data) |
| 154 | { |
Ronen Shitrit | d15fb9e | 2008-10-19 23:10:14 +0200 | [diff] [blame] | 155 | |
Andrew Lunn | 7e3819d | 2011-05-15 13:32:44 +0200 | [diff] [blame] | 156 | kirkwood_clk_ctrl |= CGC_GE1; |
| 157 | |
Andrew Lunn | db33f4d | 2011-12-07 21:48:08 +0100 | [diff] [blame] | 158 | orion_ge01_init(eth_data, |
Andrew Lunn | 7e3819d | 2011-05-15 13:32:44 +0200 | [diff] [blame] | 159 | GE01_PHYS_BASE, IRQ_KIRKWOOD_GE01_SUM, |
Andrew Lunn | 452503e | 2011-12-24 01:24:24 +0100 | [diff] [blame] | 160 | IRQ_KIRKWOOD_GE01_ERR); |
Ronen Shitrit | d15fb9e | 2008-10-19 23:10:14 +0200 | [diff] [blame] | 161 | } |
| 162 | |
| 163 | |
| 164 | /***************************************************************************** |
Lennert Buytenhek | dcf1cec | 2008-09-25 16:23:48 +0200 | [diff] [blame] | 165 | * Ethernet switch |
| 166 | ****************************************************************************/ |
Lennert Buytenhek | dcf1cec | 2008-09-25 16:23:48 +0200 | [diff] [blame] | 167 | void __init kirkwood_ge00_switch_init(struct dsa_platform_data *d, int irq) |
| 168 | { |
Andrew Lunn | 7e3819d | 2011-05-15 13:32:44 +0200 | [diff] [blame] | 169 | orion_ge00_switch_init(d, irq); |
Lennert Buytenhek | dcf1cec | 2008-09-25 16:23:48 +0200 | [diff] [blame] | 170 | } |
| 171 | |
| 172 | |
| 173 | /***************************************************************************** |
Nicolas Pitre | fb7b2d3 | 2009-06-01 15:36:36 -0400 | [diff] [blame] | 174 | * NAND flash |
| 175 | ****************************************************************************/ |
| 176 | static struct resource kirkwood_nand_resource = { |
| 177 | .flags = IORESOURCE_MEM, |
| 178 | .start = KIRKWOOD_NAND_MEM_PHYS_BASE, |
| 179 | .end = KIRKWOOD_NAND_MEM_PHYS_BASE + |
| 180 | KIRKWOOD_NAND_MEM_SIZE - 1, |
| 181 | }; |
| 182 | |
| 183 | static struct orion_nand_data kirkwood_nand_data = { |
| 184 | .cle = 0, |
| 185 | .ale = 1, |
| 186 | .width = 8, |
| 187 | }; |
| 188 | |
| 189 | static struct platform_device kirkwood_nand_flash = { |
| 190 | .name = "orion_nand", |
| 191 | .id = -1, |
| 192 | .dev = { |
| 193 | .platform_data = &kirkwood_nand_data, |
| 194 | }, |
| 195 | .resource = &kirkwood_nand_resource, |
| 196 | .num_resources = 1, |
| 197 | }; |
| 198 | |
| 199 | void __init kirkwood_nand_init(struct mtd_partition *parts, int nr_parts, |
| 200 | int chip_delay) |
| 201 | { |
Rabeeh Khoury | e8b2b7b | 2009-03-22 17:30:32 +0200 | [diff] [blame] | 202 | kirkwood_clk_ctrl |= CGC_RUNIT; |
Nicolas Pitre | fb7b2d3 | 2009-06-01 15:36:36 -0400 | [diff] [blame] | 203 | kirkwood_nand_data.parts = parts; |
| 204 | kirkwood_nand_data.nr_parts = nr_parts; |
| 205 | kirkwood_nand_data.chip_delay = chip_delay; |
| 206 | platform_device_register(&kirkwood_nand_flash); |
| 207 | } |
| 208 | |
Ben Dooks | 010937e | 2010-04-20 10:26:19 +0100 | [diff] [blame] | 209 | void __init kirkwood_nand_init_rnb(struct mtd_partition *parts, int nr_parts, |
| 210 | int (*dev_ready)(struct mtd_info *)) |
| 211 | { |
| 212 | kirkwood_clk_ctrl |= CGC_RUNIT; |
| 213 | kirkwood_nand_data.parts = parts; |
| 214 | kirkwood_nand_data.nr_parts = nr_parts; |
| 215 | kirkwood_nand_data.dev_ready = dev_ready; |
| 216 | platform_device_register(&kirkwood_nand_flash); |
| 217 | } |
Nicolas Pitre | fb7b2d3 | 2009-06-01 15:36:36 -0400 | [diff] [blame] | 218 | |
| 219 | /***************************************************************************** |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 220 | * SoC RTC |
| 221 | ****************************************************************************/ |
Jason Cooper | e871b87 | 2012-03-06 23:55:04 +0000 | [diff] [blame] | 222 | static void __init kirkwood_rtc_init(void) |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 223 | { |
Andrew Lunn | 4748058 | 2011-05-15 13:32:43 +0200 | [diff] [blame] | 224 | orion_rtc_init(RTC_PHYS_BASE, IRQ_KIRKWOOD_RTC); |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 225 | } |
| 226 | |
| 227 | |
| 228 | /***************************************************************************** |
| 229 | * SATA |
| 230 | ****************************************************************************/ |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 231 | void __init kirkwood_sata_init(struct mv_sata_platform_data *sata_data) |
| 232 | { |
Rabeeh Khoury | e8b2b7b | 2009-03-22 17:30:32 +0200 | [diff] [blame] | 233 | kirkwood_clk_ctrl |= CGC_SATA0; |
| 234 | if (sata_data->n_ports > 1) |
| 235 | kirkwood_clk_ctrl |= CGC_SATA1; |
Andrew Lunn | 9e613f8 | 2011-05-15 13:32:50 +0200 | [diff] [blame] | 236 | |
Andrew Lunn | db33f4d | 2011-12-07 21:48:08 +0100 | [diff] [blame] | 237 | orion_sata_init(sata_data, SATA_PHYS_BASE, IRQ_KIRKWOOD_SATA); |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 238 | } |
| 239 | |
| 240 | |
| 241 | /***************************************************************************** |
Nicolas Pitre | 8235ee0 | 2009-02-14 03:15:55 -0500 | [diff] [blame] | 242 | * SD/SDIO/MMC |
| 243 | ****************************************************************************/ |
| 244 | static struct resource mvsdio_resources[] = { |
| 245 | [0] = { |
| 246 | .start = SDIO_PHYS_BASE, |
| 247 | .end = SDIO_PHYS_BASE + SZ_1K - 1, |
| 248 | .flags = IORESOURCE_MEM, |
| 249 | }, |
| 250 | [1] = { |
| 251 | .start = IRQ_KIRKWOOD_SDIO, |
| 252 | .end = IRQ_KIRKWOOD_SDIO, |
| 253 | .flags = IORESOURCE_IRQ, |
| 254 | }, |
| 255 | }; |
| 256 | |
Andrew Lunn | 5c60255 | 2011-05-15 13:32:40 +0200 | [diff] [blame] | 257 | static u64 mvsdio_dmamask = DMA_BIT_MASK(32); |
Nicolas Pitre | 8235ee0 | 2009-02-14 03:15:55 -0500 | [diff] [blame] | 258 | |
| 259 | static struct platform_device kirkwood_sdio = { |
| 260 | .name = "mvsdio", |
| 261 | .id = -1, |
| 262 | .dev = { |
| 263 | .dma_mask = &mvsdio_dmamask, |
Andrew Lunn | 5c60255 | 2011-05-15 13:32:40 +0200 | [diff] [blame] | 264 | .coherent_dma_mask = DMA_BIT_MASK(32), |
Nicolas Pitre | 8235ee0 | 2009-02-14 03:15:55 -0500 | [diff] [blame] | 265 | }, |
| 266 | .num_resources = ARRAY_SIZE(mvsdio_resources), |
| 267 | .resource = mvsdio_resources, |
| 268 | }; |
| 269 | |
| 270 | void __init kirkwood_sdio_init(struct mvsdio_platform_data *mvsdio_data) |
| 271 | { |
| 272 | u32 dev, rev; |
| 273 | |
| 274 | kirkwood_pcie_id(&dev, &rev); |
Saeed Bishara | 1e4d2d3 | 2010-06-01 18:09:27 +0300 | [diff] [blame] | 275 | if (rev == 0 && dev != MV88F6282_DEV_ID) /* catch all Kirkwood Z0's */ |
Nicolas Pitre | 8235ee0 | 2009-02-14 03:15:55 -0500 | [diff] [blame] | 276 | mvsdio_data->clock = 100000000; |
| 277 | else |
| 278 | mvsdio_data->clock = 200000000; |
Rabeeh Khoury | e8b2b7b | 2009-03-22 17:30:32 +0200 | [diff] [blame] | 279 | kirkwood_clk_ctrl |= CGC_SDIO; |
Nicolas Pitre | 8235ee0 | 2009-02-14 03:15:55 -0500 | [diff] [blame] | 280 | kirkwood_sdio.dev.platform_data = mvsdio_data; |
| 281 | platform_device_register(&kirkwood_sdio); |
| 282 | } |
| 283 | |
| 284 | |
| 285 | /***************************************************************************** |
Lennert Buytenhek | 18365d1 | 2008-08-09 15:38:18 +0200 | [diff] [blame] | 286 | * SPI |
| 287 | ****************************************************************************/ |
Lennert Buytenhek | 18365d1 | 2008-08-09 15:38:18 +0200 | [diff] [blame] | 288 | void __init kirkwood_spi_init() |
| 289 | { |
Rabeeh Khoury | e8b2b7b | 2009-03-22 17:30:32 +0200 | [diff] [blame] | 290 | kirkwood_clk_ctrl |= CGC_RUNIT; |
Andrew Lunn | 4574b88 | 2012-04-06 17:17:26 +0200 | [diff] [blame] | 291 | orion_spi_init(SPI_PHYS_BASE); |
Lennert Buytenhek | 18365d1 | 2008-08-09 15:38:18 +0200 | [diff] [blame] | 292 | } |
| 293 | |
| 294 | |
| 295 | /***************************************************************************** |
Martin Michlmayr | 6574e00 | 2009-03-23 19:13:21 +0100 | [diff] [blame] | 296 | * I2C |
| 297 | ****************************************************************************/ |
Martin Michlmayr | 6574e00 | 2009-03-23 19:13:21 +0100 | [diff] [blame] | 298 | void __init kirkwood_i2c_init(void) |
| 299 | { |
Andrew Lunn | aac7ffa | 2011-05-15 13:32:45 +0200 | [diff] [blame] | 300 | orion_i2c_init(I2C_PHYS_BASE, IRQ_KIRKWOOD_TWSI, 8); |
Martin Michlmayr | 6574e00 | 2009-03-23 19:13:21 +0100 | [diff] [blame] | 301 | } |
| 302 | |
| 303 | |
| 304 | /***************************************************************************** |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 305 | * UART0 |
| 306 | ****************************************************************************/ |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 307 | |
| 308 | void __init kirkwood_uart0_init(void) |
| 309 | { |
Andrew Lunn | 28a2b45 | 2011-05-15 13:32:41 +0200 | [diff] [blame] | 310 | orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE, |
Andrew Lunn | 74c3357 | 2011-12-24 03:06:34 +0100 | [diff] [blame] | 311 | IRQ_KIRKWOOD_UART_0, tclk); |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 312 | } |
| 313 | |
| 314 | |
| 315 | /***************************************************************************** |
| 316 | * UART1 |
| 317 | ****************************************************************************/ |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 318 | void __init kirkwood_uart1_init(void) |
| 319 | { |
Andrew Lunn | 28a2b45 | 2011-05-15 13:32:41 +0200 | [diff] [blame] | 320 | orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE, |
Andrew Lunn | 74c3357 | 2011-12-24 03:06:34 +0100 | [diff] [blame] | 321 | IRQ_KIRKWOOD_UART_1, tclk); |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 322 | } |
| 323 | |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 324 | /***************************************************************************** |
Nicolas Pitre | ae5c8c8 | 2009-06-03 15:24:36 -0400 | [diff] [blame] | 325 | * Cryptographic Engines and Security Accelerator (CESA) |
| 326 | ****************************************************************************/ |
Nicolas Pitre | ae5c8c8 | 2009-06-03 15:24:36 -0400 | [diff] [blame] | 327 | void __init kirkwood_crypto_init(void) |
| 328 | { |
| 329 | kirkwood_clk_ctrl |= CGC_CRYPTO; |
Andrew Lunn | 4435006 | 2011-05-15 13:32:51 +0200 | [diff] [blame] | 330 | orion_crypto_init(CRYPTO_PHYS_BASE, KIRKWOOD_SRAM_PHYS_BASE, |
| 331 | KIRKWOOD_SRAM_SIZE, IRQ_KIRKWOOD_CRYPTO); |
Nicolas Pitre | ae5c8c8 | 2009-06-03 15:24:36 -0400 | [diff] [blame] | 332 | } |
| 333 | |
| 334 | |
| 335 | /***************************************************************************** |
Saeed Bishara | 09c0ed2 | 2008-06-23 04:26:07 -1100 | [diff] [blame] | 336 | * XOR0 |
| 337 | ****************************************************************************/ |
Jason Cooper | 2b45e05 | 2012-02-29 17:39:08 +0000 | [diff] [blame] | 338 | void __init kirkwood_xor0_init(void) |
Saeed Bishara | 09c0ed2 | 2008-06-23 04:26:07 -1100 | [diff] [blame] | 339 | { |
Rabeeh Khoury | e8b2b7b | 2009-03-22 17:30:32 +0200 | [diff] [blame] | 340 | kirkwood_clk_ctrl |= CGC_XOR0; |
Andrew Lunn | db33f4d | 2011-12-07 21:48:08 +0100 | [diff] [blame] | 341 | orion_xor0_init(XOR0_PHYS_BASE, XOR0_HIGH_PHYS_BASE, |
Andrew Lunn | ee96272 | 2011-05-15 13:32:48 +0200 | [diff] [blame] | 342 | IRQ_KIRKWOOD_XOR_00, IRQ_KIRKWOOD_XOR_01); |
Saeed Bishara | 09c0ed2 | 2008-06-23 04:26:07 -1100 | [diff] [blame] | 343 | } |
| 344 | |
| 345 | |
| 346 | /***************************************************************************** |
| 347 | * XOR1 |
| 348 | ****************************************************************************/ |
Jason Cooper | 2b45e05 | 2012-02-29 17:39:08 +0000 | [diff] [blame] | 349 | void __init kirkwood_xor1_init(void) |
Saeed Bishara | 09c0ed2 | 2008-06-23 04:26:07 -1100 | [diff] [blame] | 350 | { |
Rabeeh Khoury | e8b2b7b | 2009-03-22 17:30:32 +0200 | [diff] [blame] | 351 | kirkwood_clk_ctrl |= CGC_XOR1; |
Andrew Lunn | ee96272 | 2011-05-15 13:32:48 +0200 | [diff] [blame] | 352 | orion_xor1_init(XOR1_PHYS_BASE, XOR1_HIGH_PHYS_BASE, |
| 353 | IRQ_KIRKWOOD_XOR_10, IRQ_KIRKWOOD_XOR_11); |
Saeed Bishara | 09c0ed2 | 2008-06-23 04:26:07 -1100 | [diff] [blame] | 354 | } |
| 355 | |
| 356 | |
| 357 | /***************************************************************************** |
Thomas Reitmayr | 054bd3f0 | 2009-06-01 13:38:34 +0200 | [diff] [blame] | 358 | * Watchdog |
| 359 | ****************************************************************************/ |
Jason Cooper | 2b45e05 | 2012-02-29 17:39:08 +0000 | [diff] [blame] | 360 | void __init kirkwood_wdt_init(void) |
Thomas Reitmayr | 054bd3f0 | 2009-06-01 13:38:34 +0200 | [diff] [blame] | 361 | { |
Andrew Lunn | 4f04be6 | 2012-03-04 16:57:31 +0100 | [diff] [blame] | 362 | orion_wdt_init(); |
Thomas Reitmayr | 054bd3f0 | 2009-06-01 13:38:34 +0200 | [diff] [blame] | 363 | } |
| 364 | |
| 365 | |
| 366 | /***************************************************************************** |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 367 | * Time handling |
| 368 | ****************************************************************************/ |
Lennert Buytenhek | 4ee1f6b | 2010-10-15 16:50:26 +0200 | [diff] [blame] | 369 | void __init kirkwood_init_early(void) |
| 370 | { |
| 371 | orion_time_set_base(TIMER_VIRT_BASE); |
| 372 | } |
| 373 | |
Ronen Shitrit | 79d4dd7 | 2008-09-15 00:56:38 +0200 | [diff] [blame] | 374 | int kirkwood_tclk; |
| 375 | |
Nicolas Pitre | 9b8ebfe | 2011-03-03 15:08:53 -0500 | [diff] [blame] | 376 | static int __init kirkwood_find_tclk(void) |
Ronen Shitrit | 79d4dd7 | 2008-09-15 00:56:38 +0200 | [diff] [blame] | 377 | { |
Ronen Shitrit | b2b3dc2 | 2008-09-15 10:40:35 +0300 | [diff] [blame] | 378 | u32 dev, rev; |
| 379 | |
| 380 | kirkwood_pcie_id(&dev, &rev); |
Saeed Bishara | 1e4d2d3 | 2010-06-01 18:09:27 +0300 | [diff] [blame] | 381 | |
Simon Guinot | 2fa0f93 | 2010-10-21 11:42:28 +0200 | [diff] [blame] | 382 | if (dev == MV88F6281_DEV_ID || dev == MV88F6282_DEV_ID) |
| 383 | if (((readl(SAMPLE_AT_RESET) >> 21) & 1) == 0) |
| 384 | return 200000000; |
Ronen Shitrit | b2b3dc2 | 2008-09-15 10:40:35 +0300 | [diff] [blame] | 385 | |
Ronen Shitrit | 79d4dd7 | 2008-09-15 00:56:38 +0200 | [diff] [blame] | 386 | return 166666667; |
| 387 | } |
| 388 | |
Li Jie | 6de95c1 | 2009-11-05 07:29:54 -0800 | [diff] [blame] | 389 | static void __init kirkwood_timer_init(void) |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 390 | { |
Ronen Shitrit | 79d4dd7 | 2008-09-15 00:56:38 +0200 | [diff] [blame] | 391 | kirkwood_tclk = kirkwood_find_tclk(); |
Lennert Buytenhek | 4ee1f6b | 2010-10-15 16:50:26 +0200 | [diff] [blame] | 392 | |
| 393 | orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR, |
| 394 | IRQ_KIRKWOOD_BRIDGE, kirkwood_tclk); |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 395 | } |
| 396 | |
| 397 | struct sys_timer kirkwood_timer = { |
| 398 | .init = kirkwood_timer_init, |
| 399 | }; |
| 400 | |
apatard@mandriva.com | 49106c7 | 2010-05-31 13:49:12 +0200 | [diff] [blame] | 401 | /***************************************************************************** |
| 402 | * Audio |
| 403 | ****************************************************************************/ |
| 404 | static struct resource kirkwood_i2s_resources[] = { |
| 405 | [0] = { |
| 406 | .start = AUDIO_PHYS_BASE, |
| 407 | .end = AUDIO_PHYS_BASE + SZ_16K - 1, |
| 408 | .flags = IORESOURCE_MEM, |
| 409 | }, |
| 410 | [1] = { |
| 411 | .start = IRQ_KIRKWOOD_I2S, |
| 412 | .end = IRQ_KIRKWOOD_I2S, |
| 413 | .flags = IORESOURCE_IRQ, |
| 414 | }, |
| 415 | }; |
| 416 | |
| 417 | static struct kirkwood_asoc_platform_data kirkwood_i2s_data = { |
apatard@mandriva.com | 49106c7 | 2010-05-31 13:49:12 +0200 | [diff] [blame] | 418 | .burst = 128, |
| 419 | }; |
| 420 | |
| 421 | static struct platform_device kirkwood_i2s_device = { |
| 422 | .name = "kirkwood-i2s", |
| 423 | .id = -1, |
| 424 | .num_resources = ARRAY_SIZE(kirkwood_i2s_resources), |
| 425 | .resource = kirkwood_i2s_resources, |
| 426 | .dev = { |
| 427 | .platform_data = &kirkwood_i2s_data, |
| 428 | }, |
| 429 | }; |
| 430 | |
Liam Girdwood | f0fba2a | 2010-03-17 20:15:21 +0000 | [diff] [blame] | 431 | static struct platform_device kirkwood_pcm_device = { |
Arnaud Patard (Rtp) | c88e7b9 | 2010-08-30 16:00:05 +0200 | [diff] [blame] | 432 | .name = "kirkwood-pcm-audio", |
Liam Girdwood | f0fba2a | 2010-03-17 20:15:21 +0000 | [diff] [blame] | 433 | .id = -1, |
| 434 | }; |
| 435 | |
apatard@mandriva.com | 49106c7 | 2010-05-31 13:49:12 +0200 | [diff] [blame] | 436 | void __init kirkwood_audio_init(void) |
| 437 | { |
| 438 | kirkwood_clk_ctrl |= CGC_AUDIO; |
| 439 | platform_device_register(&kirkwood_i2s_device); |
Liam Girdwood | f0fba2a | 2010-03-17 20:15:21 +0000 | [diff] [blame] | 440 | platform_device_register(&kirkwood_pcm_device); |
apatard@mandriva.com | 49106c7 | 2010-05-31 13:49:12 +0200 | [diff] [blame] | 441 | } |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 442 | |
| 443 | /***************************************************************************** |
| 444 | * General |
| 445 | ****************************************************************************/ |
Ronen Shitrit | b2b3dc2 | 2008-09-15 10:40:35 +0300 | [diff] [blame] | 446 | /* |
| 447 | * Identify device ID and revision. |
| 448 | */ |
Jason Cooper | 2b45e05 | 2012-02-29 17:39:08 +0000 | [diff] [blame] | 449 | char * __init kirkwood_id(void) |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 450 | { |
Ronen Shitrit | b2b3dc2 | 2008-09-15 10:40:35 +0300 | [diff] [blame] | 451 | u32 dev, rev; |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 452 | |
Ronen Shitrit | b2b3dc2 | 2008-09-15 10:40:35 +0300 | [diff] [blame] | 453 | kirkwood_pcie_id(&dev, &rev); |
| 454 | |
| 455 | if (dev == MV88F6281_DEV_ID) { |
| 456 | if (rev == MV88F6281_REV_Z0) |
| 457 | return "MV88F6281-Z0"; |
| 458 | else if (rev == MV88F6281_REV_A0) |
| 459 | return "MV88F6281-A0"; |
Siddarth Gore | aec1bad | 2009-06-09 14:41:02 +0530 | [diff] [blame] | 460 | else if (rev == MV88F6281_REV_A1) |
| 461 | return "MV88F6281-A1"; |
Ronen Shitrit | b2b3dc2 | 2008-09-15 10:40:35 +0300 | [diff] [blame] | 462 | else |
| 463 | return "MV88F6281-Rev-Unsupported"; |
| 464 | } else if (dev == MV88F6192_DEV_ID) { |
| 465 | if (rev == MV88F6192_REV_Z0) |
| 466 | return "MV88F6192-Z0"; |
| 467 | else if (rev == MV88F6192_REV_A0) |
| 468 | return "MV88F6192-A0"; |
Saeed Bishara | 1c2003a | 2010-06-01 18:09:26 +0300 | [diff] [blame] | 469 | else if (rev == MV88F6192_REV_A1) |
| 470 | return "MV88F6192-A1"; |
Ronen Shitrit | b2b3dc2 | 2008-09-15 10:40:35 +0300 | [diff] [blame] | 471 | else |
| 472 | return "MV88F6192-Rev-Unsupported"; |
| 473 | } else if (dev == MV88F6180_DEV_ID) { |
| 474 | if (rev == MV88F6180_REV_A0) |
| 475 | return "MV88F6180-Rev-A0"; |
Saeed Bishara | 1c2003a | 2010-06-01 18:09:26 +0300 | [diff] [blame] | 476 | else if (rev == MV88F6180_REV_A1) |
| 477 | return "MV88F6180-Rev-A1"; |
Ronen Shitrit | b2b3dc2 | 2008-09-15 10:40:35 +0300 | [diff] [blame] | 478 | else |
| 479 | return "MV88F6180-Rev-Unsupported"; |
Saeed Bishara | 1e4d2d3 | 2010-06-01 18:09:27 +0300 | [diff] [blame] | 480 | } else if (dev == MV88F6282_DEV_ID) { |
| 481 | if (rev == MV88F6282_REV_A0) |
| 482 | return "MV88F6282-Rev-A0"; |
Martin Michlmayr | a87d89e | 2011-11-03 12:57:43 +0000 | [diff] [blame] | 483 | else if (rev == MV88F6282_REV_A1) |
| 484 | return "MV88F6282-Rev-A1"; |
Saeed Bishara | 1e4d2d3 | 2010-06-01 18:09:27 +0300 | [diff] [blame] | 485 | else |
| 486 | return "MV88F6282-Rev-Unsupported"; |
Ronen Shitrit | b2b3dc2 | 2008-09-15 10:40:35 +0300 | [diff] [blame] | 487 | } else { |
| 488 | return "Device-Unknown"; |
| 489 | } |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 490 | } |
| 491 | |
Jason Cooper | 2b45e05 | 2012-02-29 17:39:08 +0000 | [diff] [blame] | 492 | void __init kirkwood_l2_init(void) |
Saeed Bishara | 1338760 | 2008-06-23 01:05:08 -1100 | [diff] [blame] | 493 | { |
Ronen Shitrit | 4360bb4 | 2008-09-23 15:28:10 +0300 | [diff] [blame] | 494 | #ifdef CONFIG_CACHE_FEROCEON_L2_WRITETHROUGH |
| 495 | writel(readl(L2_CONFIG_REG) | L2_WRITETHROUGH, L2_CONFIG_REG); |
| 496 | feroceon_l2_init(1); |
| 497 | #else |
| 498 | writel(readl(L2_CONFIG_REG) & ~L2_WRITETHROUGH, L2_CONFIG_REG); |
| 499 | feroceon_l2_init(0); |
| 500 | #endif |
Saeed Bishara | 1338760 | 2008-06-23 01:05:08 -1100 | [diff] [blame] | 501 | } |
| 502 | |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 503 | void __init kirkwood_init(void) |
| 504 | { |
| 505 | printk(KERN_INFO "Kirkwood: %s, TCLK=%d.\n", |
Ronen Shitrit | 79d4dd7 | 2008-09-15 00:56:38 +0200 | [diff] [blame] | 506 | kirkwood_id(), kirkwood_tclk); |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 507 | |
Lennert Buytenhek | 2bf3010 | 2009-11-12 20:31:14 +0100 | [diff] [blame] | 508 | /* |
| 509 | * Disable propagation of mbus errors to the CPU local bus, |
| 510 | * as this causes mbus errors (which can occur for example |
| 511 | * for PCI aborts) to throw CPU aborts, which we're not set |
| 512 | * up to deal with. |
| 513 | */ |
| 514 | writel(readl(CPU_CONFIG) & ~CPU_CONFIG_ERROR_PROP, CPU_CONFIG); |
| 515 | |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 516 | kirkwood_setup_cpu_mbus(); |
| 517 | |
| 518 | #ifdef CONFIG_CACHE_FEROCEON_L2 |
Ronen Shitrit | 4360bb4 | 2008-09-23 15:28:10 +0300 | [diff] [blame] | 519 | kirkwood_l2_init(); |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 520 | #endif |
Nicolas Pitre | 5b99d53 | 2009-02-26 22:55:59 -0500 | [diff] [blame] | 521 | |
Andrew Lunn | 2f129bf | 2011-12-15 08:15:07 +0100 | [diff] [blame] | 522 | /* Setup root of clk tree */ |
| 523 | kirkwood_clk_init(); |
| 524 | |
Nicolas Pitre | 5b99d53 | 2009-02-26 22:55:59 -0500 | [diff] [blame] | 525 | /* internal devices that every board has */ |
| 526 | kirkwood_rtc_init(); |
Thomas Reitmayr | 054bd3f0 | 2009-06-01 13:38:34 +0200 | [diff] [blame] | 527 | kirkwood_wdt_init(); |
Nicolas Pitre | 5b99d53 | 2009-02-26 22:55:59 -0500 | [diff] [blame] | 528 | kirkwood_xor0_init(); |
| 529 | kirkwood_xor1_init(); |
Nicolas Pitre | ae5c8c8 | 2009-06-03 15:24:36 -0400 | [diff] [blame] | 530 | kirkwood_crypto_init(); |
Eric Cooper | 9c15364 | 2011-02-02 17:16:11 -0500 | [diff] [blame] | 531 | |
| 532 | #ifdef CONFIG_KEXEC |
| 533 | kexec_reinit = kirkwood_enable_pcie; |
| 534 | #endif |
Saeed Bishara | 651c74c | 2008-06-22 22:45:06 +0200 | [diff] [blame] | 535 | } |
Rabeeh Khoury | e8b2b7b | 2009-03-22 17:30:32 +0200 | [diff] [blame] | 536 | |
| 537 | static int __init kirkwood_clock_gate(void) |
| 538 | { |
| 539 | unsigned int curr = readl(CLOCK_GATING_CTRL); |
Saeed Bishara | ffd58bd | 2010-06-08 14:21:34 +0300 | [diff] [blame] | 540 | u32 dev, rev; |
Rabeeh Khoury | e8b2b7b | 2009-03-22 17:30:32 +0200 | [diff] [blame] | 541 | |
Saeed Bishara | ffd58bd | 2010-06-08 14:21:34 +0300 | [diff] [blame] | 542 | kirkwood_pcie_id(&dev, &rev); |
Rabeeh Khoury | e8b2b7b | 2009-03-22 17:30:32 +0200 | [diff] [blame] | 543 | printk(KERN_DEBUG "Gating clock of unused units\n"); |
| 544 | printk(KERN_DEBUG "before: 0x%08x\n", curr); |
| 545 | |
| 546 | /* Make sure those units are accessible */ |
Saeed Bishara | ffd58bd | 2010-06-08 14:21:34 +0300 | [diff] [blame] | 547 | writel(curr | CGC_SATA0 | CGC_SATA1 | CGC_PEX0 | CGC_PEX1, CLOCK_GATING_CTRL); |
Rabeeh Khoury | e8b2b7b | 2009-03-22 17:30:32 +0200 | [diff] [blame] | 548 | |
| 549 | /* For SATA: first shutdown the phy */ |
| 550 | if (!(kirkwood_clk_ctrl & CGC_SATA0)) { |
| 551 | /* Disable PLL and IVREF */ |
| 552 | writel(readl(SATA0_PHY_MODE_2) & ~0xf, SATA0_PHY_MODE_2); |
| 553 | /* Disable PHY */ |
| 554 | writel(readl(SATA0_IF_CTRL) | 0x200, SATA0_IF_CTRL); |
| 555 | } |
| 556 | if (!(kirkwood_clk_ctrl & CGC_SATA1)) { |
| 557 | /* Disable PLL and IVREF */ |
| 558 | writel(readl(SATA1_PHY_MODE_2) & ~0xf, SATA1_PHY_MODE_2); |
| 559 | /* Disable PHY */ |
| 560 | writel(readl(SATA1_IF_CTRL) | 0x200, SATA1_IF_CTRL); |
| 561 | } |
| 562 | |
| 563 | /* For PCIe: first shutdown the phy */ |
| 564 | if (!(kirkwood_clk_ctrl & CGC_PEX0)) { |
| 565 | writel(readl(PCIE_LINK_CTRL) | 0x10, PCIE_LINK_CTRL); |
| 566 | while (1) |
| 567 | if (readl(PCIE_STATUS) & 0x1) |
| 568 | break; |
| 569 | writel(readl(PCIE_LINK_CTRL) & ~0x10, PCIE_LINK_CTRL); |
| 570 | } |
| 571 | |
Saeed Bishara | ffd58bd | 2010-06-08 14:21:34 +0300 | [diff] [blame] | 572 | /* For PCIe 1: first shutdown the phy */ |
| 573 | if (dev == MV88F6282_DEV_ID) { |
| 574 | if (!(kirkwood_clk_ctrl & CGC_PEX1)) { |
| 575 | writel(readl(PCIE1_LINK_CTRL) | 0x10, PCIE1_LINK_CTRL); |
| 576 | while (1) |
| 577 | if (readl(PCIE1_STATUS) & 0x1) |
| 578 | break; |
| 579 | writel(readl(PCIE1_LINK_CTRL) & ~0x10, PCIE1_LINK_CTRL); |
| 580 | } |
| 581 | } else /* keep this bit set for devices that don't have PCIe1 */ |
| 582 | kirkwood_clk_ctrl |= CGC_PEX1; |
| 583 | |
Rabeeh Khoury | e8b2b7b | 2009-03-22 17:30:32 +0200 | [diff] [blame] | 584 | /* Now gate clock the required units */ |
| 585 | writel(kirkwood_clk_ctrl, CLOCK_GATING_CTRL); |
| 586 | printk(KERN_DEBUG " after: 0x%08x\n", readl(CLOCK_GATING_CTRL)); |
| 587 | |
| 588 | return 0; |
| 589 | } |
| 590 | late_initcall(kirkwood_clock_gate); |
Russell King | cb15dff | 2011-11-05 10:03:47 +0000 | [diff] [blame] | 591 | |
| 592 | void kirkwood_restart(char mode, const char *cmd) |
| 593 | { |
| 594 | /* |
| 595 | * Enable soft reset to assert RSTOUTn. |
| 596 | */ |
| 597 | writel(SOFT_RESET_OUT_EN, RSTOUTn_MASK); |
| 598 | |
| 599 | /* |
| 600 | * Assert soft reset. |
| 601 | */ |
| 602 | writel(SOFT_RESET, SYSTEM_SOFT_RESET); |
| 603 | |
| 604 | while (1) |
| 605 | ; |
| 606 | } |