blob: 1f819ffebbf1b8527a65cb857b51d2f3d3880d93 [file] [log] [blame]
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001/*
2 * Copyright (c) 2012 Samsung Electronics Co., Ltd.
3 * http://www.samsung.com
4 *
5 * Clock support for EXYNOS5 SoCs
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10*/
11
12#include <linux/kernel.h>
13#include <linux/err.h>
14#include <linux/io.h>
15#include <linux/syscore_ops.h>
16
17#include <plat/cpu-freq.h>
18#include <plat/clock.h>
19#include <plat/cpu.h>
20#include <plat/pll.h>
21#include <plat/s5p-clock.h>
22#include <plat/clock-clksrc.h>
23#include <plat/pm.h>
24
25#include <mach/map.h>
26#include <mach/regs-clock.h>
27#include <mach/sysmmu.h>
28
29#include "common.h"
30
31#ifdef CONFIG_PM_SLEEP
32static struct sleep_save exynos5_clock_save[] = {
Jongpill Leea2fa3042012-02-17 10:03:49 +090033 SAVE_ITEM(EXYNOS5_CLKSRC_MASK_TOP),
34 SAVE_ITEM(EXYNOS5_CLKSRC_MASK_GSCL),
35 SAVE_ITEM(EXYNOS5_CLKSRC_MASK_DISP1_0),
36 SAVE_ITEM(EXYNOS5_CLKSRC_MASK_FSYS),
37 SAVE_ITEM(EXYNOS5_CLKSRC_MASK_MAUDIO),
38 SAVE_ITEM(EXYNOS5_CLKSRC_MASK_PERIC0),
39 SAVE_ITEM(EXYNOS5_CLKSRC_MASK_PERIC1),
40 SAVE_ITEM(EXYNOS5_CLKGATE_IP_GSCL),
41 SAVE_ITEM(EXYNOS5_CLKGATE_IP_DISP1),
42 SAVE_ITEM(EXYNOS5_CLKGATE_IP_MFC),
43 SAVE_ITEM(EXYNOS5_CLKGATE_IP_G3D),
44 SAVE_ITEM(EXYNOS5_CLKGATE_IP_GEN),
45 SAVE_ITEM(EXYNOS5_CLKGATE_IP_FSYS),
46 SAVE_ITEM(EXYNOS5_CLKGATE_IP_PERIC),
47 SAVE_ITEM(EXYNOS5_CLKGATE_IP_PERIS),
48 SAVE_ITEM(EXYNOS5_CLKGATE_BLOCK),
49 SAVE_ITEM(EXYNOS5_CLKDIV_TOP0),
50 SAVE_ITEM(EXYNOS5_CLKDIV_TOP1),
51 SAVE_ITEM(EXYNOS5_CLKDIV_GSCL),
52 SAVE_ITEM(EXYNOS5_CLKDIV_DISP1_0),
53 SAVE_ITEM(EXYNOS5_CLKDIV_GEN),
54 SAVE_ITEM(EXYNOS5_CLKDIV_MAUDIO),
55 SAVE_ITEM(EXYNOS5_CLKDIV_FSYS0),
56 SAVE_ITEM(EXYNOS5_CLKDIV_FSYS1),
57 SAVE_ITEM(EXYNOS5_CLKDIV_FSYS2),
58 SAVE_ITEM(EXYNOS5_CLKDIV_FSYS3),
59 SAVE_ITEM(EXYNOS5_CLKDIV_PERIC0),
60 SAVE_ITEM(EXYNOS5_CLKDIV_PERIC1),
61 SAVE_ITEM(EXYNOS5_CLKDIV_PERIC2),
62 SAVE_ITEM(EXYNOS5_CLKDIV_PERIC3),
63 SAVE_ITEM(EXYNOS5_CLKDIV_PERIC4),
64 SAVE_ITEM(EXYNOS5_CLKDIV_PERIC5),
65 SAVE_ITEM(EXYNOS5_SCLK_DIV_ISP),
66 SAVE_ITEM(EXYNOS5_CLKSRC_TOP0),
67 SAVE_ITEM(EXYNOS5_CLKSRC_TOP1),
68 SAVE_ITEM(EXYNOS5_CLKSRC_TOP2),
69 SAVE_ITEM(EXYNOS5_CLKSRC_TOP3),
70 SAVE_ITEM(EXYNOS5_CLKSRC_GSCL),
71 SAVE_ITEM(EXYNOS5_CLKSRC_DISP1_0),
72 SAVE_ITEM(EXYNOS5_CLKSRC_MAUDIO),
73 SAVE_ITEM(EXYNOS5_CLKSRC_FSYS),
74 SAVE_ITEM(EXYNOS5_CLKSRC_PERIC0),
75 SAVE_ITEM(EXYNOS5_CLKSRC_PERIC1),
76 SAVE_ITEM(EXYNOS5_SCLK_SRC_ISP),
77 SAVE_ITEM(EXYNOS5_EPLL_CON0),
78 SAVE_ITEM(EXYNOS5_EPLL_CON1),
79 SAVE_ITEM(EXYNOS5_EPLL_CON2),
80 SAVE_ITEM(EXYNOS5_VPLL_CON0),
81 SAVE_ITEM(EXYNOS5_VPLL_CON1),
82 SAVE_ITEM(EXYNOS5_VPLL_CON2),
Kukjin Kim87b3c6e2012-01-22 21:46:13 +090083};
84#endif
85
86static struct clk exynos5_clk_sclk_dptxphy = {
87 .name = "sclk_dptx",
88};
89
90static struct clk exynos5_clk_sclk_hdmi24m = {
91 .name = "sclk_hdmi24m",
92 .rate = 24000000,
93};
94
95static struct clk exynos5_clk_sclk_hdmi27m = {
96 .name = "sclk_hdmi27m",
97 .rate = 27000000,
98};
99
100static struct clk exynos5_clk_sclk_hdmiphy = {
101 .name = "sclk_hdmiphy",
102};
103
104static struct clk exynos5_clk_sclk_usbphy = {
105 .name = "sclk_usbphy",
106 .rate = 48000000,
107};
108
109static int exynos5_clksrc_mask_top_ctrl(struct clk *clk, int enable)
110{
111 return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_TOP, clk, enable);
112}
113
114static int exynos5_clksrc_mask_disp1_0_ctrl(struct clk *clk, int enable)
115{
116 return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_DISP1_0, clk, enable);
117}
118
119static int exynos5_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
120{
121 return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_FSYS, clk, enable);
122}
123
124static int exynos5_clksrc_mask_gscl_ctrl(struct clk *clk, int enable)
125{
126 return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_GSCL, clk, enable);
127}
128
129static int exynos5_clksrc_mask_peric0_ctrl(struct clk *clk, int enable)
130{
131 return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_PERIC0, clk, enable);
132}
133
Thomas Abrahamea5a9ce2012-07-14 10:53:13 +0900134static int exynos5_clksrc_mask_peric1_ctrl(struct clk *clk, int enable)
135{
136 return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_PERIC1, clk, enable);
137}
138
KyongHo Chobca10b92012-04-04 09:23:02 -0700139static int exynos5_clk_ip_acp_ctrl(struct clk *clk, int enable)
140{
141 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ACP, clk, enable);
142}
143
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900144static int exynos5_clk_ip_core_ctrl(struct clk *clk, int enable)
145{
146 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_CORE, clk, enable);
147}
148
149static int exynos5_clk_ip_disp1_ctrl(struct clk *clk, int enable)
150{
151 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_DISP1, clk, enable);
152}
153
154static int exynos5_clk_ip_fsys_ctrl(struct clk *clk, int enable)
155{
156 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_FSYS, clk, enable);
157}
158
159static int exynos5_clk_block_ctrl(struct clk *clk, int enable)
160{
161 return s5p_gatectrl(EXYNOS5_CLKGATE_BLOCK, clk, enable);
162}
163
164static int exynos5_clk_ip_gen_ctrl(struct clk *clk, int enable)
165{
166 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GEN, clk, enable);
167}
168
169static int exynos5_clk_ip_gps_ctrl(struct clk *clk, int enable)
170{
171 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GPS, clk, enable);
172}
173
174static int exynos5_clk_ip_mfc_ctrl(struct clk *clk, int enable)
175{
176 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_MFC, clk, enable);
177}
178
179static int exynos5_clk_ip_peric_ctrl(struct clk *clk, int enable)
180{
181 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_PERIC, clk, enable);
182}
183
184static int exynos5_clk_ip_peris_ctrl(struct clk *clk, int enable)
185{
186 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_PERIS, clk, enable);
187}
188
KyongHo Chobca10b92012-04-04 09:23:02 -0700189static int exynos5_clk_ip_gscl_ctrl(struct clk *clk, int enable)
190{
191 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GSCL, clk, enable);
192}
193
194static int exynos5_clk_ip_isp0_ctrl(struct clk *clk, int enable)
195{
196 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ISP0, clk, enable);
197}
198
199static int exynos5_clk_ip_isp1_ctrl(struct clk *clk, int enable)
200{
201 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ISP1, clk, enable);
202}
203
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900204/* Core list of CMU_CPU side */
205
206static struct clksrc_clk exynos5_clk_mout_apll = {
207 .clk = {
208 .name = "mout_apll",
209 },
210 .sources = &clk_src_apll,
211 .reg_src = { .reg = EXYNOS5_CLKSRC_CPU, .shift = 0, .size = 1 },
212};
213
214static struct clksrc_clk exynos5_clk_sclk_apll = {
215 .clk = {
216 .name = "sclk_apll",
217 .parent = &exynos5_clk_mout_apll.clk,
218 },
219 .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 24, .size = 3 },
220};
221
Kisoo Yu57b317f2012-04-24 14:54:15 -0700222static struct clksrc_clk exynos5_clk_mout_bpll_fout = {
223 .clk = {
224 .name = "mout_bpll_fout",
225 },
226 .sources = &clk_src_bpll_fout,
227 .reg_src = { .reg = EXYNOS5_PLL_DIV2_SEL, .shift = 0, .size = 1 },
228};
229
230static struct clk *exynos5_clk_src_bpll_list[] = {
231 [0] = &clk_fin_bpll,
232 [1] = &exynos5_clk_mout_bpll_fout.clk,
233};
234
235static struct clksrc_sources exynos5_clk_src_bpll = {
236 .sources = exynos5_clk_src_bpll_list,
237 .nr_sources = ARRAY_SIZE(exynos5_clk_src_bpll_list),
238};
239
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900240static struct clksrc_clk exynos5_clk_mout_bpll = {
241 .clk = {
242 .name = "mout_bpll",
243 },
Kisoo Yu57b317f2012-04-24 14:54:15 -0700244 .sources = &exynos5_clk_src_bpll,
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900245 .reg_src = { .reg = EXYNOS5_CLKSRC_CDREX, .shift = 0, .size = 1 },
246};
247
248static struct clk *exynos5_clk_src_bpll_user_list[] = {
249 [0] = &clk_fin_mpll,
250 [1] = &exynos5_clk_mout_bpll.clk,
251};
252
253static struct clksrc_sources exynos5_clk_src_bpll_user = {
254 .sources = exynos5_clk_src_bpll_user_list,
255 .nr_sources = ARRAY_SIZE(exynos5_clk_src_bpll_user_list),
256};
257
258static struct clksrc_clk exynos5_clk_mout_bpll_user = {
259 .clk = {
260 .name = "mout_bpll_user",
261 },
262 .sources = &exynos5_clk_src_bpll_user,
263 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 24, .size = 1 },
264};
265
266static struct clksrc_clk exynos5_clk_mout_cpll = {
267 .clk = {
268 .name = "mout_cpll",
269 },
270 .sources = &clk_src_cpll,
271 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 8, .size = 1 },
272};
273
274static struct clksrc_clk exynos5_clk_mout_epll = {
275 .clk = {
276 .name = "mout_epll",
277 },
278 .sources = &clk_src_epll,
279 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 12, .size = 1 },
280};
281
Kisoo Yu57b317f2012-04-24 14:54:15 -0700282static struct clksrc_clk exynos5_clk_mout_mpll_fout = {
283 .clk = {
284 .name = "mout_mpll_fout",
285 },
286 .sources = &clk_src_mpll_fout,
287 .reg_src = { .reg = EXYNOS5_PLL_DIV2_SEL, .shift = 4, .size = 1 },
288};
289
290static struct clk *exynos5_clk_src_mpll_list[] = {
291 [0] = &clk_fin_mpll,
292 [1] = &exynos5_clk_mout_mpll_fout.clk,
293};
294
295static struct clksrc_sources exynos5_clk_src_mpll = {
296 .sources = exynos5_clk_src_mpll_list,
297 .nr_sources = ARRAY_SIZE(exynos5_clk_src_mpll_list),
298};
299
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900300struct clksrc_clk exynos5_clk_mout_mpll = {
301 .clk = {
302 .name = "mout_mpll",
303 },
Kisoo Yu57b317f2012-04-24 14:54:15 -0700304 .sources = &exynos5_clk_src_mpll,
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900305 .reg_src = { .reg = EXYNOS5_CLKSRC_CORE1, .shift = 8, .size = 1 },
306};
307
308static struct clk *exynos_clkset_vpllsrc_list[] = {
309 [0] = &clk_fin_vpll,
310 [1] = &exynos5_clk_sclk_hdmi27m,
311};
312
313static struct clksrc_sources exynos5_clkset_vpllsrc = {
314 .sources = exynos_clkset_vpllsrc_list,
315 .nr_sources = ARRAY_SIZE(exynos_clkset_vpllsrc_list),
316};
317
318static struct clksrc_clk exynos5_clk_vpllsrc = {
319 .clk = {
320 .name = "vpll_src",
321 .enable = exynos5_clksrc_mask_top_ctrl,
322 .ctrlbit = (1 << 0),
323 },
324 .sources = &exynos5_clkset_vpllsrc,
325 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 0, .size = 1 },
326};
327
328static struct clk *exynos5_clkset_sclk_vpll_list[] = {
329 [0] = &exynos5_clk_vpllsrc.clk,
330 [1] = &clk_fout_vpll,
331};
332
333static struct clksrc_sources exynos5_clkset_sclk_vpll = {
334 .sources = exynos5_clkset_sclk_vpll_list,
335 .nr_sources = ARRAY_SIZE(exynos5_clkset_sclk_vpll_list),
336};
337
338static struct clksrc_clk exynos5_clk_sclk_vpll = {
339 .clk = {
340 .name = "sclk_vpll",
341 },
342 .sources = &exynos5_clkset_sclk_vpll,
343 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 16, .size = 1 },
344};
345
346static struct clksrc_clk exynos5_clk_sclk_pixel = {
347 .clk = {
348 .name = "sclk_pixel",
349 .parent = &exynos5_clk_sclk_vpll.clk,
350 },
351 .reg_div = { .reg = EXYNOS5_CLKDIV_DISP1_0, .shift = 28, .size = 4 },
352};
353
354static struct clk *exynos5_clkset_sclk_hdmi_list[] = {
355 [0] = &exynos5_clk_sclk_pixel.clk,
356 [1] = &exynos5_clk_sclk_hdmiphy,
357};
358
359static struct clksrc_sources exynos5_clkset_sclk_hdmi = {
360 .sources = exynos5_clkset_sclk_hdmi_list,
361 .nr_sources = ARRAY_SIZE(exynos5_clkset_sclk_hdmi_list),
362};
363
364static struct clksrc_clk exynos5_clk_sclk_hdmi = {
365 .clk = {
366 .name = "sclk_hdmi",
367 .enable = exynos5_clksrc_mask_disp1_0_ctrl,
368 .ctrlbit = (1 << 20),
369 },
370 .sources = &exynos5_clkset_sclk_hdmi,
371 .reg_src = { .reg = EXYNOS5_CLKSRC_DISP1_0, .shift = 20, .size = 1 },
372};
373
374static struct clksrc_clk *exynos5_sclk_tv[] = {
375 &exynos5_clk_sclk_pixel,
376 &exynos5_clk_sclk_hdmi,
377};
378
379static struct clk *exynos5_clk_src_mpll_user_list[] = {
380 [0] = &clk_fin_mpll,
381 [1] = &exynos5_clk_mout_mpll.clk,
382};
383
384static struct clksrc_sources exynos5_clk_src_mpll_user = {
385 .sources = exynos5_clk_src_mpll_user_list,
386 .nr_sources = ARRAY_SIZE(exynos5_clk_src_mpll_user_list),
387};
388
389static struct clksrc_clk exynos5_clk_mout_mpll_user = {
390 .clk = {
391 .name = "mout_mpll_user",
392 },
393 .sources = &exynos5_clk_src_mpll_user,
394 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 20, .size = 1 },
395};
396
397static struct clk *exynos5_clkset_mout_cpu_list[] = {
398 [0] = &exynos5_clk_mout_apll.clk,
399 [1] = &exynos5_clk_mout_mpll.clk,
400};
401
402static struct clksrc_sources exynos5_clkset_mout_cpu = {
403 .sources = exynos5_clkset_mout_cpu_list,
404 .nr_sources = ARRAY_SIZE(exynos5_clkset_mout_cpu_list),
405};
406
407static struct clksrc_clk exynos5_clk_mout_cpu = {
408 .clk = {
409 .name = "mout_cpu",
410 },
411 .sources = &exynos5_clkset_mout_cpu,
412 .reg_src = { .reg = EXYNOS5_CLKSRC_CPU, .shift = 16, .size = 1 },
413};
414
415static struct clksrc_clk exynos5_clk_dout_armclk = {
416 .clk = {
417 .name = "dout_armclk",
418 .parent = &exynos5_clk_mout_cpu.clk,
419 },
420 .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 0, .size = 3 },
421};
422
423static struct clksrc_clk exynos5_clk_dout_arm2clk = {
424 .clk = {
425 .name = "dout_arm2clk",
426 .parent = &exynos5_clk_dout_armclk.clk,
427 },
428 .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 28, .size = 3 },
429};
430
431static struct clk exynos5_clk_armclk = {
432 .name = "armclk",
433 .parent = &exynos5_clk_dout_arm2clk.clk,
434};
435
436/* Core list of CMU_CDREX side */
437
438static struct clk *exynos5_clkset_cdrex_list[] = {
439 [0] = &exynos5_clk_mout_mpll.clk,
440 [1] = &exynos5_clk_mout_bpll.clk,
441};
442
443static struct clksrc_sources exynos5_clkset_cdrex = {
444 .sources = exynos5_clkset_cdrex_list,
445 .nr_sources = ARRAY_SIZE(exynos5_clkset_cdrex_list),
446};
447
448static struct clksrc_clk exynos5_clk_cdrex = {
449 .clk = {
450 .name = "clk_cdrex",
451 },
452 .sources = &exynos5_clkset_cdrex,
453 .reg_src = { .reg = EXYNOS5_CLKSRC_CDREX, .shift = 4, .size = 1 },
454 .reg_div = { .reg = EXYNOS5_CLKDIV_CDREX, .shift = 16, .size = 3 },
455};
456
457static struct clksrc_clk exynos5_clk_aclk_acp = {
458 .clk = {
459 .name = "aclk_acp",
460 .parent = &exynos5_clk_mout_mpll.clk,
461 },
462 .reg_div = { .reg = EXYNOS5_CLKDIV_ACP, .shift = 0, .size = 3 },
463};
464
465static struct clksrc_clk exynos5_clk_pclk_acp = {
466 .clk = {
467 .name = "pclk_acp",
468 .parent = &exynos5_clk_aclk_acp.clk,
469 },
470 .reg_div = { .reg = EXYNOS5_CLKDIV_ACP, .shift = 4, .size = 3 },
471};
472
473/* Core list of CMU_TOP side */
474
475struct clk *exynos5_clkset_aclk_top_list[] = {
476 [0] = &exynos5_clk_mout_mpll_user.clk,
477 [1] = &exynos5_clk_mout_bpll_user.clk,
478};
479
480struct clksrc_sources exynos5_clkset_aclk = {
481 .sources = exynos5_clkset_aclk_top_list,
482 .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_top_list),
483};
484
485static struct clksrc_clk exynos5_clk_aclk_400 = {
486 .clk = {
487 .name = "aclk_400",
488 },
489 .sources = &exynos5_clkset_aclk,
490 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 20, .size = 1 },
491 .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 24, .size = 3 },
492};
493
494struct clk *exynos5_clkset_aclk_333_166_list[] = {
495 [0] = &exynos5_clk_mout_cpll.clk,
496 [1] = &exynos5_clk_mout_mpll_user.clk,
497};
498
499struct clksrc_sources exynos5_clkset_aclk_333_166 = {
500 .sources = exynos5_clkset_aclk_333_166_list,
501 .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_333_166_list),
502};
503
504static struct clksrc_clk exynos5_clk_aclk_333 = {
505 .clk = {
506 .name = "aclk_333",
507 },
508 .sources = &exynos5_clkset_aclk_333_166,
509 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 16, .size = 1 },
510 .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 20, .size = 3 },
511};
512
513static struct clksrc_clk exynos5_clk_aclk_166 = {
514 .clk = {
515 .name = "aclk_166",
516 },
517 .sources = &exynos5_clkset_aclk_333_166,
518 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 8, .size = 1 },
519 .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 8, .size = 3 },
520};
521
522static struct clksrc_clk exynos5_clk_aclk_266 = {
523 .clk = {
524 .name = "aclk_266",
525 .parent = &exynos5_clk_mout_mpll_user.clk,
526 },
527 .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 16, .size = 3 },
528};
529
530static struct clksrc_clk exynos5_clk_aclk_200 = {
531 .clk = {
532 .name = "aclk_200",
533 },
534 .sources = &exynos5_clkset_aclk,
535 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 12, .size = 1 },
536 .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 12, .size = 3 },
537};
538
539static struct clksrc_clk exynos5_clk_aclk_66_pre = {
540 .clk = {
541 .name = "aclk_66_pre",
542 .parent = &exynos5_clk_mout_mpll_user.clk,
543 },
544 .reg_div = { .reg = EXYNOS5_CLKDIV_TOP1, .shift = 24, .size = 3 },
545};
546
547static struct clksrc_clk exynos5_clk_aclk_66 = {
548 .clk = {
549 .name = "aclk_66",
550 .parent = &exynos5_clk_aclk_66_pre.clk,
551 },
552 .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 0, .size = 3 },
553};
554
Shaik Ameer Basha2822d312012-09-07 14:13:08 +0900555static struct clksrc_clk exynos5_clk_mout_aclk_300_gscl_mid = {
556 .clk = {
557 .name = "mout_aclk_300_gscl_mid",
558 },
559 .sources = &exynos5_clkset_aclk,
560 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 24, .size = 1 },
561};
562
563static struct clk *exynos5_clkset_aclk_300_mid1_list[] = {
564 [0] = &exynos5_clk_sclk_vpll.clk,
565 [1] = &exynos5_clk_mout_cpll.clk,
566};
567
568static struct clksrc_sources exynos5_clkset_aclk_300_gscl_mid1 = {
569 .sources = exynos5_clkset_aclk_300_mid1_list,
570 .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_300_mid1_list),
571};
572
573static struct clksrc_clk exynos5_clk_mout_aclk_300_gscl_mid1 = {
574 .clk = {
575 .name = "mout_aclk_300_gscl_mid1",
576 },
577 .sources = &exynos5_clkset_aclk_300_gscl_mid1,
578 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP1, .shift = 12, .size = 1 },
579};
580
581static struct clk *exynos5_clkset_aclk_300_gscl_list[] = {
582 [0] = &exynos5_clk_mout_aclk_300_gscl_mid.clk,
583 [1] = &exynos5_clk_mout_aclk_300_gscl_mid1.clk,
584};
585
586static struct clksrc_sources exynos5_clkset_aclk_300_gscl = {
587 .sources = exynos5_clkset_aclk_300_gscl_list,
588 .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_300_gscl_list),
589};
590
591static struct clksrc_clk exynos5_clk_mout_aclk_300_gscl = {
592 .clk = {
593 .name = "mout_aclk_300_gscl",
594 },
595 .sources = &exynos5_clkset_aclk_300_gscl,
596 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 25, .size = 1 },
597};
598
599static struct clk *exynos5_clk_src_gscl_300_list[] = {
600 [0] = &clk_ext_xtal_mux,
601 [1] = &exynos5_clk_mout_aclk_300_gscl.clk,
602};
603
604static struct clksrc_sources exynos5_clk_src_gscl_300 = {
605 .sources = exynos5_clk_src_gscl_300_list,
606 .nr_sources = ARRAY_SIZE(exynos5_clk_src_gscl_300_list),
607};
608
609static struct clksrc_clk exynos5_clk_aclk_300_gscl = {
610 .clk = {
611 .name = "aclk_300_gscl",
612 },
613 .sources = &exynos5_clk_src_gscl_300,
614 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP3, .shift = 10, .size = 1 },
615};
616
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900617static struct clk exynos5_init_clocks_off[] = {
618 {
619 .name = "timers",
620 .parent = &exynos5_clk_aclk_66.clk,
621 .enable = exynos5_clk_ip_peric_ctrl,
622 .ctrlbit = (1 << 24),
623 }, {
624 .name = "rtc",
625 .parent = &exynos5_clk_aclk_66.clk,
626 .enable = exynos5_clk_ip_peris_ctrl,
627 .ctrlbit = (1 << 20),
628 }, {
Thomas Abrahamd36bcd02012-04-24 14:03:05 -0700629 .name = "watchdog",
630 .parent = &exynos5_clk_aclk_66.clk,
631 .enable = exynos5_clk_ip_peris_ctrl,
632 .ctrlbit = (1 << 19),
633 }, {
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900634 .name = "hsmmc",
Thomas Abraham8482c812012-04-14 08:04:46 -0700635 .devname = "exynos4-sdhci.0",
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900636 .parent = &exynos5_clk_aclk_200.clk,
637 .enable = exynos5_clk_ip_fsys_ctrl,
638 .ctrlbit = (1 << 12),
639 }, {
640 .name = "hsmmc",
Thomas Abraham8482c812012-04-14 08:04:46 -0700641 .devname = "exynos4-sdhci.1",
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900642 .parent = &exynos5_clk_aclk_200.clk,
643 .enable = exynos5_clk_ip_fsys_ctrl,
644 .ctrlbit = (1 << 13),
645 }, {
646 .name = "hsmmc",
Thomas Abraham8482c812012-04-14 08:04:46 -0700647 .devname = "exynos4-sdhci.2",
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900648 .parent = &exynos5_clk_aclk_200.clk,
649 .enable = exynos5_clk_ip_fsys_ctrl,
650 .ctrlbit = (1 << 14),
651 }, {
652 .name = "hsmmc",
Thomas Abraham8482c812012-04-14 08:04:46 -0700653 .devname = "exynos4-sdhci.3",
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900654 .parent = &exynos5_clk_aclk_200.clk,
655 .enable = exynos5_clk_ip_fsys_ctrl,
656 .ctrlbit = (1 << 15),
657 }, {
658 .name = "dwmci",
659 .parent = &exynos5_clk_aclk_200.clk,
660 .enable = exynos5_clk_ip_fsys_ctrl,
661 .ctrlbit = (1 << 16),
662 }, {
663 .name = "sata",
664 .devname = "ahci",
665 .enable = exynos5_clk_ip_fsys_ctrl,
666 .ctrlbit = (1 << 6),
667 }, {
668 .name = "sata_phy",
669 .enable = exynos5_clk_ip_fsys_ctrl,
670 .ctrlbit = (1 << 24),
671 }, {
672 .name = "sata_phy_i2c",
673 .enable = exynos5_clk_ip_fsys_ctrl,
674 .ctrlbit = (1 << 25),
675 }, {
676 .name = "mfc",
677 .devname = "s5p-mfc",
678 .enable = exynos5_clk_ip_mfc_ctrl,
679 .ctrlbit = (1 << 0),
680 }, {
681 .name = "hdmi",
682 .devname = "exynos4-hdmi",
683 .enable = exynos5_clk_ip_disp1_ctrl,
684 .ctrlbit = (1 << 6),
685 }, {
686 .name = "mixer",
687 .devname = "s5p-mixer",
688 .enable = exynos5_clk_ip_disp1_ctrl,
689 .ctrlbit = (1 << 5),
690 }, {
691 .name = "jpeg",
692 .enable = exynos5_clk_ip_gen_ctrl,
693 .ctrlbit = (1 << 2),
694 }, {
695 .name = "dsim0",
696 .enable = exynos5_clk_ip_disp1_ctrl,
697 .ctrlbit = (1 << 3),
698 }, {
699 .name = "iis",
700 .devname = "samsung-i2s.1",
701 .enable = exynos5_clk_ip_peric_ctrl,
702 .ctrlbit = (1 << 20),
703 }, {
704 .name = "iis",
705 .devname = "samsung-i2s.2",
706 .enable = exynos5_clk_ip_peric_ctrl,
707 .ctrlbit = (1 << 21),
708 }, {
709 .name = "pcm",
710 .devname = "samsung-pcm.1",
711 .enable = exynos5_clk_ip_peric_ctrl,
712 .ctrlbit = (1 << 22),
713 }, {
714 .name = "pcm",
715 .devname = "samsung-pcm.2",
716 .enable = exynos5_clk_ip_peric_ctrl,
717 .ctrlbit = (1 << 23),
718 }, {
719 .name = "spdif",
720 .devname = "samsung-spdif",
721 .enable = exynos5_clk_ip_peric_ctrl,
722 .ctrlbit = (1 << 26),
723 }, {
724 .name = "ac97",
725 .devname = "samsung-ac97",
726 .enable = exynos5_clk_ip_peric_ctrl,
727 .ctrlbit = (1 << 27),
728 }, {
729 .name = "usbhost",
730 .enable = exynos5_clk_ip_fsys_ctrl ,
731 .ctrlbit = (1 << 18),
732 }, {
733 .name = "usbotg",
734 .enable = exynos5_clk_ip_fsys_ctrl,
735 .ctrlbit = (1 << 7),
736 }, {
737 .name = "gps",
738 .enable = exynos5_clk_ip_gps_ctrl,
739 .ctrlbit = ((1 << 3) | (1 << 2) | (1 << 0)),
740 }, {
741 .name = "nfcon",
742 .enable = exynos5_clk_ip_fsys_ctrl,
743 .ctrlbit = (1 << 22),
744 }, {
745 .name = "iop",
746 .enable = exynos5_clk_ip_fsys_ctrl,
747 .ctrlbit = ((1 << 30) | (1 << 26) | (1 << 23)),
748 }, {
749 .name = "core_iop",
750 .enable = exynos5_clk_ip_core_ctrl,
751 .ctrlbit = ((1 << 21) | (1 << 3)),
752 }, {
753 .name = "mcu_iop",
754 .enable = exynos5_clk_ip_fsys_ctrl,
755 .ctrlbit = (1 << 0),
756 }, {
757 .name = "i2c",
758 .devname = "s3c2440-i2c.0",
759 .parent = &exynos5_clk_aclk_66.clk,
760 .enable = exynos5_clk_ip_peric_ctrl,
761 .ctrlbit = (1 << 6),
762 }, {
763 .name = "i2c",
764 .devname = "s3c2440-i2c.1",
765 .parent = &exynos5_clk_aclk_66.clk,
766 .enable = exynos5_clk_ip_peric_ctrl,
767 .ctrlbit = (1 << 7),
768 }, {
769 .name = "i2c",
770 .devname = "s3c2440-i2c.2",
771 .parent = &exynos5_clk_aclk_66.clk,
772 .enable = exynos5_clk_ip_peric_ctrl,
773 .ctrlbit = (1 << 8),
774 }, {
775 .name = "i2c",
776 .devname = "s3c2440-i2c.3",
777 .parent = &exynos5_clk_aclk_66.clk,
778 .enable = exynos5_clk_ip_peric_ctrl,
779 .ctrlbit = (1 << 9),
780 }, {
781 .name = "i2c",
782 .devname = "s3c2440-i2c.4",
783 .parent = &exynos5_clk_aclk_66.clk,
784 .enable = exynos5_clk_ip_peric_ctrl,
785 .ctrlbit = (1 << 10),
786 }, {
787 .name = "i2c",
788 .devname = "s3c2440-i2c.5",
789 .parent = &exynos5_clk_aclk_66.clk,
790 .enable = exynos5_clk_ip_peric_ctrl,
791 .ctrlbit = (1 << 11),
792 }, {
793 .name = "i2c",
794 .devname = "s3c2440-i2c.6",
795 .parent = &exynos5_clk_aclk_66.clk,
796 .enable = exynos5_clk_ip_peric_ctrl,
797 .ctrlbit = (1 << 12),
798 }, {
799 .name = "i2c",
800 .devname = "s3c2440-i2c.7",
801 .parent = &exynos5_clk_aclk_66.clk,
802 .enable = exynos5_clk_ip_peric_ctrl,
803 .ctrlbit = (1 << 13),
804 }, {
805 .name = "i2c",
806 .devname = "s3c2440-hdmiphy-i2c",
807 .parent = &exynos5_clk_aclk_66.clk,
808 .enable = exynos5_clk_ip_peric_ctrl,
809 .ctrlbit = (1 << 14),
KyongHo Chobca10b92012-04-04 09:23:02 -0700810 }, {
Thomas Abrahamea5a9ce2012-07-14 10:53:13 +0900811 .name = "spi",
812 .devname = "exynos4210-spi.0",
813 .parent = &exynos5_clk_aclk_66.clk,
814 .enable = exynos5_clk_ip_peric_ctrl,
815 .ctrlbit = (1 << 16),
816 }, {
817 .name = "spi",
818 .devname = "exynos4210-spi.1",
819 .parent = &exynos5_clk_aclk_66.clk,
820 .enable = exynos5_clk_ip_peric_ctrl,
821 .ctrlbit = (1 << 17),
822 }, {
823 .name = "spi",
824 .devname = "exynos4210-spi.2",
825 .parent = &exynos5_clk_aclk_66.clk,
826 .enable = exynos5_clk_ip_peric_ctrl,
827 .ctrlbit = (1 << 18),
828 }, {
Shaik Ameer Basha2822d312012-09-07 14:13:08 +0900829 .name = "gscl",
830 .devname = "exynos-gsc.0",
831 .enable = exynos5_clk_ip_gscl_ctrl,
832 .ctrlbit = (1 << 0),
833 }, {
834 .name = "gscl",
835 .devname = "exynos-gsc.1",
836 .enable = exynos5_clk_ip_gscl_ctrl,
837 .ctrlbit = (1 << 1),
838 }, {
839 .name = "gscl",
840 .devname = "exynos-gsc.2",
841 .enable = exynos5_clk_ip_gscl_ctrl,
842 .ctrlbit = (1 << 2),
843 }, {
844 .name = "gscl",
845 .devname = "exynos-gsc.3",
846 .enable = exynos5_clk_ip_gscl_ctrl,
847 .ctrlbit = (1 << 3),
848 }, {
KyongHo Chobca10b92012-04-04 09:23:02 -0700849 .name = SYSMMU_CLOCK_NAME,
850 .devname = SYSMMU_CLOCK_DEVNAME(mfc_l, 0),
851 .enable = &exynos5_clk_ip_mfc_ctrl,
852 .ctrlbit = (1 << 1),
853 }, {
854 .name = SYSMMU_CLOCK_NAME,
855 .devname = SYSMMU_CLOCK_DEVNAME(mfc_r, 1),
856 .enable = &exynos5_clk_ip_mfc_ctrl,
857 .ctrlbit = (1 << 2),
858 }, {
859 .name = SYSMMU_CLOCK_NAME,
860 .devname = SYSMMU_CLOCK_DEVNAME(tv, 2),
861 .enable = &exynos5_clk_ip_disp1_ctrl,
862 .ctrlbit = (1 << 9)
863 }, {
864 .name = SYSMMU_CLOCK_NAME,
865 .devname = SYSMMU_CLOCK_DEVNAME(jpeg, 3),
866 .enable = &exynos5_clk_ip_gen_ctrl,
867 .ctrlbit = (1 << 7),
868 }, {
869 .name = SYSMMU_CLOCK_NAME,
870 .devname = SYSMMU_CLOCK_DEVNAME(rot, 4),
871 .enable = &exynos5_clk_ip_gen_ctrl,
872 .ctrlbit = (1 << 6)
873 }, {
874 .name = SYSMMU_CLOCK_NAME,
875 .devname = SYSMMU_CLOCK_DEVNAME(gsc0, 5),
876 .enable = &exynos5_clk_ip_gscl_ctrl,
877 .ctrlbit = (1 << 7),
878 }, {
879 .name = SYSMMU_CLOCK_NAME,
880 .devname = SYSMMU_CLOCK_DEVNAME(gsc1, 6),
881 .enable = &exynos5_clk_ip_gscl_ctrl,
882 .ctrlbit = (1 << 8),
883 }, {
884 .name = SYSMMU_CLOCK_NAME,
885 .devname = SYSMMU_CLOCK_DEVNAME(gsc2, 7),
886 .enable = &exynos5_clk_ip_gscl_ctrl,
887 .ctrlbit = (1 << 9),
888 }, {
889 .name = SYSMMU_CLOCK_NAME,
890 .devname = SYSMMU_CLOCK_DEVNAME(gsc3, 8),
891 .enable = &exynos5_clk_ip_gscl_ctrl,
892 .ctrlbit = (1 << 10),
893 }, {
894 .name = SYSMMU_CLOCK_NAME,
895 .devname = SYSMMU_CLOCK_DEVNAME(isp, 9),
896 .enable = &exynos5_clk_ip_isp0_ctrl,
897 .ctrlbit = (0x3F << 8),
898 }, {
899 .name = SYSMMU_CLOCK_NAME2,
900 .devname = SYSMMU_CLOCK_DEVNAME(isp, 9),
901 .enable = &exynos5_clk_ip_isp1_ctrl,
902 .ctrlbit = (0xF << 4),
903 }, {
904 .name = SYSMMU_CLOCK_NAME,
905 .devname = SYSMMU_CLOCK_DEVNAME(camif0, 12),
906 .enable = &exynos5_clk_ip_gscl_ctrl,
907 .ctrlbit = (1 << 11),
908 }, {
909 .name = SYSMMU_CLOCK_NAME,
910 .devname = SYSMMU_CLOCK_DEVNAME(camif1, 13),
911 .enable = &exynos5_clk_ip_gscl_ctrl,
912 .ctrlbit = (1 << 12),
913 }, {
914 .name = SYSMMU_CLOCK_NAME,
915 .devname = SYSMMU_CLOCK_DEVNAME(2d, 14),
916 .enable = &exynos5_clk_ip_acp_ctrl,
917 .ctrlbit = (1 << 7)
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900918 }
919};
920
921static struct clk exynos5_init_clocks_on[] = {
922 {
923 .name = "uart",
924 .devname = "s5pv210-uart.0",
925 .enable = exynos5_clk_ip_peric_ctrl,
926 .ctrlbit = (1 << 0),
927 }, {
928 .name = "uart",
929 .devname = "s5pv210-uart.1",
930 .enable = exynos5_clk_ip_peric_ctrl,
931 .ctrlbit = (1 << 1),
932 }, {
933 .name = "uart",
934 .devname = "s5pv210-uart.2",
935 .enable = exynos5_clk_ip_peric_ctrl,
936 .ctrlbit = (1 << 2),
937 }, {
938 .name = "uart",
939 .devname = "s5pv210-uart.3",
940 .enable = exynos5_clk_ip_peric_ctrl,
941 .ctrlbit = (1 << 3),
942 }, {
943 .name = "uart",
944 .devname = "s5pv210-uart.4",
945 .enable = exynos5_clk_ip_peric_ctrl,
946 .ctrlbit = (1 << 4),
947 }, {
948 .name = "uart",
949 .devname = "s5pv210-uart.5",
950 .enable = exynos5_clk_ip_peric_ctrl,
951 .ctrlbit = (1 << 5),
952 }
953};
954
955static struct clk exynos5_clk_pdma0 = {
956 .name = "dma",
957 .devname = "dma-pl330.0",
958 .enable = exynos5_clk_ip_fsys_ctrl,
959 .ctrlbit = (1 << 1),
960};
961
962static struct clk exynos5_clk_pdma1 = {
963 .name = "dma",
964 .devname = "dma-pl330.1",
965 .enable = exynos5_clk_ip_fsys_ctrl,
Kukjin Kim28b874a2012-05-12 16:45:47 +0900966 .ctrlbit = (1 << 2),
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900967};
968
969static struct clk exynos5_clk_mdma1 = {
970 .name = "dma",
971 .devname = "dma-pl330.2",
972 .enable = exynos5_clk_ip_gen_ctrl,
973 .ctrlbit = (1 << 4),
974};
975
976struct clk *exynos5_clkset_group_list[] = {
977 [0] = &clk_ext_xtal_mux,
978 [1] = NULL,
979 [2] = &exynos5_clk_sclk_hdmi24m,
980 [3] = &exynos5_clk_sclk_dptxphy,
981 [4] = &exynos5_clk_sclk_usbphy,
982 [5] = &exynos5_clk_sclk_hdmiphy,
983 [6] = &exynos5_clk_mout_mpll_user.clk,
984 [7] = &exynos5_clk_mout_epll.clk,
985 [8] = &exynos5_clk_sclk_vpll.clk,
986 [9] = &exynos5_clk_mout_cpll.clk,
987};
988
989struct clksrc_sources exynos5_clkset_group = {
990 .sources = exynos5_clkset_group_list,
991 .nr_sources = ARRAY_SIZE(exynos5_clkset_group_list),
992};
993
994/* Possible clock sources for aclk_266_gscl_sub Mux */
995static struct clk *clk_src_gscl_266_list[] = {
996 [0] = &clk_ext_xtal_mux,
997 [1] = &exynos5_clk_aclk_266.clk,
998};
999
1000static struct clksrc_sources clk_src_gscl_266 = {
1001 .sources = clk_src_gscl_266_list,
1002 .nr_sources = ARRAY_SIZE(clk_src_gscl_266_list),
1003};
1004
1005static struct clksrc_clk exynos5_clk_dout_mmc0 = {
1006 .clk = {
1007 .name = "dout_mmc0",
1008 },
1009 .sources = &exynos5_clkset_group,
1010 .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 0, .size = 4 },
1011 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 0, .size = 4 },
1012};
1013
1014static struct clksrc_clk exynos5_clk_dout_mmc1 = {
1015 .clk = {
1016 .name = "dout_mmc1",
1017 },
1018 .sources = &exynos5_clkset_group,
1019 .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 4, .size = 4 },
1020 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 16, .size = 4 },
1021};
1022
1023static struct clksrc_clk exynos5_clk_dout_mmc2 = {
1024 .clk = {
1025 .name = "dout_mmc2",
1026 },
1027 .sources = &exynos5_clkset_group,
1028 .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 8, .size = 4 },
1029 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 0, .size = 4 },
1030};
1031
1032static struct clksrc_clk exynos5_clk_dout_mmc3 = {
1033 .clk = {
1034 .name = "dout_mmc3",
1035 },
1036 .sources = &exynos5_clkset_group,
1037 .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 12, .size = 4 },
1038 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 16, .size = 4 },
1039};
1040
1041static struct clksrc_clk exynos5_clk_dout_mmc4 = {
1042 .clk = {
1043 .name = "dout_mmc4",
1044 },
1045 .sources = &exynos5_clkset_group,
1046 .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 16, .size = 4 },
1047 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS3, .shift = 0, .size = 4 },
1048};
1049
1050static struct clksrc_clk exynos5_clk_sclk_uart0 = {
1051 .clk = {
1052 .name = "uclk1",
1053 .devname = "exynos4210-uart.0",
1054 .enable = exynos5_clksrc_mask_peric0_ctrl,
1055 .ctrlbit = (1 << 0),
1056 },
1057 .sources = &exynos5_clkset_group,
1058 .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 0, .size = 4 },
1059 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 0, .size = 4 },
1060};
1061
1062static struct clksrc_clk exynos5_clk_sclk_uart1 = {
1063 .clk = {
1064 .name = "uclk1",
1065 .devname = "exynos4210-uart.1",
1066 .enable = exynos5_clksrc_mask_peric0_ctrl,
1067 .ctrlbit = (1 << 4),
1068 },
1069 .sources = &exynos5_clkset_group,
1070 .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 4, .size = 4 },
1071 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 4, .size = 4 },
1072};
1073
1074static struct clksrc_clk exynos5_clk_sclk_uart2 = {
1075 .clk = {
1076 .name = "uclk1",
1077 .devname = "exynos4210-uart.2",
1078 .enable = exynos5_clksrc_mask_peric0_ctrl,
1079 .ctrlbit = (1 << 8),
1080 },
1081 .sources = &exynos5_clkset_group,
1082 .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 8, .size = 4 },
1083 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 8, .size = 4 },
1084};
1085
1086static struct clksrc_clk exynos5_clk_sclk_uart3 = {
1087 .clk = {
1088 .name = "uclk1",
1089 .devname = "exynos4210-uart.3",
1090 .enable = exynos5_clksrc_mask_peric0_ctrl,
1091 .ctrlbit = (1 << 12),
1092 },
1093 .sources = &exynos5_clkset_group,
1094 .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 12, .size = 4 },
1095 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 12, .size = 4 },
1096};
1097
1098static struct clksrc_clk exynos5_clk_sclk_mmc0 = {
1099 .clk = {
1100 .name = "sclk_mmc",
Thomas Abraham8482c812012-04-14 08:04:46 -07001101 .devname = "exynos4-sdhci.0",
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001102 .parent = &exynos5_clk_dout_mmc0.clk,
1103 .enable = exynos5_clksrc_mask_fsys_ctrl,
1104 .ctrlbit = (1 << 0),
1105 },
1106 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 8, .size = 8 },
1107};
1108
1109static struct clksrc_clk exynos5_clk_sclk_mmc1 = {
1110 .clk = {
1111 .name = "sclk_mmc",
Thomas Abraham8482c812012-04-14 08:04:46 -07001112 .devname = "exynos4-sdhci.1",
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001113 .parent = &exynos5_clk_dout_mmc1.clk,
1114 .enable = exynos5_clksrc_mask_fsys_ctrl,
1115 .ctrlbit = (1 << 4),
1116 },
1117 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 24, .size = 8 },
1118};
1119
1120static struct clksrc_clk exynos5_clk_sclk_mmc2 = {
1121 .clk = {
1122 .name = "sclk_mmc",
Thomas Abraham8482c812012-04-14 08:04:46 -07001123 .devname = "exynos4-sdhci.2",
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001124 .parent = &exynos5_clk_dout_mmc2.clk,
1125 .enable = exynos5_clksrc_mask_fsys_ctrl,
1126 .ctrlbit = (1 << 8),
1127 },
1128 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 8, .size = 8 },
1129};
1130
1131static struct clksrc_clk exynos5_clk_sclk_mmc3 = {
1132 .clk = {
1133 .name = "sclk_mmc",
Thomas Abraham8482c812012-04-14 08:04:46 -07001134 .devname = "exynos4-sdhci.3",
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001135 .parent = &exynos5_clk_dout_mmc3.clk,
1136 .enable = exynos5_clksrc_mask_fsys_ctrl,
1137 .ctrlbit = (1 << 12),
1138 },
1139 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 24, .size = 8 },
1140};
1141
Thomas Abrahamea5a9ce2012-07-14 10:53:13 +09001142static struct clksrc_clk exynos5_clk_mdout_spi0 = {
1143 .clk = {
1144 .name = "mdout_spi",
1145 .devname = "exynos4210-spi.0",
1146 },
1147 .sources = &exynos5_clkset_group,
1148 .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC1, .shift = 16, .size = 4 },
1149 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 0, .size = 4 },
1150};
1151
1152static struct clksrc_clk exynos5_clk_mdout_spi1 = {
1153 .clk = {
1154 .name = "mdout_spi",
1155 .devname = "exynos4210-spi.1",
1156 },
1157 .sources = &exynos5_clkset_group,
1158 .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC1, .shift = 20, .size = 4 },
1159 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 16, .size = 4 },
1160};
1161
1162static struct clksrc_clk exynos5_clk_mdout_spi2 = {
1163 .clk = {
1164 .name = "mdout_spi",
1165 .devname = "exynos4210-spi.2",
1166 },
1167 .sources = &exynos5_clkset_group,
1168 .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC1, .shift = 24, .size = 4 },
1169 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC2, .shift = 0, .size = 4 },
1170};
1171
1172static struct clksrc_clk exynos5_clk_sclk_spi0 = {
1173 .clk = {
1174 .name = "sclk_spi",
1175 .devname = "exynos4210-spi.0",
1176 .parent = &exynos5_clk_mdout_spi0.clk,
1177 .enable = exynos5_clksrc_mask_peric1_ctrl,
1178 .ctrlbit = (1 << 16),
1179 },
1180 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 8, .size = 8 },
1181};
1182
1183static struct clksrc_clk exynos5_clk_sclk_spi1 = {
1184 .clk = {
1185 .name = "sclk_spi",
1186 .devname = "exynos4210-spi.1",
1187 .parent = &exynos5_clk_mdout_spi1.clk,
1188 .enable = exynos5_clksrc_mask_peric1_ctrl,
1189 .ctrlbit = (1 << 20),
1190 },
1191 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 24, .size = 8 },
1192};
1193
1194static struct clksrc_clk exynos5_clk_sclk_spi2 = {
1195 .clk = {
1196 .name = "sclk_spi",
1197 .devname = "exynos4210-spi.2",
1198 .parent = &exynos5_clk_mdout_spi2.clk,
1199 .enable = exynos5_clksrc_mask_peric1_ctrl,
1200 .ctrlbit = (1 << 24),
1201 },
1202 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC2, .shift = 8, .size = 8 },
1203};
1204
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001205static struct clksrc_clk exynos5_clksrcs[] = {
1206 {
1207 .clk = {
1208 .name = "sclk_dwmci",
1209 .parent = &exynos5_clk_dout_mmc4.clk,
1210 .enable = exynos5_clksrc_mask_fsys_ctrl,
1211 .ctrlbit = (1 << 16),
1212 },
1213 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS3, .shift = 8, .size = 8 },
1214 }, {
1215 .clk = {
1216 .name = "sclk_fimd",
1217 .devname = "s3cfb.1",
1218 .enable = exynos5_clksrc_mask_disp1_0_ctrl,
1219 .ctrlbit = (1 << 0),
1220 },
1221 .sources = &exynos5_clkset_group,
1222 .reg_src = { .reg = EXYNOS5_CLKSRC_DISP1_0, .shift = 0, .size = 4 },
1223 .reg_div = { .reg = EXYNOS5_CLKDIV_DISP1_0, .shift = 0, .size = 4 },
1224 }, {
1225 .clk = {
1226 .name = "aclk_266_gscl",
1227 },
1228 .sources = &clk_src_gscl_266,
1229 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP3, .shift = 8, .size = 1 },
1230 }, {
1231 .clk = {
1232 .name = "sclk_g3d",
1233 .devname = "mali-t604.0",
1234 .enable = exynos5_clk_block_ctrl,
1235 .ctrlbit = (1 << 1),
1236 },
1237 .sources = &exynos5_clkset_aclk,
1238 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 20, .size = 1 },
1239 .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 24, .size = 3 },
1240 }, {
1241 .clk = {
1242 .name = "sclk_gscl_wrap",
1243 .devname = "s5p-mipi-csis.0",
1244 .enable = exynos5_clksrc_mask_gscl_ctrl,
1245 .ctrlbit = (1 << 24),
1246 },
1247 .sources = &exynos5_clkset_group,
1248 .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 24, .size = 4 },
1249 .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 24, .size = 4 },
1250 }, {
1251 .clk = {
1252 .name = "sclk_gscl_wrap",
1253 .devname = "s5p-mipi-csis.1",
1254 .enable = exynos5_clksrc_mask_gscl_ctrl,
1255 .ctrlbit = (1 << 28),
1256 },
1257 .sources = &exynos5_clkset_group,
1258 .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 28, .size = 4 },
1259 .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 28, .size = 4 },
1260 }, {
1261 .clk = {
1262 .name = "sclk_cam0",
1263 .enable = exynos5_clksrc_mask_gscl_ctrl,
1264 .ctrlbit = (1 << 16),
1265 },
1266 .sources = &exynos5_clkset_group,
1267 .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 16, .size = 4 },
1268 .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 16, .size = 4 },
1269 }, {
1270 .clk = {
1271 .name = "sclk_cam1",
1272 .enable = exynos5_clksrc_mask_gscl_ctrl,
1273 .ctrlbit = (1 << 20),
1274 },
1275 .sources = &exynos5_clkset_group,
1276 .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 20, .size = 4 },
1277 .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 20, .size = 4 },
1278 }, {
1279 .clk = {
1280 .name = "sclk_jpeg",
1281 .parent = &exynos5_clk_mout_cpll.clk,
1282 },
1283 .reg_div = { .reg = EXYNOS5_CLKDIV_GEN, .shift = 4, .size = 3 },
1284 },
1285};
1286
1287/* Clock initialization code */
1288static struct clksrc_clk *exynos5_sysclks[] = {
1289 &exynos5_clk_mout_apll,
1290 &exynos5_clk_sclk_apll,
1291 &exynos5_clk_mout_bpll,
Kisoo Yu57b317f2012-04-24 14:54:15 -07001292 &exynos5_clk_mout_bpll_fout,
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001293 &exynos5_clk_mout_bpll_user,
1294 &exynos5_clk_mout_cpll,
1295 &exynos5_clk_mout_epll,
1296 &exynos5_clk_mout_mpll,
Kisoo Yu57b317f2012-04-24 14:54:15 -07001297 &exynos5_clk_mout_mpll_fout,
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001298 &exynos5_clk_mout_mpll_user,
1299 &exynos5_clk_vpllsrc,
1300 &exynos5_clk_sclk_vpll,
1301 &exynos5_clk_mout_cpu,
1302 &exynos5_clk_dout_armclk,
1303 &exynos5_clk_dout_arm2clk,
1304 &exynos5_clk_cdrex,
1305 &exynos5_clk_aclk_400,
1306 &exynos5_clk_aclk_333,
1307 &exynos5_clk_aclk_266,
1308 &exynos5_clk_aclk_200,
1309 &exynos5_clk_aclk_166,
Shaik Ameer Basha2822d312012-09-07 14:13:08 +09001310 &exynos5_clk_aclk_300_gscl,
1311 &exynos5_clk_mout_aclk_300_gscl,
1312 &exynos5_clk_mout_aclk_300_gscl_mid,
1313 &exynos5_clk_mout_aclk_300_gscl_mid1,
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001314 &exynos5_clk_aclk_66_pre,
1315 &exynos5_clk_aclk_66,
1316 &exynos5_clk_dout_mmc0,
1317 &exynos5_clk_dout_mmc1,
1318 &exynos5_clk_dout_mmc2,
1319 &exynos5_clk_dout_mmc3,
1320 &exynos5_clk_dout_mmc4,
1321 &exynos5_clk_aclk_acp,
1322 &exynos5_clk_pclk_acp,
Thomas Abrahamea5a9ce2012-07-14 10:53:13 +09001323 &exynos5_clk_sclk_spi0,
1324 &exynos5_clk_sclk_spi1,
1325 &exynos5_clk_sclk_spi2,
1326 &exynos5_clk_mdout_spi0,
1327 &exynos5_clk_mdout_spi1,
1328 &exynos5_clk_mdout_spi2,
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001329};
1330
1331static struct clk *exynos5_clk_cdev[] = {
1332 &exynos5_clk_pdma0,
1333 &exynos5_clk_pdma1,
1334 &exynos5_clk_mdma1,
1335};
1336
1337static struct clksrc_clk *exynos5_clksrc_cdev[] = {
1338 &exynos5_clk_sclk_uart0,
1339 &exynos5_clk_sclk_uart1,
1340 &exynos5_clk_sclk_uart2,
1341 &exynos5_clk_sclk_uart3,
1342 &exynos5_clk_sclk_mmc0,
1343 &exynos5_clk_sclk_mmc1,
1344 &exynos5_clk_sclk_mmc2,
1345 &exynos5_clk_sclk_mmc3,
1346};
1347
1348static struct clk_lookup exynos5_clk_lookup[] = {
1349 CLKDEV_INIT("exynos4210-uart.0", "clk_uart_baud0", &exynos5_clk_sclk_uart0.clk),
1350 CLKDEV_INIT("exynos4210-uart.1", "clk_uart_baud0", &exynos5_clk_sclk_uart1.clk),
1351 CLKDEV_INIT("exynos4210-uart.2", "clk_uart_baud0", &exynos5_clk_sclk_uart2.clk),
1352 CLKDEV_INIT("exynos4210-uart.3", "clk_uart_baud0", &exynos5_clk_sclk_uart3.clk),
Thomas Abraham8482c812012-04-14 08:04:46 -07001353 CLKDEV_INIT("exynos4-sdhci.0", "mmc_busclk.2", &exynos5_clk_sclk_mmc0.clk),
1354 CLKDEV_INIT("exynos4-sdhci.1", "mmc_busclk.2", &exynos5_clk_sclk_mmc1.clk),
1355 CLKDEV_INIT("exynos4-sdhci.2", "mmc_busclk.2", &exynos5_clk_sclk_mmc2.clk),
1356 CLKDEV_INIT("exynos4-sdhci.3", "mmc_busclk.2", &exynos5_clk_sclk_mmc3.clk),
Thomas Abrahamea5a9ce2012-07-14 10:53:13 +09001357 CLKDEV_INIT("exynos4210-spi.0", "spi_busclk0", &exynos5_clk_sclk_spi0.clk),
1358 CLKDEV_INIT("exynos4210-spi.1", "spi_busclk0", &exynos5_clk_sclk_spi1.clk),
1359 CLKDEV_INIT("exynos4210-spi.2", "spi_busclk0", &exynos5_clk_sclk_spi2.clk),
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001360 CLKDEV_INIT("dma-pl330.0", "apb_pclk", &exynos5_clk_pdma0),
1361 CLKDEV_INIT("dma-pl330.1", "apb_pclk", &exynos5_clk_pdma1),
1362 CLKDEV_INIT("dma-pl330.2", "apb_pclk", &exynos5_clk_mdma1),
1363};
1364
1365static unsigned long exynos5_epll_get_rate(struct clk *clk)
1366{
1367 return clk->rate;
1368}
1369
1370static struct clk *exynos5_clks[] __initdata = {
1371 &exynos5_clk_sclk_hdmi27m,
1372 &exynos5_clk_sclk_hdmiphy,
1373 &clk_fout_bpll,
Kisoo Yu57b317f2012-04-24 14:54:15 -07001374 &clk_fout_bpll_div2,
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001375 &clk_fout_cpll,
Kisoo Yu57b317f2012-04-24 14:54:15 -07001376 &clk_fout_mpll_div2,
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001377 &exynos5_clk_armclk,
1378};
1379
1380static u32 epll_div[][6] = {
1381 { 192000000, 0, 48, 3, 1, 0 },
1382 { 180000000, 0, 45, 3, 1, 0 },
1383 { 73728000, 1, 73, 3, 3, 47710 },
1384 { 67737600, 1, 90, 4, 3, 20762 },
1385 { 49152000, 0, 49, 3, 3, 9961 },
1386 { 45158400, 0, 45, 3, 3, 10381 },
1387 { 180633600, 0, 45, 3, 1, 10381 },
1388};
1389
1390static int exynos5_epll_set_rate(struct clk *clk, unsigned long rate)
1391{
1392 unsigned int epll_con, epll_con_k;
1393 unsigned int i;
1394 unsigned int tmp;
1395 unsigned int epll_rate;
1396 unsigned int locktime;
1397 unsigned int lockcnt;
1398
1399 /* Return if nothing changed */
1400 if (clk->rate == rate)
1401 return 0;
1402
1403 if (clk->parent)
1404 epll_rate = clk_get_rate(clk->parent);
1405 else
1406 epll_rate = clk_ext_xtal_mux.rate;
1407
1408 if (epll_rate != 24000000) {
1409 pr_err("Invalid Clock : recommended clock is 24MHz.\n");
1410 return -EINVAL;
1411 }
1412
1413 epll_con = __raw_readl(EXYNOS5_EPLL_CON0);
1414 epll_con &= ~(0x1 << 27 | \
1415 PLL46XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
1416 PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
1417 PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
1418
1419 for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
1420 if (epll_div[i][0] == rate) {
1421 epll_con_k = epll_div[i][5] << 0;
1422 epll_con |= epll_div[i][1] << 27;
1423 epll_con |= epll_div[i][2] << PLL46XX_MDIV_SHIFT;
1424 epll_con |= epll_div[i][3] << PLL46XX_PDIV_SHIFT;
1425 epll_con |= epll_div[i][4] << PLL46XX_SDIV_SHIFT;
1426 break;
1427 }
1428 }
1429
1430 if (i == ARRAY_SIZE(epll_div)) {
1431 printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n",
1432 __func__);
1433 return -EINVAL;
1434 }
1435
1436 epll_rate /= 1000000;
1437
1438 /* 3000 max_cycls : specification data */
1439 locktime = 3000 / epll_rate * epll_div[i][3];
1440 lockcnt = locktime * 10000 / (10000 / epll_rate);
1441
1442 __raw_writel(lockcnt, EXYNOS5_EPLL_LOCK);
1443
1444 __raw_writel(epll_con, EXYNOS5_EPLL_CON0);
1445 __raw_writel(epll_con_k, EXYNOS5_EPLL_CON1);
1446
1447 do {
1448 tmp = __raw_readl(EXYNOS5_EPLL_CON0);
1449 } while (!(tmp & 0x1 << EXYNOS5_EPLLCON0_LOCKED_SHIFT));
1450
1451 clk->rate = rate;
1452
1453 return 0;
1454}
1455
1456static struct clk_ops exynos5_epll_ops = {
1457 .get_rate = exynos5_epll_get_rate,
1458 .set_rate = exynos5_epll_set_rate,
1459};
1460
1461static int xtal_rate;
1462
1463static unsigned long exynos5_fout_apll_get_rate(struct clk *clk)
1464{
1465 return s5p_get_pll35xx(xtal_rate, __raw_readl(EXYNOS5_APLL_CON0));
1466}
1467
1468static struct clk_ops exynos5_fout_apll_ops = {
1469 .get_rate = exynos5_fout_apll_get_rate,
1470};
1471
1472#ifdef CONFIG_PM
1473static int exynos5_clock_suspend(void)
1474{
1475 s3c_pm_do_save(exynos5_clock_save, ARRAY_SIZE(exynos5_clock_save));
1476
1477 return 0;
1478}
1479
1480static void exynos5_clock_resume(void)
1481{
1482 s3c_pm_do_restore_core(exynos5_clock_save, ARRAY_SIZE(exynos5_clock_save));
1483}
1484#else
1485#define exynos5_clock_suspend NULL
1486#define exynos5_clock_resume NULL
1487#endif
1488
1489struct syscore_ops exynos5_clock_syscore_ops = {
1490 .suspend = exynos5_clock_suspend,
1491 .resume = exynos5_clock_resume,
1492};
1493
1494void __init_or_cpufreq exynos5_setup_clocks(void)
1495{
1496 struct clk *xtal_clk;
1497 unsigned long apll;
1498 unsigned long bpll;
1499 unsigned long cpll;
1500 unsigned long mpll;
1501 unsigned long epll;
1502 unsigned long vpll;
1503 unsigned long vpllsrc;
1504 unsigned long xtal;
1505 unsigned long armclk;
1506 unsigned long mout_cdrex;
1507 unsigned long aclk_400;
1508 unsigned long aclk_333;
1509 unsigned long aclk_266;
1510 unsigned long aclk_200;
1511 unsigned long aclk_166;
1512 unsigned long aclk_66;
1513 unsigned int ptr;
1514
1515 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
1516
1517 xtal_clk = clk_get(NULL, "xtal");
1518 BUG_ON(IS_ERR(xtal_clk));
1519
1520 xtal = clk_get_rate(xtal_clk);
1521
1522 xtal_rate = xtal;
1523
1524 clk_put(xtal_clk);
1525
1526 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
1527
1528 apll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_APLL_CON0));
1529 bpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_BPLL_CON0));
1530 cpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_CPLL_CON0));
1531 mpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_MPLL_CON0));
1532 epll = s5p_get_pll36xx(xtal, __raw_readl(EXYNOS5_EPLL_CON0),
1533 __raw_readl(EXYNOS5_EPLL_CON1));
1534
1535 vpllsrc = clk_get_rate(&exynos5_clk_vpllsrc.clk);
1536 vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(EXYNOS5_VPLL_CON0),
1537 __raw_readl(EXYNOS5_VPLL_CON1));
1538
1539 clk_fout_apll.ops = &exynos5_fout_apll_ops;
1540 clk_fout_bpll.rate = bpll;
Kisoo Yu57b317f2012-04-24 14:54:15 -07001541 clk_fout_bpll_div2.rate = bpll >> 1;
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001542 clk_fout_cpll.rate = cpll;
1543 clk_fout_mpll.rate = mpll;
Kisoo Yu57b317f2012-04-24 14:54:15 -07001544 clk_fout_mpll_div2.rate = mpll >> 1;
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001545 clk_fout_epll.rate = epll;
1546 clk_fout_vpll.rate = vpll;
1547
1548 printk(KERN_INFO "EXYNOS5: PLL settings, A=%ld, B=%ld, C=%ld\n"
1549 "M=%ld, E=%ld V=%ld",
1550 apll, bpll, cpll, mpll, epll, vpll);
1551
1552 armclk = clk_get_rate(&exynos5_clk_armclk);
1553 mout_cdrex = clk_get_rate(&exynos5_clk_cdrex.clk);
1554
1555 aclk_400 = clk_get_rate(&exynos5_clk_aclk_400.clk);
1556 aclk_333 = clk_get_rate(&exynos5_clk_aclk_333.clk);
1557 aclk_266 = clk_get_rate(&exynos5_clk_aclk_266.clk);
1558 aclk_200 = clk_get_rate(&exynos5_clk_aclk_200.clk);
1559 aclk_166 = clk_get_rate(&exynos5_clk_aclk_166.clk);
1560 aclk_66 = clk_get_rate(&exynos5_clk_aclk_66.clk);
1561
1562 printk(KERN_INFO "EXYNOS5: ARMCLK=%ld, CDREX=%ld, ACLK400=%ld\n"
1563 "ACLK333=%ld, ACLK266=%ld, ACLK200=%ld\n"
1564 "ACLK166=%ld, ACLK66=%ld\n",
1565 armclk, mout_cdrex, aclk_400,
1566 aclk_333, aclk_266, aclk_200,
1567 aclk_166, aclk_66);
1568
1569
1570 clk_fout_epll.ops = &exynos5_epll_ops;
1571
1572 if (clk_set_parent(&exynos5_clk_mout_epll.clk, &clk_fout_epll))
1573 printk(KERN_ERR "Unable to set parent %s of clock %s.\n",
1574 clk_fout_epll.name, exynos5_clk_mout_epll.clk.name);
1575
1576 clk_set_rate(&exynos5_clk_sclk_apll.clk, 100000000);
1577 clk_set_rate(&exynos5_clk_aclk_266.clk, 300000000);
1578
1579 clk_set_rate(&exynos5_clk_aclk_acp.clk, 267000000);
1580 clk_set_rate(&exynos5_clk_pclk_acp.clk, 134000000);
1581
1582 for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clksrcs); ptr++)
1583 s3c_set_clksrc(&exynos5_clksrcs[ptr], true);
1584}
1585
1586void __init exynos5_register_clocks(void)
1587{
1588 int ptr;
1589
1590 s3c24xx_register_clocks(exynos5_clks, ARRAY_SIZE(exynos5_clks));
1591
1592 for (ptr = 0; ptr < ARRAY_SIZE(exynos5_sysclks); ptr++)
1593 s3c_register_clksrc(exynos5_sysclks[ptr], 1);
1594
1595 for (ptr = 0; ptr < ARRAY_SIZE(exynos5_sclk_tv); ptr++)
1596 s3c_register_clksrc(exynos5_sclk_tv[ptr], 1);
1597
1598 for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clksrc_cdev); ptr++)
1599 s3c_register_clksrc(exynos5_clksrc_cdev[ptr], 1);
1600
1601 s3c_register_clksrc(exynos5_clksrcs, ARRAY_SIZE(exynos5_clksrcs));
1602 s3c_register_clocks(exynos5_init_clocks_on, ARRAY_SIZE(exynos5_init_clocks_on));
1603
1604 s3c24xx_register_clocks(exynos5_clk_cdev, ARRAY_SIZE(exynos5_clk_cdev));
1605 for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clk_cdev); ptr++)
1606 s3c_disable_clocks(exynos5_clk_cdev[ptr], 1);
1607
1608 s3c_register_clocks(exynos5_init_clocks_off, ARRAY_SIZE(exynos5_init_clocks_off));
1609 s3c_disable_clocks(exynos5_init_clocks_off, ARRAY_SIZE(exynos5_init_clocks_off));
1610 clkdev_add_table(exynos5_clk_lookup, ARRAY_SIZE(exynos5_clk_lookup));
1611
1612 register_syscore_ops(&exynos5_clock_syscore_ops);
1613 s3c_pwmclk_init();
1614}