blob: ece9408262b138c0d4b22b9791d7f43e70754a03 [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
3 * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
4 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29#ifndef __iwl_trans_int_pcie_h__
30#define __iwl_trans_int_pcie_h__
31
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070032#include <linux/spinlock.h>
33#include <linux/interrupt.h>
34#include <linux/skbuff.h>
35
Emmanuel Grumbachdda61a42011-08-25 23:11:11 -070036#include "iwl-fh.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070037#include "iwl-csr.h"
38#include "iwl-shared.h"
39#include "iwl-trans.h"
40#include "iwl-debug.h"
41#include "iwl-io.h"
42
43struct iwl_tx_queue;
44struct iwl_queue;
45struct iwl_host_cmd;
Emmanuel Grumbachdda61a42011-08-25 23:11:11 -070046
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070047/*This file includes the declaration that are internal to the
48 * trans_pcie layer */
49
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070050/**
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -070051 * struct isr_statistics - interrupt statistics
52 *
53 */
54struct isr_statistics {
55 u32 hw;
56 u32 sw;
57 u32 err_code;
58 u32 sch;
59 u32 alive;
60 u32 rfkill;
61 u32 ctkill;
62 u32 wakeup;
63 u32 rx;
64 u32 tx;
65 u32 unhandled;
66};
67
68/**
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070069 * struct iwl_rx_queue - Rx queue
70 * @bd: driver's pointer to buffer of receive buffer descriptors (rbd)
71 * @bd_dma: bus address of buffer of receive buffer descriptors (rbd)
72 * @pool:
73 * @queue:
74 * @read: Shared index to newest available Rx buffer
75 * @write: Shared index to oldest written Rx packet
76 * @free_count: Number of pre-allocated buffers in rx_free
77 * @write_actual:
78 * @rx_free: list of free SKBs for use
79 * @rx_used: List of Rx buffers with no SKB
80 * @need_update: flag to indicate we need to update read/write index
81 * @rb_stts: driver's pointer to receive buffer status
82 * @rb_stts_dma: bus address of receive buffer status
83 * @lock:
84 *
85 * NOTE: rx_free and rx_used are used as a FIFO for iwl_rx_mem_buffers
86 */
87struct iwl_rx_queue {
88 __le32 *bd;
89 dma_addr_t bd_dma;
90 struct iwl_rx_mem_buffer pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS];
91 struct iwl_rx_mem_buffer *queue[RX_QUEUE_SIZE];
92 u32 read;
93 u32 write;
94 u32 free_count;
95 u32 write_actual;
96 struct list_head rx_free;
97 struct list_head rx_used;
98 int need_update;
99 struct iwl_rb_status *rb_stts;
100 dma_addr_t rb_stts_dma;
101 spinlock_t lock;
102};
103
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -0700104struct iwl_dma_ptr {
105 dma_addr_t dma;
106 void *addr;
107 size_t size;
108};
109
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700110/*
111 * This queue number is required for proper operation
112 * because the ucode will stop/start the scheduler as
113 * required.
114 */
115#define IWL_IPAN_MCAST_QUEUE 8
116
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700117/**
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700118 * struct iwl_trans_pcie - PCIe transport specific data
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700119 * @rxq: all the RX queue data
120 * @rx_replenish: work that will be called when buffers need to be allocated
121 * @trans: pointer to the generic transport area
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700122 * @scd_base_addr: scheduler sram base address in SRAM
123 * @scd_bc_tbls: pointer to the byte count table of the scheduler
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700124 * @kw: keep warm address
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700125 * @ac_to_fifo: to what fifo is a specifc AC mapped ?
126 * @ac_to_queue: to what tx queue is a specifc AC mapped ?
127 * @mcast_queue:
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700128 */
129struct iwl_trans_pcie {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700130 struct iwl_rx_queue rxq;
131 struct work_struct rx_replenish;
132 struct iwl_trans *trans;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700133
134 /* INT ICT Table */
135 __le32 *ict_tbl;
136 void *ict_tbl_vir;
137 dma_addr_t ict_tbl_dma;
138 dma_addr_t aligned_ict_tbl_dma;
139 int ict_index;
140 u32 inta;
141 bool use_ict;
142 struct tasklet_struct irq_tasklet;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700143 struct isr_statistics isr_stats;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700144
145 u32 inta_mask;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700146 u32 scd_base_addr;
147 struct iwl_dma_ptr scd_bc_tbls;
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700148 struct iwl_dma_ptr kw;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700149
150 const u8 *ac_to_fifo[NUM_IWL_RXON_CTX];
151 const u8 *ac_to_queue[NUM_IWL_RXON_CTX];
152 u8 mcast_queue[NUM_IWL_RXON_CTX];
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700153};
154
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700155#define IWL_TRANS_GET_PCIE_TRANS(_iwl_trans) \
156 ((struct iwl_trans_pcie *) ((_iwl_trans)->trans_specific))
157
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700158/*****************************************************
159* RX
160******************************************************/
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700161void iwl_bg_rx_replenish(struct work_struct *data);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700162void iwl_irq_tasklet(struct iwl_trans *trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700163void iwlagn_rx_replenish(struct iwl_trans *trans);
164void iwl_rx_queue_update_write_ptr(struct iwl_trans *trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700165 struct iwl_rx_queue *q);
166
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700167/*****************************************************
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700168* ICT
169******************************************************/
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -0700170int iwl_reset_ict(struct iwl_trans *trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700171void iwl_disable_ict(struct iwl_trans *trans);
172int iwl_alloc_isr_ict(struct iwl_trans *trans);
173void iwl_free_isr_ict(struct iwl_trans *trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700174irqreturn_t iwl_isr_ict(int irq, void *data);
175
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700176/*****************************************************
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700177* TX / HCMD
178******************************************************/
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700179void iwl_txq_update_write_ptr(struct iwl_trans *trans,
180 struct iwl_tx_queue *txq);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700181int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700182 struct iwl_tx_queue *txq,
183 dma_addr_t addr, u16 len, u8 reset);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700184int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id);
185int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd);
186int __must_check iwl_trans_pcie_send_cmd_pdu(struct iwl_trans *trans, u8 id,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700187 u32 flags, u16 len, const void *data);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700188void iwl_tx_cmd_complete(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700189void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300190 struct iwl_tx_queue *txq,
191 u16 byte_cnt);
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700192int iwl_trans_pcie_txq_agg_disable(struct iwl_priv *priv, u16 txq_id);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700193void iwl_trans_set_wr_ptrs(struct iwl_trans *trans, int txq_id, u32 index);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300194void iwl_trans_tx_queue_set_status(struct iwl_priv *priv,
195 struct iwl_tx_queue *txq,
196 int tx_fifo_id, int scd_retry);
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700197int iwl_trans_pcie_tx_agg_alloc(struct iwl_trans *trans,
198 enum iwl_rxon_context_id ctx, int sta_id,
199 int tid, u16 *ssn);
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700200void iwl_trans_pcie_txq_agg_setup(struct iwl_priv *priv,
201 enum iwl_rxon_context_id ctx,
202 int sta_id, int tid, int frame_limit);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700203void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Emmanuel Grumbach04e1cab2011-08-25 23:11:01 -0700204 int index);
205void iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
206 struct sk_buff_head *skbs);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700207
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700208/*****************************************************
209* Error handling
210******************************************************/
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -0700211int iwl_dump_nic_event_log(struct iwl_trans *trans, bool full_log,
212 char **buf, bool display);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -0700213int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display);
214void iwl_dump_csr(struct iwl_trans *trans);
215
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700216static inline void iwl_disable_interrupts(struct iwl_trans *trans)
217{
218 clear_bit(STATUS_INT_ENABLED, &trans->shrd->status);
219
220 /* disable interrupts from uCode/NIC to host */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700221 iwl_write32(bus(trans), CSR_INT_MASK, 0x00000000);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700222
223 /* acknowledge/clear/reset any interrupts still pending
224 * from uCode or flow handler (Rx/Tx DMA) */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700225 iwl_write32(bus(trans), CSR_INT, 0xffffffff);
226 iwl_write32(bus(trans), CSR_FH_INT_STATUS, 0xffffffff);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700227 IWL_DEBUG_ISR(trans, "Disabled interrupts\n");
228}
229
230static inline void iwl_enable_interrupts(struct iwl_trans *trans)
231{
232 struct iwl_trans_pcie *trans_pcie =
233 IWL_TRANS_GET_PCIE_TRANS(trans);
234
235 IWL_DEBUG_ISR(trans, "Enabling interrupts\n");
236 set_bit(STATUS_INT_ENABLED, &trans->shrd->status);
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700237 iwl_write32(bus(trans), CSR_INT_MASK, trans_pcie->inta_mask);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700238}
239
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700240#endif /* __iwl_trans_int_pcie_h__ */