Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and |
| 3 | * VA Linux Systems Inc., Fremont, California. |
| 4 | * Copyright 2008 Red Hat Inc. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 22 | * OTHER DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Original Authors: |
| 25 | * Kevin E. Martin, Rickard E. Faith, Alan Hourihane |
| 26 | * |
| 27 | * Kernel port Author: Dave Airlie |
| 28 | */ |
| 29 | |
| 30 | #ifndef RADEON_MODE_H |
| 31 | #define RADEON_MODE_H |
| 32 | |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 33 | #include <drm/drm_crtc.h> |
| 34 | #include <drm/drm_edid.h> |
| 35 | #include <drm/drm_dp_helper.h> |
| 36 | #include <drm/drm_fixed.h> |
| 37 | #include <drm/drm_crtc_helper.h> |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 38 | #include <linux/i2c.h> |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 39 | #include <linux/i2c-algo-bit.h> |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 40 | |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 41 | struct radeon_bo; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 42 | struct radeon_device; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 43 | |
| 44 | #define to_radeon_crtc(x) container_of(x, struct radeon_crtc, base) |
| 45 | #define to_radeon_connector(x) container_of(x, struct radeon_connector, base) |
| 46 | #define to_radeon_encoder(x) container_of(x, struct radeon_encoder, base) |
| 47 | #define to_radeon_framebuffer(x) container_of(x, struct radeon_framebuffer, base) |
| 48 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 49 | enum radeon_rmx_type { |
| 50 | RMX_OFF, |
| 51 | RMX_FULL, |
| 52 | RMX_CENTER, |
| 53 | RMX_ASPECT |
| 54 | }; |
| 55 | |
| 56 | enum radeon_tv_std { |
| 57 | TV_STD_NTSC, |
| 58 | TV_STD_PAL, |
| 59 | TV_STD_PAL_M, |
| 60 | TV_STD_PAL_60, |
| 61 | TV_STD_NTSC_J, |
| 62 | TV_STD_SCART_PAL, |
| 63 | TV_STD_SECAM, |
| 64 | TV_STD_PAL_CN, |
Alex Deucher | d79766f | 2009-12-17 19:00:29 -0500 | [diff] [blame] | 65 | TV_STD_PAL_N, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 66 | }; |
| 67 | |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 68 | enum radeon_underscan_type { |
| 69 | UNDERSCAN_OFF, |
| 70 | UNDERSCAN_ON, |
| 71 | UNDERSCAN_AUTO, |
| 72 | }; |
| 73 | |
Alex Deucher | 8e36ed0 | 2010-05-18 19:26:47 -0400 | [diff] [blame] | 74 | enum radeon_hpd_id { |
| 75 | RADEON_HPD_1 = 0, |
| 76 | RADEON_HPD_2, |
| 77 | RADEON_HPD_3, |
| 78 | RADEON_HPD_4, |
| 79 | RADEON_HPD_5, |
| 80 | RADEON_HPD_6, |
| 81 | RADEON_HPD_NONE = 0xff, |
| 82 | }; |
| 83 | |
Alex Deucher | f376b94 | 2010-08-05 21:21:16 -0400 | [diff] [blame] | 84 | #define RADEON_MAX_I2C_BUS 16 |
| 85 | |
Alex Deucher | 9b9fe72 | 2009-11-10 15:59:44 -0500 | [diff] [blame] | 86 | /* radeon gpio-based i2c |
| 87 | * 1. "mask" reg and bits |
| 88 | * grabs the gpio pins for software use |
| 89 | * 0=not held 1=held |
| 90 | * 2. "a" reg and bits |
| 91 | * output pin value |
| 92 | * 0=low 1=high |
| 93 | * 3. "en" reg and bits |
| 94 | * sets the pin direction |
| 95 | * 0=input 1=output |
| 96 | * 4. "y" reg and bits |
| 97 | * input pin value |
| 98 | * 0=low 1=high |
| 99 | */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 100 | struct radeon_i2c_bus_rec { |
| 101 | bool valid; |
Alex Deucher | 6a93cb2 | 2009-11-23 17:39:28 -0500 | [diff] [blame] | 102 | /* id used by atom */ |
| 103 | uint8_t i2c_id; |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 104 | /* id used by atom */ |
Alex Deucher | 8e36ed0 | 2010-05-18 19:26:47 -0400 | [diff] [blame] | 105 | enum radeon_hpd_id hpd; |
Alex Deucher | 6a93cb2 | 2009-11-23 17:39:28 -0500 | [diff] [blame] | 106 | /* can be used with hw i2c engine */ |
| 107 | bool hw_capable; |
| 108 | /* uses multi-media i2c engine */ |
| 109 | bool mm_i2c; |
| 110 | /* regs and bits */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 111 | uint32_t mask_clk_reg; |
| 112 | uint32_t mask_data_reg; |
| 113 | uint32_t a_clk_reg; |
| 114 | uint32_t a_data_reg; |
Alex Deucher | 9b9fe72 | 2009-11-10 15:59:44 -0500 | [diff] [blame] | 115 | uint32_t en_clk_reg; |
| 116 | uint32_t en_data_reg; |
| 117 | uint32_t y_clk_reg; |
| 118 | uint32_t y_data_reg; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 119 | uint32_t mask_clk_mask; |
| 120 | uint32_t mask_data_mask; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 121 | uint32_t a_clk_mask; |
| 122 | uint32_t a_data_mask; |
Alex Deucher | 9b9fe72 | 2009-11-10 15:59:44 -0500 | [diff] [blame] | 123 | uint32_t en_clk_mask; |
| 124 | uint32_t en_data_mask; |
| 125 | uint32_t y_clk_mask; |
| 126 | uint32_t y_data_mask; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 127 | }; |
| 128 | |
| 129 | struct radeon_tmds_pll { |
| 130 | uint32_t freq; |
| 131 | uint32_t value; |
| 132 | }; |
| 133 | |
| 134 | #define RADEON_MAX_BIOS_CONNECTOR 16 |
| 135 | |
Alex Deucher | 7c27f87 | 2010-02-02 12:05:01 -0500 | [diff] [blame] | 136 | /* pll flags */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 137 | #define RADEON_PLL_USE_BIOS_DIVS (1 << 0) |
| 138 | #define RADEON_PLL_NO_ODD_POST_DIV (1 << 1) |
| 139 | #define RADEON_PLL_USE_REF_DIV (1 << 2) |
| 140 | #define RADEON_PLL_LEGACY (1 << 3) |
| 141 | #define RADEON_PLL_PREFER_LOW_REF_DIV (1 << 4) |
| 142 | #define RADEON_PLL_PREFER_HIGH_REF_DIV (1 << 5) |
| 143 | #define RADEON_PLL_PREFER_LOW_FB_DIV (1 << 6) |
| 144 | #define RADEON_PLL_PREFER_HIGH_FB_DIV (1 << 7) |
| 145 | #define RADEON_PLL_PREFER_LOW_POST_DIV (1 << 8) |
| 146 | #define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9) |
| 147 | #define RADEON_PLL_USE_FRAC_FB_DIV (1 << 10) |
Alex Deucher | d0e275a | 2009-07-13 11:08:18 -0400 | [diff] [blame] | 148 | #define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11) |
Alex Deucher | fc10332 | 2010-01-19 17:16:10 -0500 | [diff] [blame] | 149 | #define RADEON_PLL_USE_POST_DIV (1 << 12) |
Alex Deucher | 86cb2bb | 2010-03-08 12:55:16 -0500 | [diff] [blame] | 150 | #define RADEON_PLL_IS_LCD (1 << 13) |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 151 | #define RADEON_PLL_PREFER_MINM_OVER_MAXP (1 << 14) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 152 | |
| 153 | struct radeon_pll { |
Alex Deucher | fc10332 | 2010-01-19 17:16:10 -0500 | [diff] [blame] | 154 | /* reference frequency */ |
| 155 | uint32_t reference_freq; |
| 156 | |
| 157 | /* fixed dividers */ |
| 158 | uint32_t reference_div; |
| 159 | uint32_t post_div; |
| 160 | |
| 161 | /* pll in/out limits */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 162 | uint32_t pll_in_min; |
| 163 | uint32_t pll_in_max; |
| 164 | uint32_t pll_out_min; |
| 165 | uint32_t pll_out_max; |
Alex Deucher | 86cb2bb | 2010-03-08 12:55:16 -0500 | [diff] [blame] | 166 | uint32_t lcd_pll_out_min; |
| 167 | uint32_t lcd_pll_out_max; |
Alex Deucher | fc10332 | 2010-01-19 17:16:10 -0500 | [diff] [blame] | 168 | uint32_t best_vco; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 169 | |
Alex Deucher | fc10332 | 2010-01-19 17:16:10 -0500 | [diff] [blame] | 170 | /* divider limits */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 171 | uint32_t min_ref_div; |
| 172 | uint32_t max_ref_div; |
| 173 | uint32_t min_post_div; |
| 174 | uint32_t max_post_div; |
| 175 | uint32_t min_feedback_div; |
| 176 | uint32_t max_feedback_div; |
| 177 | uint32_t min_frac_feedback_div; |
| 178 | uint32_t max_frac_feedback_div; |
Alex Deucher | fc10332 | 2010-01-19 17:16:10 -0500 | [diff] [blame] | 179 | |
| 180 | /* flags for the current clock */ |
| 181 | uint32_t flags; |
| 182 | |
| 183 | /* pll id */ |
| 184 | uint32_t id; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 185 | }; |
| 186 | |
| 187 | struct radeon_i2c_chan { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 188 | struct i2c_adapter adapter; |
Dave Airlie | 746c1aa | 2009-12-08 07:07:28 +1000 | [diff] [blame] | 189 | struct drm_device *dev; |
| 190 | union { |
Alex Deucher | ac1aade | 2010-03-14 12:22:44 -0400 | [diff] [blame] | 191 | struct i2c_algo_bit_data bit; |
Dave Airlie | 746c1aa | 2009-12-08 07:07:28 +1000 | [diff] [blame] | 192 | struct i2c_algo_dp_aux_data dp; |
Dave Airlie | 746c1aa | 2009-12-08 07:07:28 +1000 | [diff] [blame] | 193 | } algo; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 194 | struct radeon_i2c_bus_rec rec; |
| 195 | }; |
| 196 | |
| 197 | /* mostly for macs, but really any system without connector tables */ |
| 198 | enum radeon_connector_table { |
Alex Deucher | aa74fbb | 2010-09-07 14:41:30 -0400 | [diff] [blame] | 199 | CT_NONE = 0, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 200 | CT_GENERIC, |
| 201 | CT_IBOOK, |
| 202 | CT_POWERBOOK_EXTERNAL, |
| 203 | CT_POWERBOOK_INTERNAL, |
| 204 | CT_POWERBOOK_VGA, |
| 205 | CT_MINI_EXTERNAL, |
| 206 | CT_MINI_INTERNAL, |
| 207 | CT_IMAC_G5_ISIGHT, |
| 208 | CT_EMAC, |
Dave Airlie | 76a7142 | 2010-06-11 01:09:05 -0400 | [diff] [blame] | 209 | CT_RN50_POWER, |
Alex Deucher | aa74fbb | 2010-09-07 14:41:30 -0400 | [diff] [blame] | 210 | CT_MAC_X800, |
Alex Deucher | 9fad321 | 2011-02-07 13:15:28 -0500 | [diff] [blame] | 211 | CT_MAC_G5_9600, |
Alex Deucher | cafa59b | 2012-12-20 16:35:47 -0500 | [diff] [blame] | 212 | CT_SAM440EP, |
| 213 | CT_MAC_G4_SILVER |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 214 | }; |
| 215 | |
Alex Deucher | fcec570 | 2009-11-10 21:25:07 -0500 | [diff] [blame] | 216 | enum radeon_dvo_chip { |
| 217 | DVO_SIL164, |
| 218 | DVO_SIL1178, |
| 219 | }; |
| 220 | |
Dave Airlie | 8be48d9 | 2010-03-30 05:34:14 +0000 | [diff] [blame] | 221 | struct radeon_fbdev; |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 222 | |
Alex Deucher | 0783986 | 2012-05-14 16:52:29 +0200 | [diff] [blame] | 223 | struct radeon_afmt { |
| 224 | bool enabled; |
| 225 | int offset; |
| 226 | bool last_buffer_filled_status; |
| 227 | int id; |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 228 | struct r600_audio_pin *pin; |
Alex Deucher | 0783986 | 2012-05-14 16:52:29 +0200 | [diff] [blame] | 229 | }; |
| 230 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 231 | struct radeon_mode_info { |
| 232 | struct atom_context *atom_context; |
Mathias Fröhlich | 61c4b24 | 2009-10-27 15:08:01 -0400 | [diff] [blame] | 233 | struct card_info *atom_card_info; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 234 | enum radeon_connector_table connector_table; |
| 235 | bool mode_config_initialized; |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 236 | struct radeon_crtc *crtcs[6]; |
Alex Deucher | b530602 | 2013-07-31 16:51:33 -0400 | [diff] [blame] | 237 | struct radeon_afmt *afmt[7]; |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 238 | /* DVI-I properties */ |
| 239 | struct drm_property *coherent_mode_property; |
| 240 | /* DAC enable load detect */ |
| 241 | struct drm_property *load_detect_property; |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 242 | /* TV standard */ |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 243 | struct drm_property *tv_std_property; |
| 244 | /* legacy TMDS PLL detect */ |
| 245 | struct drm_property *tmds_pll_property; |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 246 | /* underscan */ |
| 247 | struct drm_property *underscan_property; |
Marius Gröger | 5bccf5e | 2010-09-21 21:30:59 +0200 | [diff] [blame] | 248 | struct drm_property *underscan_hborder_property; |
| 249 | struct drm_property *underscan_vborder_property; |
Alex Deucher | 3c53788 | 2010-02-05 04:21:19 -0500 | [diff] [blame] | 250 | /* hardcoded DFP edid from BIOS */ |
| 251 | struct edid *bios_hardcoded_edid; |
Alex Deucher | fafcf94 | 2011-03-23 08:10:10 +0000 | [diff] [blame] | 252 | int bios_hardcoded_edid_size; |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 253 | |
| 254 | /* pointer to fbdev info structure */ |
Dave Airlie | 8be48d9 | 2010-03-30 05:34:14 +0000 | [diff] [blame] | 255 | struct radeon_fbdev *rfbdev; |
Alex Deucher | af7912e | 2012-07-26 09:50:57 -0400 | [diff] [blame] | 256 | /* firmware flags */ |
| 257 | u16 firmware_flags; |
Alex Deucher | bced76f | 2012-09-14 09:45:50 -0400 | [diff] [blame] | 258 | /* pointer to backlight encoder */ |
| 259 | struct radeon_encoder *bl_encoder; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 260 | }; |
| 261 | |
Alex Deucher | 9103088 | 2012-07-26 11:05:22 -0400 | [diff] [blame] | 262 | #define RADEON_MAX_BL_LEVEL 0xFF |
| 263 | |
Alex Deucher | bced76f | 2012-09-14 09:45:50 -0400 | [diff] [blame] | 264 | #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE) |
| 265 | |
Alex Deucher | 9103088 | 2012-07-26 11:05:22 -0400 | [diff] [blame] | 266 | struct radeon_backlight_privdata { |
| 267 | struct radeon_encoder *encoder; |
| 268 | uint8_t negative; |
| 269 | }; |
| 270 | |
| 271 | #endif |
| 272 | |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 273 | #define MAX_H_CODE_TIMING_LEN 32 |
| 274 | #define MAX_V_CODE_TIMING_LEN 32 |
| 275 | |
| 276 | /* need to store these as reading |
| 277 | back code tables is excessive */ |
| 278 | struct radeon_tv_regs { |
| 279 | uint32_t tv_uv_adr; |
| 280 | uint32_t timing_cntl; |
| 281 | uint32_t hrestart; |
| 282 | uint32_t vrestart; |
| 283 | uint32_t frestart; |
| 284 | uint16_t h_code_timing[MAX_H_CODE_TIMING_LEN]; |
| 285 | uint16_t v_code_timing[MAX_V_CODE_TIMING_LEN]; |
| 286 | }; |
| 287 | |
Alex Deucher | 19eca43 | 2012-09-13 10:56:16 -0400 | [diff] [blame] | 288 | struct radeon_atom_ss { |
| 289 | uint16_t percentage; |
| 290 | uint8_t type; |
| 291 | uint16_t step; |
| 292 | uint8_t delay; |
| 293 | uint8_t range; |
| 294 | uint8_t refdiv; |
| 295 | /* asic_ss */ |
| 296 | uint16_t rate; |
| 297 | uint16_t amount; |
| 298 | }; |
| 299 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 300 | struct radeon_crtc { |
| 301 | struct drm_crtc base; |
| 302 | int crtc_id; |
| 303 | u16 lut_r[256], lut_g[256], lut_b[256]; |
| 304 | bool enabled; |
| 305 | bool can_tile; |
| 306 | uint32_t crtc_offset; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 307 | struct drm_gem_object *cursor_bo; |
| 308 | uint64_t cursor_addr; |
| 309 | int cursor_width; |
| 310 | int cursor_height; |
Alex Deucher | 9e05fa1 | 2013-01-24 10:06:33 -0500 | [diff] [blame] | 311 | int max_cursor_width; |
| 312 | int max_cursor_height; |
Dave Airlie | 4162338 | 2009-07-09 15:04:19 +1000 | [diff] [blame] | 313 | uint32_t legacy_display_base_addr; |
Alex Deucher | c836e86 | 2009-07-13 13:51:03 -0400 | [diff] [blame] | 314 | uint32_t legacy_cursor_offset; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 315 | enum radeon_rmx_type rmx_type; |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 316 | u8 h_border; |
| 317 | u8 v_border; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 318 | fixed20_12 vsc; |
| 319 | fixed20_12 hsc; |
Alex Deucher | de2103e | 2009-10-09 15:14:30 -0400 | [diff] [blame] | 320 | struct drm_display_mode native_mode; |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 321 | int pll_id; |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 322 | /* page flipping */ |
| 323 | struct radeon_unpin_work *unpin_work; |
| 324 | int deferred_flip_completion; |
Alex Deucher | 19eca43 | 2012-09-13 10:56:16 -0400 | [diff] [blame] | 325 | /* pll sharing */ |
| 326 | struct radeon_atom_ss ss; |
| 327 | bool ss_enabled; |
| 328 | u32 adjusted_clock; |
| 329 | int bpc; |
| 330 | u32 pll_reference_div; |
| 331 | u32 pll_post_div; |
| 332 | u32 pll_flags; |
Alex Deucher | 5df3196 | 2012-09-13 11:52:08 -0400 | [diff] [blame] | 333 | struct drm_encoder *encoder; |
Alex Deucher | 57b35e2 | 2012-09-17 17:34:45 -0400 | [diff] [blame] | 334 | struct drm_connector *connector; |
Alex Deucher | 7178d2a | 2013-03-21 10:38:49 -0400 | [diff] [blame] | 335 | /* for dpm */ |
| 336 | u32 line_time; |
| 337 | u32 wm_low; |
| 338 | u32 wm_high; |
Alex Deucher | 66edc1c | 2013-07-08 11:26:42 -0400 | [diff] [blame] | 339 | struct drm_display_mode hw_mode; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 340 | }; |
| 341 | |
| 342 | struct radeon_encoder_primary_dac { |
| 343 | /* legacy primary dac */ |
| 344 | uint32_t ps2_pdac_adj; |
| 345 | }; |
| 346 | |
| 347 | struct radeon_encoder_lvds { |
| 348 | /* legacy lvds */ |
| 349 | uint16_t panel_vcc_delay; |
| 350 | uint8_t panel_pwr_delay; |
| 351 | uint8_t panel_digon_delay; |
| 352 | uint8_t panel_blon_delay; |
| 353 | uint16_t panel_ref_divider; |
| 354 | uint8_t panel_post_divider; |
| 355 | uint16_t panel_fb_divider; |
| 356 | bool use_bios_dividers; |
| 357 | uint32_t lvds_gen_cntl; |
| 358 | /* panel mode */ |
Alex Deucher | de2103e | 2009-10-09 15:14:30 -0400 | [diff] [blame] | 359 | struct drm_display_mode native_mode; |
Michel Dänzer | 63ec011 | 2011-03-22 16:30:23 -0700 | [diff] [blame] | 360 | struct backlight_device *bl_dev; |
| 361 | int dpms_mode; |
| 362 | uint8_t backlight_level; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 363 | }; |
| 364 | |
| 365 | struct radeon_encoder_tv_dac { |
| 366 | /* legacy tv dac */ |
| 367 | uint32_t ps2_tvdac_adj; |
| 368 | uint32_t ntsc_tvdac_adj; |
| 369 | uint32_t pal_tvdac_adj; |
| 370 | |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 371 | int h_pos; |
| 372 | int v_pos; |
| 373 | int h_size; |
| 374 | int supported_tv_stds; |
| 375 | bool tv_on; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 376 | enum radeon_tv_std tv_std; |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 377 | struct radeon_tv_regs tv; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 378 | }; |
| 379 | |
| 380 | struct radeon_encoder_int_tmds { |
| 381 | /* legacy int tmds */ |
| 382 | struct radeon_tmds_pll tmds_pll[4]; |
| 383 | }; |
| 384 | |
Alex Deucher | fcec570 | 2009-11-10 21:25:07 -0500 | [diff] [blame] | 385 | struct radeon_encoder_ext_tmds { |
| 386 | /* tmds over dvo */ |
| 387 | struct radeon_i2c_chan *i2c_bus; |
| 388 | uint8_t slave_addr; |
| 389 | enum radeon_dvo_chip dvo_chip; |
| 390 | }; |
| 391 | |
Alex Deucher | ebbe1cb | 2009-10-16 11:15:25 -0400 | [diff] [blame] | 392 | /* spread spectrum */ |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 393 | struct radeon_encoder_atom_dig { |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 394 | bool linkb; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 395 | /* atom dig */ |
| 396 | bool coherent_mode; |
Alex Deucher | ba032a5 | 2010-10-04 17:13:01 -0400 | [diff] [blame] | 397 | int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */ |
| 398 | /* atom lvds/edp */ |
| 399 | uint32_t lcd_misc; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 400 | uint16_t panel_pwr_delay; |
Alex Deucher | ba032a5 | 2010-10-04 17:13:01 -0400 | [diff] [blame] | 401 | uint32_t lcd_ss_id; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 402 | /* panel mode */ |
Alex Deucher | de2103e | 2009-10-09 15:14:30 -0400 | [diff] [blame] | 403 | struct drm_display_mode native_mode; |
Michel Dänzer | 63ec011 | 2011-03-22 16:30:23 -0700 | [diff] [blame] | 404 | struct backlight_device *bl_dev; |
| 405 | int dpms_mode; |
| 406 | uint8_t backlight_level; |
Alex Deucher | 386d4d7 | 2012-01-20 15:01:29 -0500 | [diff] [blame] | 407 | int panel_mode; |
Alex Deucher | 0783986 | 2012-05-14 16:52:29 +0200 | [diff] [blame] | 408 | struct radeon_afmt *afmt; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 409 | }; |
| 410 | |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 411 | struct radeon_encoder_atom_dac { |
| 412 | enum radeon_tv_std tv_std; |
| 413 | }; |
| 414 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 415 | struct radeon_encoder { |
| 416 | struct drm_encoder base; |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 417 | uint32_t encoder_enum; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 418 | uint32_t encoder_id; |
| 419 | uint32_t devices; |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 420 | uint32_t active_device; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 421 | uint32_t flags; |
| 422 | uint32_t pixel_clock; |
| 423 | enum radeon_rmx_type rmx_type; |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 424 | enum radeon_underscan_type underscan_type; |
Marius Gröger | 5bccf5e | 2010-09-21 21:30:59 +0200 | [diff] [blame] | 425 | uint32_t underscan_hborder; |
| 426 | uint32_t underscan_vborder; |
Alex Deucher | de2103e | 2009-10-09 15:14:30 -0400 | [diff] [blame] | 427 | struct drm_display_mode native_mode; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 428 | void *enc_priv; |
Christian König | 58bd086 | 2010-04-05 22:14:55 +0200 | [diff] [blame] | 429 | int audio_polling_active; |
Alex Deucher | 3e4b998 | 2010-11-16 12:09:42 -0500 | [diff] [blame] | 430 | bool is_ext_encoder; |
Alex Deucher | 36868bd | 2011-01-06 21:19:21 -0500 | [diff] [blame] | 431 | u16 caps; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 432 | }; |
| 433 | |
| 434 | struct radeon_connector_atom_dig { |
| 435 | uint32_t igp_lane_info; |
Alex Deucher | 4143e91 | 2009-11-23 18:02:35 -0500 | [diff] [blame] | 436 | /* displayport */ |
Dave Airlie | 746c1aa | 2009-12-08 07:07:28 +1000 | [diff] [blame] | 437 | struct radeon_i2c_chan *dp_i2c_bus; |
Daniel Vetter | 1a644cd | 2012-10-18 15:32:40 +0200 | [diff] [blame] | 438 | u8 dpcd[DP_RECEIVER_CAP_SIZE]; |
Alex Deucher | 4143e91 | 2009-11-23 18:02:35 -0500 | [diff] [blame] | 439 | u8 dp_sink_type; |
Alex Deucher | 5801ead | 2009-11-24 13:32:59 -0500 | [diff] [blame] | 440 | int dp_clock; |
| 441 | int dp_lane_count; |
Alex Deucher | 8b83485 | 2010-11-17 02:54:42 -0500 | [diff] [blame] | 442 | bool edp_on; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 443 | }; |
| 444 | |
Alex Deucher | eed45b3 | 2009-12-04 14:45:27 -0500 | [diff] [blame] | 445 | struct radeon_gpio_rec { |
| 446 | bool valid; |
| 447 | u8 id; |
| 448 | u32 reg; |
| 449 | u32 mask; |
| 450 | }; |
| 451 | |
Alex Deucher | eed45b3 | 2009-12-04 14:45:27 -0500 | [diff] [blame] | 452 | struct radeon_hpd { |
| 453 | enum radeon_hpd_id hpd; |
| 454 | u8 plugged_state; |
| 455 | struct radeon_gpio_rec gpio; |
| 456 | }; |
| 457 | |
Alex Deucher | 26b5bc9 | 2010-08-05 21:21:18 -0400 | [diff] [blame] | 458 | struct radeon_router { |
Alex Deucher | 26b5bc9 | 2010-08-05 21:21:18 -0400 | [diff] [blame] | 459 | u32 router_id; |
| 460 | struct radeon_i2c_bus_rec i2c_info; |
| 461 | u8 i2c_addr; |
Alex Deucher | fb939df | 2010-11-08 16:08:29 +0000 | [diff] [blame] | 462 | /* i2c mux */ |
| 463 | bool ddc_valid; |
| 464 | u8 ddc_mux_type; |
| 465 | u8 ddc_mux_control_pin; |
| 466 | u8 ddc_mux_state; |
| 467 | /* clock/data mux */ |
| 468 | bool cd_valid; |
| 469 | u8 cd_mux_type; |
| 470 | u8 cd_mux_control_pin; |
| 471 | u8 cd_mux_state; |
Alex Deucher | 26b5bc9 | 2010-08-05 21:21:18 -0400 | [diff] [blame] | 472 | }; |
| 473 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 474 | struct radeon_connector { |
| 475 | struct drm_connector base; |
| 476 | uint32_t connector_id; |
| 477 | uint32_t devices; |
| 478 | struct radeon_i2c_chan *ddc_bus; |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 479 | /* some systems have an hdmi and vga port with a shared ddc line */ |
Alex Deucher | 0294cf4f | 2009-10-15 16:16:35 -0400 | [diff] [blame] | 480 | bool shared_ddc; |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 481 | bool use_digital; |
| 482 | /* we need to mind the EDID between detect |
| 483 | and get modes due to analog/digital/tvencoder */ |
| 484 | struct edid *edid; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 485 | void *con_priv; |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 486 | bool dac_load_detect; |
Alex Deucher | d0d0a22 | 2011-10-07 14:23:48 -0400 | [diff] [blame] | 487 | bool detected_by_load; /* if the connection status was determined by load */ |
Alex Deucher | b75fad0 | 2009-11-05 13:16:01 -0500 | [diff] [blame] | 488 | uint16_t connector_object_id; |
Alex Deucher | eed45b3 | 2009-12-04 14:45:27 -0500 | [diff] [blame] | 489 | struct radeon_hpd hpd; |
Alex Deucher | 26b5bc9 | 2010-08-05 21:21:18 -0400 | [diff] [blame] | 490 | struct radeon_router router; |
| 491 | struct radeon_i2c_chan *router_bus; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 492 | }; |
| 493 | |
| 494 | struct radeon_framebuffer { |
| 495 | struct drm_framebuffer base; |
| 496 | struct drm_gem_object *obj; |
| 497 | }; |
| 498 | |
Alex Deucher | 996d5c5 | 2011-10-26 15:59:50 -0400 | [diff] [blame] | 499 | #define ENCODER_MODE_IS_DP(em) (((em) == ATOM_ENCODER_MODE_DP) || \ |
| 500 | ((em) == ATOM_ENCODER_MODE_DP_MST)) |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 501 | |
Christian König | 7062ab6 | 2013-04-08 12:41:31 +0200 | [diff] [blame] | 502 | struct atom_clock_dividers { |
| 503 | u32 post_div; |
| 504 | union { |
| 505 | struct { |
| 506 | #ifdef __BIG_ENDIAN |
| 507 | u32 reserved : 6; |
| 508 | u32 whole_fb_div : 12; |
| 509 | u32 frac_fb_div : 14; |
| 510 | #else |
| 511 | u32 frac_fb_div : 14; |
| 512 | u32 whole_fb_div : 12; |
| 513 | u32 reserved : 6; |
| 514 | #endif |
| 515 | }; |
| 516 | u32 fb_div; |
| 517 | }; |
| 518 | u32 ref_div; |
| 519 | bool enable_post_div; |
| 520 | bool enable_dithen; |
| 521 | u32 vco_mode; |
| 522 | u32 real_clock; |
Alex Deucher | 9219ed6 | 2013-02-19 14:35:34 -0500 | [diff] [blame] | 523 | /* added for CI */ |
| 524 | u32 post_divider; |
| 525 | u32 flags; |
Christian König | 7062ab6 | 2013-04-08 12:41:31 +0200 | [diff] [blame] | 526 | }; |
| 527 | |
Alex Deucher | eaa778a | 2013-02-13 16:38:25 -0500 | [diff] [blame] | 528 | struct atom_mpll_param { |
| 529 | union { |
| 530 | struct { |
| 531 | #ifdef __BIG_ENDIAN |
| 532 | u32 reserved : 8; |
| 533 | u32 clkfrac : 12; |
| 534 | u32 clkf : 12; |
| 535 | #else |
| 536 | u32 clkf : 12; |
| 537 | u32 clkfrac : 12; |
| 538 | u32 reserved : 8; |
| 539 | #endif |
| 540 | }; |
| 541 | u32 fb_div; |
| 542 | }; |
| 543 | u32 post_div; |
| 544 | u32 bwcntl; |
| 545 | u32 dll_speed; |
| 546 | u32 vco_mode; |
| 547 | u32 yclk_sel; |
| 548 | u32 qdr; |
| 549 | u32 half_rate; |
| 550 | }; |
| 551 | |
Alex Deucher | ae5b0ab | 2013-06-24 10:50:34 -0400 | [diff] [blame] | 552 | #define MEM_TYPE_GDDR5 0x50 |
| 553 | #define MEM_TYPE_GDDR4 0x40 |
| 554 | #define MEM_TYPE_GDDR3 0x30 |
| 555 | #define MEM_TYPE_DDR2 0x20 |
| 556 | #define MEM_TYPE_GDDR1 0x10 |
| 557 | #define MEM_TYPE_DDR3 0xb0 |
| 558 | #define MEM_TYPE_MASK 0xf0 |
| 559 | |
| 560 | struct atom_memory_info { |
| 561 | u8 mem_vendor; |
| 562 | u8 mem_type; |
| 563 | }; |
| 564 | |
| 565 | #define MAX_AC_TIMING_ENTRIES 16 |
| 566 | |
| 567 | struct atom_memory_clock_range_table |
| 568 | { |
| 569 | u8 num_entries; |
| 570 | u8 rsv[3]; |
| 571 | u32 mclk[MAX_AC_TIMING_ENTRIES]; |
| 572 | }; |
| 573 | |
| 574 | #define VBIOS_MC_REGISTER_ARRAY_SIZE 32 |
| 575 | #define VBIOS_MAX_AC_TIMING_ENTRIES 20 |
| 576 | |
| 577 | struct atom_mc_reg_entry { |
| 578 | u32 mclk_max; |
| 579 | u32 mc_data[VBIOS_MC_REGISTER_ARRAY_SIZE]; |
| 580 | }; |
| 581 | |
| 582 | struct atom_mc_register_address { |
| 583 | u16 s1; |
| 584 | u8 pre_reg_data; |
| 585 | }; |
| 586 | |
| 587 | struct atom_mc_reg_table { |
| 588 | u8 last; |
| 589 | u8 num_entries; |
| 590 | struct atom_mc_reg_entry mc_reg_table_entry[VBIOS_MAX_AC_TIMING_ENTRIES]; |
| 591 | struct atom_mc_register_address mc_reg_address[VBIOS_MC_REGISTER_ARRAY_SIZE]; |
| 592 | }; |
| 593 | |
| 594 | #define MAX_VOLTAGE_ENTRIES 32 |
| 595 | |
| 596 | struct atom_voltage_table_entry |
| 597 | { |
| 598 | u16 value; |
| 599 | u32 smio_low; |
| 600 | }; |
| 601 | |
| 602 | struct atom_voltage_table |
| 603 | { |
| 604 | u32 count; |
| 605 | u32 mask_low; |
Alex Deucher | 6517194 | 2013-02-13 17:29:54 -0500 | [diff] [blame] | 606 | u32 phase_delay; |
Alex Deucher | ae5b0ab | 2013-06-24 10:50:34 -0400 | [diff] [blame] | 607 | struct atom_voltage_table_entry entries[MAX_VOLTAGE_ENTRIES]; |
| 608 | }; |
| 609 | |
Alex Deucher | d79766f | 2009-12-17 19:00:29 -0500 | [diff] [blame] | 610 | extern enum radeon_tv_std |
| 611 | radeon_combios_get_tv_info(struct radeon_device *rdev); |
| 612 | extern enum radeon_tv_std |
| 613 | radeon_atombios_get_tv_info(struct radeon_device *rdev); |
Alex Deucher | 4a6369e | 2013-04-12 14:04:10 -0400 | [diff] [blame] | 614 | extern void radeon_atombios_get_default_voltages(struct radeon_device *rdev, |
Alex Deucher | 2abba66 | 2013-03-25 12:47:23 -0400 | [diff] [blame] | 615 | u16 *vddc, u16 *vddci, u16 *mvdd); |
Alex Deucher | d79766f | 2009-12-17 19:00:29 -0500 | [diff] [blame] | 616 | |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 617 | extern struct drm_connector * |
| 618 | radeon_get_connector_for_encoder(struct drm_encoder *encoder); |
Alex Deucher | 9aa5999 | 2012-01-20 15:03:30 -0500 | [diff] [blame] | 619 | extern struct drm_connector * |
| 620 | radeon_get_connector_for_encoder_init(struct drm_encoder *encoder); |
| 621 | extern bool radeon_dig_monitor_is_duallink(struct drm_encoder *encoder, |
| 622 | u32 pixel_clock); |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 623 | |
Alex Deucher | 1d33e1f | 2011-10-31 08:58:47 -0400 | [diff] [blame] | 624 | extern u16 radeon_encoder_get_dp_bridge_encoder_id(struct drm_encoder *encoder); |
| 625 | extern u16 radeon_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector); |
Alex Deucher | d7fa8bb | 2011-05-20 04:34:21 -0400 | [diff] [blame] | 626 | extern bool radeon_connector_encoder_is_hbr2(struct drm_connector *connector); |
| 627 | extern bool radeon_connector_is_dp12_capable(struct drm_connector *connector); |
Alex Deucher | eccea79 | 2012-03-26 15:12:54 -0400 | [diff] [blame] | 628 | extern int radeon_get_monitor_bpc(struct drm_connector *connector); |
Alex Deucher | d7fa8bb | 2011-05-20 04:34:21 -0400 | [diff] [blame] | 629 | |
Alex Deucher | d4877cf | 2009-12-04 16:56:37 -0500 | [diff] [blame] | 630 | extern void radeon_connector_hotplug(struct drm_connector *connector); |
Alex Deucher | 224d94b | 2011-05-20 04:34:28 -0400 | [diff] [blame] | 631 | extern int radeon_dp_mode_valid_helper(struct drm_connector *connector, |
Alex Deucher | 5801ead | 2009-11-24 13:32:59 -0500 | [diff] [blame] | 632 | struct drm_display_mode *mode); |
| 633 | extern void radeon_dp_set_link_config(struct drm_connector *connector, |
Laurent Pinchart | e811f5a | 2012-07-17 17:56:50 +0200 | [diff] [blame] | 634 | const struct drm_display_mode *mode); |
Alex Deucher | 224d94b | 2011-05-20 04:34:28 -0400 | [diff] [blame] | 635 | extern void radeon_dp_link_train(struct drm_encoder *encoder, |
| 636 | struct drm_connector *connector); |
Alex Deucher | d5811e8 | 2011-08-13 13:36:13 -0400 | [diff] [blame] | 637 | extern bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector); |
Alex Deucher | 4143e91 | 2009-11-23 18:02:35 -0500 | [diff] [blame] | 638 | extern u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector); |
Alex Deucher | 9fa05c9 | 2009-11-27 13:01:46 -0500 | [diff] [blame] | 639 | extern bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector); |
Alex Deucher | 386d4d7 | 2012-01-20 15:01:29 -0500 | [diff] [blame] | 640 | extern int radeon_dp_get_panel_mode(struct drm_encoder *encoder, |
| 641 | struct drm_connector *connector); |
Alex Deucher | 558e27d | 2011-05-20 04:34:27 -0400 | [diff] [blame] | 642 | extern void atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode); |
Alex Deucher | ac89af1 | 2011-05-22 13:20:36 -0400 | [diff] [blame] | 643 | extern void radeon_atom_encoder_init(struct radeon_device *rdev); |
Alex Deucher | f3f1f03 | 2012-03-20 17:18:04 -0400 | [diff] [blame] | 644 | extern void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev); |
Alex Deucher | 5801ead | 2009-11-24 13:32:59 -0500 | [diff] [blame] | 645 | extern void atombios_dig_transmitter_setup(struct drm_encoder *encoder, |
| 646 | int action, uint8_t lane_num, |
| 647 | uint8_t lane_set); |
Alex Deucher | 591a10e | 2011-06-13 17:13:34 -0400 | [diff] [blame] | 648 | extern void radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder); |
Alex Deucher | 3f03ced | 2011-10-30 17:20:22 -0400 | [diff] [blame] | 649 | extern struct drm_encoder *radeon_get_external_encoder(struct drm_encoder *encoder); |
Dave Airlie | 746c1aa | 2009-12-08 07:07:28 +1000 | [diff] [blame] | 650 | extern int radeon_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode, |
Alex Deucher | 834b290 | 2011-05-20 04:34:24 -0400 | [diff] [blame] | 651 | u8 write_byte, u8 *read_byte); |
Dave Airlie | 746c1aa | 2009-12-08 07:07:28 +1000 | [diff] [blame] | 652 | |
Alex Deucher | f376b94 | 2010-08-05 21:21:16 -0400 | [diff] [blame] | 653 | extern void radeon_i2c_init(struct radeon_device *rdev); |
| 654 | extern void radeon_i2c_fini(struct radeon_device *rdev); |
| 655 | extern void radeon_combios_i2c_init(struct radeon_device *rdev); |
| 656 | extern void radeon_atombios_i2c_init(struct radeon_device *rdev); |
| 657 | extern void radeon_i2c_add(struct radeon_device *rdev, |
| 658 | struct radeon_i2c_bus_rec *rec, |
| 659 | const char *name); |
| 660 | extern struct radeon_i2c_chan *radeon_i2c_lookup(struct radeon_device *rdev, |
| 661 | struct radeon_i2c_bus_rec *i2c_bus); |
Dave Airlie | 746c1aa | 2009-12-08 07:07:28 +1000 | [diff] [blame] | 662 | extern struct radeon_i2c_chan *radeon_i2c_create_dp(struct drm_device *dev, |
Alex Deucher | 6a93cb2 | 2009-11-23 17:39:28 -0500 | [diff] [blame] | 663 | struct radeon_i2c_bus_rec *rec, |
| 664 | const char *name); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 665 | extern struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev, |
| 666 | struct radeon_i2c_bus_rec *rec, |
| 667 | const char *name); |
| 668 | extern void radeon_i2c_destroy(struct radeon_i2c_chan *i2c); |
Alex Deucher | 5a6f98f | 2009-12-22 15:04:48 -0500 | [diff] [blame] | 669 | extern void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus, |
| 670 | u8 slave_addr, |
| 671 | u8 addr, |
| 672 | u8 *val); |
| 673 | extern void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c, |
| 674 | u8 slave_addr, |
| 675 | u8 addr, |
| 676 | u8 val); |
Alex Deucher | fb939df | 2010-11-08 16:08:29 +0000 | [diff] [blame] | 677 | extern void radeon_router_select_ddc_port(struct radeon_connector *radeon_connector); |
| 678 | extern void radeon_router_select_cd_port(struct radeon_connector *radeon_connector); |
Niels Ole Salscheider | 0a9069d | 2013-01-03 19:09:28 +0100 | [diff] [blame] | 679 | extern bool radeon_ddc_probe(struct radeon_connector *radeon_connector, bool use_aux); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 680 | extern int radeon_ddc_get_modes(struct radeon_connector *radeon_connector); |
| 681 | |
| 682 | extern struct drm_encoder *radeon_best_encoder(struct drm_connector *connector); |
| 683 | |
Alex Deucher | ba032a5 | 2010-10-04 17:13:01 -0400 | [diff] [blame] | 684 | extern bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev, |
| 685 | struct radeon_atom_ss *ss, |
| 686 | int id); |
| 687 | extern bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev, |
| 688 | struct radeon_atom_ss *ss, |
| 689 | int id, u32 clock); |
| 690 | |
Alex Deucher | f523f74 | 2011-01-31 16:48:52 -0500 | [diff] [blame] | 691 | extern void radeon_compute_pll_legacy(struct radeon_pll *pll, |
| 692 | uint64_t freq, |
| 693 | uint32_t *dot_clock_p, |
| 694 | uint32_t *fb_div_p, |
| 695 | uint32_t *frac_fb_div_p, |
| 696 | uint32_t *ref_div_p, |
| 697 | uint32_t *post_div_p); |
| 698 | |
| 699 | extern void radeon_compute_pll_avivo(struct radeon_pll *pll, |
| 700 | u32 freq, |
| 701 | u32 *dot_clock_p, |
| 702 | u32 *fb_div_p, |
| 703 | u32 *frac_fb_div_p, |
| 704 | u32 *ref_div_p, |
| 705 | u32 *post_div_p); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 706 | |
Dave Airlie | 1f3b6a4 | 2009-10-13 14:10:37 +1000 | [diff] [blame] | 707 | extern void radeon_setup_encoder_clones(struct drm_device *dev); |
| 708 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 709 | struct drm_encoder *radeon_encoder_legacy_lvds_add(struct drm_device *dev, int bios_index); |
| 710 | struct drm_encoder *radeon_encoder_legacy_primary_dac_add(struct drm_device *dev, int bios_index, int with_tv); |
| 711 | struct drm_encoder *radeon_encoder_legacy_tv_dac_add(struct drm_device *dev, int bios_index, int with_tv); |
| 712 | struct drm_encoder *radeon_encoder_legacy_tmds_int_add(struct drm_device *dev, int bios_index); |
| 713 | struct drm_encoder *radeon_encoder_legacy_tmds_ext_add(struct drm_device *dev, int bios_index); |
Alex Deucher | 99999aa | 2010-11-16 12:09:41 -0500 | [diff] [blame] | 714 | extern void atombios_dvo_setup(struct drm_encoder *encoder, int action); |
Alex Deucher | 32f48ff | 2009-11-30 01:54:16 -0500 | [diff] [blame] | 715 | extern void atombios_digital_setup(struct drm_encoder *encoder, int action); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 716 | extern int atombios_get_encoder_mode(struct drm_encoder *encoder); |
Alex Deucher | 2dafb74 | 2011-05-20 04:34:19 -0400 | [diff] [blame] | 717 | extern bool atombios_set_edp_panel_power(struct drm_connector *connector, int action); |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 718 | extern void radeon_encoder_set_active_device(struct drm_encoder *encoder); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 719 | |
| 720 | extern void radeon_crtc_load_lut(struct drm_crtc *crtc); |
| 721 | extern int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y, |
| 722 | struct drm_framebuffer *old_fb); |
Chris Ball | 4dd19b0 | 2010-09-26 06:47:23 -0500 | [diff] [blame] | 723 | extern int atombios_crtc_set_base_atomic(struct drm_crtc *crtc, |
| 724 | struct drm_framebuffer *fb, |
Jason Wessel | 21c74a8 | 2010-10-13 14:09:44 -0500 | [diff] [blame] | 725 | int x, int y, |
| 726 | enum mode_set_atomic state); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 727 | extern int atombios_crtc_mode_set(struct drm_crtc *crtc, |
| 728 | struct drm_display_mode *mode, |
| 729 | struct drm_display_mode *adjusted_mode, |
| 730 | int x, int y, |
| 731 | struct drm_framebuffer *old_fb); |
| 732 | extern void atombios_crtc_dpms(struct drm_crtc *crtc, int mode); |
| 733 | |
| 734 | extern int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y, |
| 735 | struct drm_framebuffer *old_fb); |
Chris Ball | 4dd19b0 | 2010-09-26 06:47:23 -0500 | [diff] [blame] | 736 | extern int radeon_crtc_set_base_atomic(struct drm_crtc *crtc, |
| 737 | struct drm_framebuffer *fb, |
Jason Wessel | 21c74a8 | 2010-10-13 14:09:44 -0500 | [diff] [blame] | 738 | int x, int y, |
| 739 | enum mode_set_atomic state); |
Chris Ball | 4dd19b0 | 2010-09-26 06:47:23 -0500 | [diff] [blame] | 740 | extern int radeon_crtc_do_set_base(struct drm_crtc *crtc, |
| 741 | struct drm_framebuffer *fb, |
| 742 | int x, int y, int atomic); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 743 | extern int radeon_crtc_cursor_set(struct drm_crtc *crtc, |
| 744 | struct drm_file *file_priv, |
| 745 | uint32_t handle, |
| 746 | uint32_t width, |
| 747 | uint32_t height); |
| 748 | extern int radeon_crtc_cursor_move(struct drm_crtc *crtc, |
| 749 | int x, int y); |
| 750 | |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 751 | extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc, |
| 752 | int *vpos, int *hpos); |
Mario Kleiner | 6383cf7 | 2010-10-05 19:57:36 -0400 | [diff] [blame] | 753 | |
Alex Deucher | 3c53788 | 2010-02-05 04:21:19 -0500 | [diff] [blame] | 754 | extern bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev); |
| 755 | extern struct edid * |
Alex Deucher | c324acd | 2010-12-08 22:13:06 -0500 | [diff] [blame] | 756 | radeon_bios_get_hardcoded_edid(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 757 | extern bool radeon_atom_get_clock_info(struct drm_device *dev); |
| 758 | extern bool radeon_combios_get_clock_info(struct drm_device *dev); |
| 759 | extern struct radeon_encoder_atom_dig * |
| 760 | radeon_atombios_get_lvds_info(struct radeon_encoder *encoder); |
Alex Deucher | fcec570 | 2009-11-10 21:25:07 -0500 | [diff] [blame] | 761 | extern bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder, |
| 762 | struct radeon_encoder_int_tmds *tmds); |
| 763 | extern bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder, |
| 764 | struct radeon_encoder_int_tmds *tmds); |
| 765 | extern bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder, |
| 766 | struct radeon_encoder_int_tmds *tmds); |
| 767 | extern bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder, |
| 768 | struct radeon_encoder_ext_tmds *tmds); |
| 769 | extern bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder, |
| 770 | struct radeon_encoder_ext_tmds *tmds); |
Alex Deucher | 6fe7ac3 | 2009-06-12 17:26:08 +0000 | [diff] [blame] | 771 | extern struct radeon_encoder_primary_dac * |
| 772 | radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder); |
| 773 | extern struct radeon_encoder_tv_dac * |
| 774 | radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 775 | extern struct radeon_encoder_lvds * |
| 776 | radeon_combios_get_lvds_info(struct radeon_encoder *encoder); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 777 | extern void radeon_combios_get_ext_tmds_info(struct radeon_encoder *encoder); |
| 778 | extern struct radeon_encoder_tv_dac * |
| 779 | radeon_combios_get_tv_dac_info(struct radeon_encoder *encoder); |
| 780 | extern struct radeon_encoder_primary_dac * |
| 781 | radeon_combios_get_primary_dac_info(struct radeon_encoder *encoder); |
Alex Deucher | fcec570 | 2009-11-10 21:25:07 -0500 | [diff] [blame] | 782 | extern bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder); |
| 783 | extern void radeon_external_tmds_setup(struct drm_encoder *encoder); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 784 | extern void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock); |
| 785 | extern void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev); |
| 786 | extern void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock); |
| 787 | extern void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev); |
Yang Zhao | f657c2a | 2009-09-15 12:21:01 +1000 | [diff] [blame] | 788 | extern void radeon_save_bios_scratch_regs(struct radeon_device *rdev); |
| 789 | extern void radeon_restore_bios_scratch_regs(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 790 | extern void |
| 791 | radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc); |
| 792 | extern void |
| 793 | radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on); |
| 794 | extern void |
| 795 | radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc); |
| 796 | extern void |
| 797 | radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on); |
| 798 | extern void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green, |
| 799 | u16 blue, int regno); |
Dave Airlie | b8c00ac | 2009-10-06 13:54:01 +1000 | [diff] [blame] | 800 | extern void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green, |
| 801 | u16 *blue, int regno); |
Dave Airlie | aaefcd4 | 2012-03-06 10:44:40 +0000 | [diff] [blame] | 802 | int radeon_framebuffer_init(struct drm_device *dev, |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 803 | struct radeon_framebuffer *rfb, |
Jesse Barnes | 308e5bc | 2011-11-14 14:51:28 -0800 | [diff] [blame] | 804 | struct drm_mode_fb_cmd2 *mode_cmd, |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 805 | struct drm_gem_object *obj); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 806 | |
| 807 | int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb); |
| 808 | bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev); |
| 809 | bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev); |
| 810 | void radeon_atombios_init_crtc(struct drm_device *dev, |
| 811 | struct radeon_crtc *radeon_crtc); |
| 812 | void radeon_legacy_init_crtc(struct drm_device *dev, |
| 813 | struct radeon_crtc *radeon_crtc); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 814 | |
| 815 | void radeon_get_clock_info(struct drm_device *dev); |
| 816 | |
| 817 | extern bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev); |
| 818 | extern bool radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device *dev); |
| 819 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 820 | void radeon_enc_destroy(struct drm_encoder *encoder); |
| 821 | void radeon_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj); |
| 822 | void radeon_combios_asic_init(struct drm_device *dev); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 823 | bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc, |
Laurent Pinchart | e811f5a | 2012-07-17 17:56:50 +0200 | [diff] [blame] | 824 | const struct drm_display_mode *mode, |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 825 | struct drm_display_mode *adjusted_mode); |
Alex Deucher | 3515387 | 2010-04-30 12:00:44 -0400 | [diff] [blame] | 826 | void radeon_panel_mode_fixup(struct drm_encoder *encoder, |
| 827 | struct drm_display_mode *adjusted_mode); |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 828 | void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *radeon_crtc); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 829 | |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 830 | /* legacy tv */ |
| 831 | void radeon_legacy_tv_adjust_crtc_reg(struct drm_encoder *encoder, |
| 832 | uint32_t *h_total_disp, uint32_t *h_sync_strt_wid, |
| 833 | uint32_t *v_total_disp, uint32_t *v_sync_strt_wid); |
| 834 | void radeon_legacy_tv_adjust_pll1(struct drm_encoder *encoder, |
| 835 | uint32_t *htotal_cntl, uint32_t *ppll_ref_div, |
| 836 | uint32_t *ppll_div_3, uint32_t *pixclks_cntl); |
| 837 | void radeon_legacy_tv_adjust_pll2(struct drm_encoder *encoder, |
| 838 | uint32_t *htotal2_cntl, uint32_t *p2pll_ref_div, |
| 839 | uint32_t *p2pll_div_0, uint32_t *pixclks_cntl); |
| 840 | void radeon_legacy_tv_mode_set(struct drm_encoder *encoder, |
| 841 | struct drm_display_mode *mode, |
| 842 | struct drm_display_mode *adjusted_mode); |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 843 | |
| 844 | /* fbdev layer */ |
| 845 | int radeon_fbdev_init(struct radeon_device *rdev); |
| 846 | void radeon_fbdev_fini(struct radeon_device *rdev); |
| 847 | void radeon_fbdev_set_suspend(struct radeon_device *rdev, int state); |
| 848 | int radeon_fbdev_total_size(struct radeon_device *rdev); |
| 849 | bool radeon_fbdev_robj_is_fb(struct radeon_device *rdev, struct radeon_bo *robj); |
Dave Airlie | eb1f8e4 | 2010-05-07 06:42:51 +0000 | [diff] [blame] | 850 | |
| 851 | void radeon_fb_output_poll_changed(struct radeon_device *rdev); |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 852 | |
| 853 | void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id); |
| 854 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 855 | int radeon_align_pitch(struct radeon_device *rdev, int width, int bpp, bool tiled); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 856 | #endif |