blob: 692de9dbc680d37599823f71156061662b61743b [file] [log] [blame]
Paul Mackerrasdaec9622005-10-10 22:25:26 +10001/*
2 * Support for indirect PCI bridges.
3 *
4 * Copyright (C) 1998 Gabriel Paubert.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
12#include <linux/kernel.h>
13#include <linux/pci.h>
14#include <linux/delay.h>
15#include <linux/string.h>
16#include <linux/init.h>
17
18#include <asm/io.h>
19#include <asm/prom.h>
20#include <asm/pci-bridge.h>
21#include <asm/machdep.h>
22
Kim Phillips6d5f6a02015-01-22 19:05:06 -060023int __indirect_read_config(struct pci_controller *hose,
24 unsigned char bus_number, unsigned int devfn,
25 int offset, int len, u32 *val)
Paul Mackerrasdaec9622005-10-10 22:25:26 +100026{
Paul Mackerrasdaec9622005-10-10 22:25:26 +100027 volatile void __iomem *cfg_data;
28 u8 cfg_type = 0;
Kumar Galaab0f9ad2007-06-25 15:19:48 -050029 u32 bus_no, reg;
Paul Mackerrasdaec9622005-10-10 22:25:26 +100030
Kumar Gala62c66c82007-07-11 13:22:41 -050031 if (hose->indirect_type & PPC_INDIRECT_TYPE_NO_PCIE_LINK) {
Kim Phillips6d5f6a02015-01-22 19:05:06 -060032 if (bus_number != hose->first_busno)
Kumar Gala62c66c82007-07-11 13:22:41 -050033 return PCIBIOS_DEVICE_NOT_FOUND;
34 if (devfn != 0)
35 return PCIBIOS_DEVICE_NOT_FOUND;
36 }
37
Paul Mackerrasdaec9622005-10-10 22:25:26 +100038 if (ppc_md.pci_exclude_device)
Kim Phillips6d5f6a02015-01-22 19:05:06 -060039 if (ppc_md.pci_exclude_device(hose, bus_number, devfn))
Paul Mackerrasdaec9622005-10-10 22:25:26 +100040 return PCIBIOS_DEVICE_NOT_FOUND;
Kumar Gala62c66c82007-07-11 13:22:41 -050041
Kumar Galaab0f9ad2007-06-25 15:19:48 -050042 if (hose->indirect_type & PPC_INDIRECT_TYPE_SET_CFG_TYPE)
Kim Phillips6d5f6a02015-01-22 19:05:06 -060043 if (bus_number != hose->first_busno)
Paul Mackerrasdaec9622005-10-10 22:25:26 +100044 cfg_type = 1;
45
Kim Phillips6d5f6a02015-01-22 19:05:06 -060046 bus_no = (bus_number == hose->first_busno) ?
47 hose->self_busno : bus_number;
Kumar Gala5ab65ec2007-06-25 13:09:42 -050048
Kumar Galaab0f9ad2007-06-25 15:19:48 -050049 if (hose->indirect_type & PPC_INDIRECT_TYPE_EXT_REG)
50 reg = ((offset & 0xf00) << 16) | (offset & 0xfc);
51 else
52 reg = offset & 0xfc;
53
Kumar Gala2e56ff22007-07-19 16:07:35 -050054 if (hose->indirect_type & PPC_INDIRECT_TYPE_BIG_ENDIAN)
55 out_be32(hose->cfg_addr, (0x80000000 | (bus_no << 16) |
56 (devfn << 8) | reg | cfg_type));
57 else
58 out_le32(hose->cfg_addr, (0x80000000 | (bus_no << 16) |
59 (devfn << 8) | reg | cfg_type));
Paul Mackerrasdaec9622005-10-10 22:25:26 +100060
61 /*
62 * Note: the caller has already checked that offset is
63 * suitably aligned and that len is 1, 2 or 4.
64 */
65 cfg_data = hose->cfg_data + (offset & 3);
66 switch (len) {
67 case 1:
68 *val = in_8(cfg_data);
69 break;
70 case 2:
71 *val = in_le16(cfg_data);
72 break;
73 default:
74 *val = in_le32(cfg_data);
75 break;
76 }
77 return PCIBIOS_SUCCESSFUL;
78}
79
Kim Phillips6d5f6a02015-01-22 19:05:06 -060080int indirect_read_config(struct pci_bus *bus, unsigned int devfn,
81 int offset, int len, u32 *val)
82{
83 struct pci_controller *hose = pci_bus_to_host(bus);
84
85 return __indirect_read_config(hose, bus->number, devfn, offset, len,
86 val);
87}
88
Rojhalat Ibrahim50d8f872013-04-08 10:15:28 +020089int indirect_write_config(struct pci_bus *bus, unsigned int devfn,
90 int offset, int len, u32 val)
Paul Mackerrasdaec9622005-10-10 22:25:26 +100091{
Kumar Gala19afa402009-04-30 03:10:07 +000092 struct pci_controller *hose = pci_bus_to_host(bus);
Paul Mackerrasdaec9622005-10-10 22:25:26 +100093 volatile void __iomem *cfg_data;
94 u8 cfg_type = 0;
Kumar Galaab0f9ad2007-06-25 15:19:48 -050095 u32 bus_no, reg;
Paul Mackerrasdaec9622005-10-10 22:25:26 +100096
Kumar Gala62c66c82007-07-11 13:22:41 -050097 if (hose->indirect_type & PPC_INDIRECT_TYPE_NO_PCIE_LINK) {
98 if (bus->number != hose->first_busno)
99 return PCIBIOS_DEVICE_NOT_FOUND;
100 if (devfn != 0)
101 return PCIBIOS_DEVICE_NOT_FOUND;
102 }
103
Paul Mackerrasdaec9622005-10-10 22:25:26 +1000104 if (ppc_md.pci_exclude_device)
Kumar Gala7d52c7b2007-06-22 00:23:57 -0500105 if (ppc_md.pci_exclude_device(hose, bus->number, devfn))
Paul Mackerrasdaec9622005-10-10 22:25:26 +1000106 return PCIBIOS_DEVICE_NOT_FOUND;
107
Kumar Galaab0f9ad2007-06-25 15:19:48 -0500108 if (hose->indirect_type & PPC_INDIRECT_TYPE_SET_CFG_TYPE)
Paul Mackerrasdaec9622005-10-10 22:25:26 +1000109 if (bus->number != hose->first_busno)
110 cfg_type = 1;
111
Kumar Gala5ab65ec2007-06-25 13:09:42 -0500112 bus_no = (bus->number == hose->first_busno) ?
Kumar Gala0a3786c2007-06-25 13:32:48 -0500113 hose->self_busno : bus->number;
Kumar Gala5ab65ec2007-06-25 13:09:42 -0500114
Kumar Galaab0f9ad2007-06-25 15:19:48 -0500115 if (hose->indirect_type & PPC_INDIRECT_TYPE_EXT_REG)
116 reg = ((offset & 0xf00) << 16) | (offset & 0xfc);
117 else
118 reg = offset & 0xfc;
119
Kumar Gala2e56ff22007-07-19 16:07:35 -0500120 if (hose->indirect_type & PPC_INDIRECT_TYPE_BIG_ENDIAN)
121 out_be32(hose->cfg_addr, (0x80000000 | (bus_no << 16) |
122 (devfn << 8) | reg | cfg_type));
123 else
124 out_le32(hose->cfg_addr, (0x80000000 | (bus_no << 16) |
125 (devfn << 8) | reg | cfg_type));
Paul Mackerrasdaec9622005-10-10 22:25:26 +1000126
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300127 /* suppress setting of PCI_PRIMARY_BUS */
Kumar Gala476f5772007-06-26 12:12:55 -0500128 if (hose->indirect_type & PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS)
129 if ((offset == PCI_PRIMARY_BUS) &&
130 (bus->number == hose->first_busno))
131 val &= 0xffffff00;
132
Josh Boyer5ce4b592008-06-17 19:01:38 -0400133 /* Workaround for PCI_28 Errata in 440EPx/GRx */
134 if ((hose->indirect_type & PPC_INDIRECT_TYPE_BROKEN_MRM) &&
135 offset == PCI_CACHE_LINE_SIZE) {
136 val = 0;
137 }
138
Paul Mackerrasdaec9622005-10-10 22:25:26 +1000139 /*
140 * Note: the caller has already checked that offset is
141 * suitably aligned and that len is 1, 2 or 4.
142 */
143 cfg_data = hose->cfg_data + (offset & 3);
144 switch (len) {
145 case 1:
146 out_8(cfg_data, val);
147 break;
148 case 2:
149 out_le16(cfg_data, val);
150 break;
151 default:
152 out_le32(cfg_data, val);
153 break;
154 }
155 return PCIBIOS_SUCCESSFUL;
156}
157
158static struct pci_ops indirect_pci_ops =
159{
Nathan Lynchc78d4532007-08-10 05:18:45 +1000160 .read = indirect_read_config,
161 .write = indirect_write_config,
Paul Mackerrasdaec9622005-10-10 22:25:26 +1000162};
163
Christian Engelmayer1e83bf82013-12-15 19:39:26 +0100164void setup_indirect_pci(struct pci_controller *hose, resource_size_t cfg_addr,
165 resource_size_t cfg_data, u32 flags)
Paul Mackerrasdaec9622005-10-10 22:25:26 +1000166{
Valentine Barshakd94bad82007-10-08 22:51:24 +1000167 resource_size_t base = cfg_addr & PAGE_MASK;
Kumar Galad5269962007-07-19 15:44:52 -0500168 void __iomem *mbase;
Paul Mackerrasdaec9622005-10-10 22:25:26 +1000169
170 mbase = ioremap(base, PAGE_SIZE);
Kumar Galad5269962007-07-19 15:44:52 -0500171 hose->cfg_addr = mbase + (cfg_addr & ~PAGE_MASK);
Paul Mackerrasdaec9622005-10-10 22:25:26 +1000172 if ((cfg_data & PAGE_MASK) != base)
173 mbase = ioremap(cfg_data & PAGE_MASK, PAGE_SIZE);
Kumar Galad5269962007-07-19 15:44:52 -0500174 hose->cfg_data = mbase + (cfg_data & ~PAGE_MASK);
175 hose->ops = &indirect_pci_ops;
Kumar Gala7659c032007-07-25 00:29:53 -0500176 hose->indirect_type = flags;
Paul Mackerrasdaec9622005-10-10 22:25:26 +1000177}