blob: d42dd7e443d5ae53e2ab5f27bcf4ce8f20dbb6cd [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * arch/sh/mm/tlb-sh4.c
3 *
4 * SH-4 specific TLB operations
5 *
6 * Copyright (C) 1999 Niibe Yutaka
Paul Mundtd04a0f72007-09-21 11:55:03 +09007 * Copyright (C) 2002 - 2007 Paul Mundt
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * Released under the terms of the GNU GPL v2.0.
10 */
Paul Mundt39e688a2007-03-05 19:46:47 +090011#include <linux/kernel.h>
Paul Mundt39e688a2007-03-05 19:46:47 +090012#include <linux/mm.h>
Paul Mundtd04a0f72007-09-21 11:55:03 +090013#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <asm/mmu_context.h>
Paul Mundt39e688a2007-03-05 19:46:47 +090015#include <asm/cacheflush.h>
16
Paul Mundt9cef7492009-07-29 00:12:17 +090017void __update_tlb(struct vm_area_struct *vma, unsigned long address, pte_t pte)
Paul Mundt39e688a2007-03-05 19:46:47 +090018{
Paul Mundt9cef7492009-07-29 00:12:17 +090019 unsigned long flags, pteval, vpn;
Paul Mundt39e688a2007-03-05 19:46:47 +090020
Paul Mundt9cef7492009-07-29 00:12:17 +090021 /*
22 * Handle debugger faulting in for debugee.
23 */
Paul Mundt3ed6e122009-07-29 22:06:58 +090024 if (vma && current->active_mm != vma->vm_mm)
Paul Mundt39e688a2007-03-05 19:46:47 +090025 return;
26
Paul Mundt39e688a2007-03-05 19:46:47 +090027 local_irq_save(flags);
28
29 /* Set PTEH register */
30 vpn = (address & MMU_VPN_MASK) | get_asid();
Paul Mundt9d56dd32010-01-26 12:58:40 +090031 __raw_writel(vpn, MMU_PTEH);
Paul Mundt39e688a2007-03-05 19:46:47 +090032
Paul Mundtd04a0f72007-09-21 11:55:03 +090033 pteval = pte.pte_low;
Paul Mundt39e688a2007-03-05 19:46:47 +090034
35 /* Set PTEA register */
Paul Mundtd04a0f72007-09-21 11:55:03 +090036#ifdef CONFIG_X2TLB
37 /*
38 * For the extended mode TLB this is trivial, only the ESZ and
39 * EPR bits need to be written out to PTEA, with the remainder of
40 * the protection bits (with the exception of the compat-mode SZ
41 * and PR bits, which are cleared) being written out in PTEL.
42 */
Paul Mundt9d56dd32010-01-26 12:58:40 +090043 __raw_writel(pte.pte_high, MMU_PTEA);
Paul Mundtd04a0f72007-09-21 11:55:03 +090044#else
Michael Trimarchi6503fe42009-08-20 13:27:44 +090045 if (cpu_data->flags & CPU_HAS_PTEA) {
46 /* The last 3 bits and the first one of pteval contains
47 * the PTEA timing control and space attribute bits
48 */
Paul Mundt9d56dd32010-01-26 12:58:40 +090049 __raw_writel(copy_ptea_attributes(pteval), MMU_PTEA);
Michael Trimarchi6503fe42009-08-20 13:27:44 +090050 }
Paul Mundtd04a0f72007-09-21 11:55:03 +090051#endif
Paul Mundt39e688a2007-03-05 19:46:47 +090052
53 /* Set PTEL register */
54 pteval &= _PAGE_FLAGS_HARDWARE_MASK; /* drop software flags */
Paul Mundte7bd34a2007-07-31 17:07:28 +090055#ifdef CONFIG_CACHE_WRITETHROUGH
Paul Mundt39e688a2007-03-05 19:46:47 +090056 pteval |= _PAGE_WT;
57#endif
58 /* conveniently, we want all the software flags to be 0 anyway */
Paul Mundt9d56dd32010-01-26 12:58:40 +090059 __raw_writel(pteval, MMU_PTEL);
Paul Mundt39e688a2007-03-05 19:46:47 +090060
61 /* Load the TLB */
62 asm volatile("ldtlb": /* no output */ : /* no input */ : "memory");
63 local_irq_restore(flags);
64}
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Paul Mundt2dc2f8e2010-01-21 16:05:25 +090066void local_flush_tlb_one(unsigned long asid, unsigned long page)
Linus Torvalds1da177e2005-04-16 15:20:36 -070067{
68 unsigned long addr, data;
69
70 /*
71 * NOTE: PTEH.ASID should be set to this MM
72 * _AND_ we need to write ASID to the array.
73 *
74 * It would be simple if we didn't need to set PTEH.ASID...
75 */
76 addr = MMU_UTLB_ADDRESS_ARRAY | MMU_PAGE_ASSOC_BIT;
77 data = page | asid; /* VALID bit is off */
Stuart Menefycbaa1182007-11-30 17:06:36 +090078 jump_to_uncached();
Paul Mundt9d56dd32010-01-26 12:58:40 +090079 __raw_writel(data, addr);
Stuart Menefycbaa1182007-11-30 17:06:36 +090080 back_to_cached();
Linus Torvalds1da177e2005-04-16 15:20:36 -070081}
Paul Mundtbe97d752010-04-02 16:13:27 +090082
83void local_flush_tlb_all(void)
84{
85 unsigned long flags, status;
86 int i;
87
88 /*
89 * Flush all the TLB.
90 */
91 local_irq_save(flags);
92 jump_to_uncached();
93
94 status = __raw_readl(MMUCR);
95 status = ((status & MMUCR_URB) >> MMUCR_URB_SHIFT);
96
97 if (status == 0)
98 status = MMUCR_URB_NENTRIES;
99
100 for (i = 0; i < status; i++)
101 __raw_writel(0x0, MMU_UTLB_ADDRESS_ARRAY | (i << 8));
102
103 for (i = 0; i < 4; i++)
104 __raw_writel(0x0, MMU_ITLB_ADDRESS_ARRAY | (i << 8));
105
106 back_to_cached();
107 ctrl_barrier();
108 local_irq_restore(flags);
109}