blob: f85499fa19682cfcc0a5b65c3aa12e8894e6c897 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/seq_file.h>
29#include "drmP.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100030#include "rv515d.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000032#include "radeon_asic.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020033#include "atom.h"
Dave Airlie50f15302009-08-21 13:21:01 +100034#include "rv515_reg_safe.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020035
Jerome Glissed39c3b82009-09-28 18:34:43 +020036/* This files gather functions specifics to: rv515 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020037int rv515_debugfs_pipes_info_init(struct radeon_device *rdev);
38int rv515_debugfs_ga_info_init(struct radeon_device *rdev);
39void rv515_gpu_init(struct radeon_device *rdev);
40int rv515_mc_wait_for_idle(struct radeon_device *rdev);
41
Jerome Glissef0ed1f62009-09-28 20:39:19 +020042void rv515_debugfs(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020043{
Jerome Glisse771fe6b2009-06-05 14:42:42 +020044 if (r100_debugfs_rbbm_init(rdev)) {
45 DRM_ERROR("Failed to register debugfs file for RBBM !\n");
46 }
47 if (rv515_debugfs_pipes_info_init(rdev)) {
48 DRM_ERROR("Failed to register debugfs file for pipes !\n");
49 }
50 if (rv515_debugfs_ga_info_init(rdev)) {
51 DRM_ERROR("Failed to register debugfs file for pipes !\n");
52 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +020053}
54
Jerome Glisse771fe6b2009-06-05 14:42:42 +020055void rv515_ring_start(struct radeon_device *rdev)
56{
Jerome Glisse771fe6b2009-06-05 14:42:42 +020057 int r;
58
Jerome Glisse771fe6b2009-06-05 14:42:42 +020059 r = radeon_ring_lock(rdev, 64);
60 if (r) {
61 return;
62 }
Jerome Glissec93bb852009-07-13 21:04:08 +020063 radeon_ring_write(rdev, PACKET0(ISYNC_CNTL, 0));
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064 radeon_ring_write(rdev,
Jerome Glissec93bb852009-07-13 21:04:08 +020065 ISYNC_ANY2D_IDLE3D |
66 ISYNC_ANY3D_IDLE2D |
67 ISYNC_WAIT_IDLEGUI |
68 ISYNC_CPSCRATCH_IDLEGUI);
69 radeon_ring_write(rdev, PACKET0(WAIT_UNTIL, 0));
70 radeon_ring_write(rdev, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020071 radeon_ring_write(rdev, PACKET0(0x170C, 0));
72 radeon_ring_write(rdev, 1 << 31);
Jerome Glissec93bb852009-07-13 21:04:08 +020073 radeon_ring_write(rdev, PACKET0(GB_SELECT, 0));
Jerome Glisse771fe6b2009-06-05 14:42:42 +020074 radeon_ring_write(rdev, 0);
Jerome Glissec93bb852009-07-13 21:04:08 +020075 radeon_ring_write(rdev, PACKET0(GB_ENABLE, 0));
Jerome Glisse771fe6b2009-06-05 14:42:42 +020076 radeon_ring_write(rdev, 0);
77 radeon_ring_write(rdev, PACKET0(0x42C8, 0));
78 radeon_ring_write(rdev, (1 << rdev->num_gb_pipes) - 1);
Jerome Glissec93bb852009-07-13 21:04:08 +020079 radeon_ring_write(rdev, PACKET0(VAP_INDEX_OFFSET, 0));
Jerome Glisse771fe6b2009-06-05 14:42:42 +020080 radeon_ring_write(rdev, 0);
Jerome Glissec93bb852009-07-13 21:04:08 +020081 radeon_ring_write(rdev, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0));
82 radeon_ring_write(rdev, RB3D_DC_FLUSH | RB3D_DC_FREE);
83 radeon_ring_write(rdev, PACKET0(ZB_ZCACHE_CTLSTAT, 0));
84 radeon_ring_write(rdev, ZC_FLUSH | ZC_FREE);
85 radeon_ring_write(rdev, PACKET0(WAIT_UNTIL, 0));
86 radeon_ring_write(rdev, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN);
87 radeon_ring_write(rdev, PACKET0(GB_AA_CONFIG, 0));
Jerome Glisse771fe6b2009-06-05 14:42:42 +020088 radeon_ring_write(rdev, 0);
Jerome Glissec93bb852009-07-13 21:04:08 +020089 radeon_ring_write(rdev, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0));
90 radeon_ring_write(rdev, RB3D_DC_FLUSH | RB3D_DC_FREE);
91 radeon_ring_write(rdev, PACKET0(ZB_ZCACHE_CTLSTAT, 0));
92 radeon_ring_write(rdev, ZC_FLUSH | ZC_FREE);
93 radeon_ring_write(rdev, PACKET0(GB_MSPOS0, 0));
Jerome Glisse771fe6b2009-06-05 14:42:42 +020094 radeon_ring_write(rdev,
Jerome Glissec93bb852009-07-13 21:04:08 +020095 ((6 << MS_X0_SHIFT) |
96 (6 << MS_Y0_SHIFT) |
97 (6 << MS_X1_SHIFT) |
98 (6 << MS_Y1_SHIFT) |
99 (6 << MS_X2_SHIFT) |
100 (6 << MS_Y2_SHIFT) |
101 (6 << MSBD0_Y_SHIFT) |
102 (6 << MSBD0_X_SHIFT)));
103 radeon_ring_write(rdev, PACKET0(GB_MSPOS1, 0));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200104 radeon_ring_write(rdev,
Jerome Glissec93bb852009-07-13 21:04:08 +0200105 ((6 << MS_X3_SHIFT) |
106 (6 << MS_Y3_SHIFT) |
107 (6 << MS_X4_SHIFT) |
108 (6 << MS_Y4_SHIFT) |
109 (6 << MS_X5_SHIFT) |
110 (6 << MS_Y5_SHIFT) |
111 (6 << MSBD1_SHIFT)));
112 radeon_ring_write(rdev, PACKET0(GA_ENHANCE, 0));
113 radeon_ring_write(rdev, GA_DEADLOCK_CNTL | GA_FASTSYNC_CNTL);
114 radeon_ring_write(rdev, PACKET0(GA_POLY_MODE, 0));
115 radeon_ring_write(rdev, FRONT_PTYPE_TRIANGE | BACK_PTYPE_TRIANGE);
116 radeon_ring_write(rdev, PACKET0(GA_ROUND_MODE, 0));
117 radeon_ring_write(rdev, GEOMETRY_ROUND_NEAREST | COLOR_ROUND_NEAREST);
Jerome Glisse068a1172009-06-17 13:28:30 +0200118 radeon_ring_write(rdev, PACKET0(0x20C8, 0));
119 radeon_ring_write(rdev, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200120 radeon_ring_unlock_commit(rdev);
121}
122
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200123int rv515_mc_wait_for_idle(struct radeon_device *rdev)
124{
125 unsigned i;
126 uint32_t tmp;
127
128 for (i = 0; i < rdev->usec_timeout; i++) {
129 /* read MC_STATUS */
Jerome Glissec93bb852009-07-13 21:04:08 +0200130 tmp = RREG32_MC(MC_STATUS);
131 if (tmp & MC_STATUS_IDLE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200132 return 0;
133 }
134 DRM_UDELAY(1);
135 }
136 return -1;
137}
138
Jerome Glissed39c3b82009-09-28 18:34:43 +0200139void rv515_vga_render_disable(struct radeon_device *rdev)
140{
141 WREG32(R_000300_VGA_RENDER_CONTROL,
142 RREG32(R_000300_VGA_RENDER_CONTROL) & C_000300_VGA_VSTATUS_CNTL);
143}
144
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200145void rv515_gpu_init(struct radeon_device *rdev)
146{
147 unsigned pipe_select_current, gb_pipe_select, tmp;
148
149 r100_hdp_reset(rdev);
150 r100_rb2d_reset(rdev);
151
152 if (r100_gui_wait_for_idle(rdev)) {
153 printk(KERN_WARNING "Failed to wait GUI idle while "
154 "reseting GPU. Bad things might happen.\n");
155 }
156
Jerome Glissed39c3b82009-09-28 18:34:43 +0200157 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200158
159 r420_pipes_init(rdev);
160 gb_pipe_select = RREG32(0x402C);
161 tmp = RREG32(0x170C);
162 pipe_select_current = (tmp >> 2) & 3;
163 tmp = (1 << pipe_select_current) |
164 (((gb_pipe_select >> 8) & 0xF) << 4);
165 WREG32_PLL(0x000D, tmp);
166 if (r100_gui_wait_for_idle(rdev)) {
167 printk(KERN_WARNING "Failed to wait GUI idle while "
168 "reseting GPU. Bad things might happen.\n");
169 }
170 if (rv515_mc_wait_for_idle(rdev)) {
171 printk(KERN_WARNING "Failed to wait MC idle while "
172 "programming pipes. Bad things might happen.\n");
173 }
174}
175
176int rv515_ga_reset(struct radeon_device *rdev)
177{
178 uint32_t tmp;
179 bool reinit_cp;
180 int i;
181
182 reinit_cp = rdev->cp.ready;
183 rdev->cp.ready = false;
184 for (i = 0; i < rdev->usec_timeout; i++) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200185 WREG32(CP_CSQ_MODE, 0);
186 WREG32(CP_CSQ_CNTL, 0);
187 WREG32(RBBM_SOFT_RESET, 0x32005);
188 (void)RREG32(RBBM_SOFT_RESET);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200189 udelay(200);
Jerome Glissec93bb852009-07-13 21:04:08 +0200190 WREG32(RBBM_SOFT_RESET, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200191 /* Wait to prevent race in RBBM_STATUS */
192 mdelay(1);
Jerome Glissec93bb852009-07-13 21:04:08 +0200193 tmp = RREG32(RBBM_STATUS);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200194 if (tmp & ((1 << 20) | (1 << 26))) {
195 DRM_ERROR("VAP & CP still busy (RBBM_STATUS=0x%08X)\n", tmp);
196 /* GA still busy soft reset it */
197 WREG32(0x429C, 0x200);
Jerome Glissec93bb852009-07-13 21:04:08 +0200198 WREG32(VAP_PVS_STATE_FLUSH_REG, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200199 WREG32(0x43E0, 0);
200 WREG32(0x43E4, 0);
201 WREG32(0x24AC, 0);
202 }
203 /* Wait to prevent race in RBBM_STATUS */
204 mdelay(1);
Jerome Glissec93bb852009-07-13 21:04:08 +0200205 tmp = RREG32(RBBM_STATUS);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200206 if (!(tmp & ((1 << 20) | (1 << 26)))) {
207 break;
208 }
209 }
210 for (i = 0; i < rdev->usec_timeout; i++) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200211 tmp = RREG32(RBBM_STATUS);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200212 if (!(tmp & ((1 << 20) | (1 << 26)))) {
213 DRM_INFO("GA reset succeed (RBBM_STATUS=0x%08X)\n",
214 tmp);
215 DRM_INFO("GA_IDLE=0x%08X\n", RREG32(0x425C));
216 DRM_INFO("RB3D_RESET_STATUS=0x%08X\n", RREG32(0x46f0));
217 DRM_INFO("ISYNC_CNTL=0x%08X\n", RREG32(0x1724));
218 if (reinit_cp) {
219 return r100_cp_init(rdev, rdev->cp.ring_size);
220 }
221 return 0;
222 }
223 DRM_UDELAY(1);
224 }
Jerome Glissec93bb852009-07-13 21:04:08 +0200225 tmp = RREG32(RBBM_STATUS);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200226 DRM_ERROR("Failed to reset GA ! (RBBM_STATUS=0x%08X)\n", tmp);
227 return -1;
228}
229
230int rv515_gpu_reset(struct radeon_device *rdev)
231{
232 uint32_t status;
233
234 /* reset order likely matter */
Jerome Glissec93bb852009-07-13 21:04:08 +0200235 status = RREG32(RBBM_STATUS);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200236 /* reset HDP */
237 r100_hdp_reset(rdev);
238 /* reset rb2d */
239 if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
240 r100_rb2d_reset(rdev);
241 }
242 /* reset GA */
243 if (status & ((1 << 20) | (1 << 26))) {
244 rv515_ga_reset(rdev);
245 }
246 /* reset CP */
Jerome Glissec93bb852009-07-13 21:04:08 +0200247 status = RREG32(RBBM_STATUS);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200248 if (status & (1 << 16)) {
249 r100_cp_reset(rdev);
250 }
251 /* Check if GPU is idle */
Jerome Glissec93bb852009-07-13 21:04:08 +0200252 status = RREG32(RBBM_STATUS);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200253 if (status & (1 << 31)) {
254 DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
255 return -1;
256 }
257 DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
258 return 0;
259}
260
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200261static void rv515_vram_get_type(struct radeon_device *rdev)
262{
263 uint32_t tmp;
264
265 rdev->mc.vram_width = 128;
266 rdev->mc.vram_is_ddr = true;
Jerome Glissec93bb852009-07-13 21:04:08 +0200267 tmp = RREG32_MC(RV515_MC_CNTL) & MEM_NUM_CHANNELS_MASK;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200268 switch (tmp) {
269 case 0:
270 rdev->mc.vram_width = 64;
271 break;
272 case 1:
273 rdev->mc.vram_width = 128;
274 break;
275 default:
276 rdev->mc.vram_width = 128;
277 break;
278 }
279}
280
Jerome Glissed594e462010-02-17 21:54:29 +0000281void rv515_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200282{
Jerome Glissec93bb852009-07-13 21:04:08 +0200283 fixed20_12 a;
284
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200285 rv515_vram_get_type(rdev);
Dave Airlie0924d942009-08-03 12:03:03 +1000286 r100_vram_init_sizes(rdev);
Jerome Glissed594e462010-02-17 21:54:29 +0000287 radeon_vram_location(rdev, &rdev->mc, 0);
288 if (!(rdev->flags & RADEON_IS_AGP))
289 radeon_gtt_location(rdev, &rdev->mc);
Jerome Glissec93bb852009-07-13 21:04:08 +0200290 /* FIXME: we should enforce default clock in case GPU is not in
291 * default setup
292 */
293 a.full = rfixed_const(100);
294 rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
295 rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200296}
297
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200298uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg)
299{
300 uint32_t r;
301
Jerome Glissec93bb852009-07-13 21:04:08 +0200302 WREG32(MC_IND_INDEX, 0x7f0000 | (reg & 0xffff));
303 r = RREG32(MC_IND_DATA);
304 WREG32(MC_IND_INDEX, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200305 return r;
306}
307
308void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
309{
Jerome Glissec93bb852009-07-13 21:04:08 +0200310 WREG32(MC_IND_INDEX, 0xff0000 | ((reg) & 0xffff));
311 WREG32(MC_IND_DATA, (v));
312 WREG32(MC_IND_INDEX, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200313}
314
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200315#if defined(CONFIG_DEBUG_FS)
316static int rv515_debugfs_pipes_info(struct seq_file *m, void *data)
317{
318 struct drm_info_node *node = (struct drm_info_node *) m->private;
319 struct drm_device *dev = node->minor->dev;
320 struct radeon_device *rdev = dev->dev_private;
321 uint32_t tmp;
322
Jerome Glissec93bb852009-07-13 21:04:08 +0200323 tmp = RREG32(GB_PIPE_SELECT);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200324 seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200325 tmp = RREG32(SU_REG_DEST);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200326 seq_printf(m, "SU_REG_DEST 0x%08x\n", tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200327 tmp = RREG32(GB_TILE_CONFIG);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200328 seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200329 tmp = RREG32(DST_PIPE_CONFIG);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200330 seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp);
331 return 0;
332}
333
334static int rv515_debugfs_ga_info(struct seq_file *m, void *data)
335{
336 struct drm_info_node *node = (struct drm_info_node *) m->private;
337 struct drm_device *dev = node->minor->dev;
338 struct radeon_device *rdev = dev->dev_private;
339 uint32_t tmp;
340
341 tmp = RREG32(0x2140);
342 seq_printf(m, "VAP_CNTL_STATUS 0x%08x\n", tmp);
343 radeon_gpu_reset(rdev);
344 tmp = RREG32(0x425C);
345 seq_printf(m, "GA_IDLE 0x%08x\n", tmp);
346 return 0;
347}
348
349static struct drm_info_list rv515_pipes_info_list[] = {
350 {"rv515_pipes_info", rv515_debugfs_pipes_info, 0, NULL},
351};
352
353static struct drm_info_list rv515_ga_info_list[] = {
354 {"rv515_ga_info", rv515_debugfs_ga_info, 0, NULL},
355};
356#endif
357
358int rv515_debugfs_pipes_info_init(struct radeon_device *rdev)
359{
360#if defined(CONFIG_DEBUG_FS)
361 return radeon_debugfs_add_files(rdev, rv515_pipes_info_list, 1);
362#else
363 return 0;
364#endif
365}
366
367int rv515_debugfs_ga_info_init(struct radeon_device *rdev)
368{
369#if defined(CONFIG_DEBUG_FS)
370 return radeon_debugfs_add_files(rdev, rv515_ga_info_list, 1);
371#else
372 return 0;
373#endif
374}
Jerome Glisse068a1172009-06-17 13:28:30 +0200375
Jerome Glissed39c3b82009-09-28 18:34:43 +0200376void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save)
377{
378 save->d1vga_control = RREG32(R_000330_D1VGA_CONTROL);
379 save->d2vga_control = RREG32(R_000338_D2VGA_CONTROL);
380 save->vga_render_control = RREG32(R_000300_VGA_RENDER_CONTROL);
381 save->vga_hdp_control = RREG32(R_000328_VGA_HDP_CONTROL);
382 save->d1crtc_control = RREG32(R_006080_D1CRTC_CONTROL);
383 save->d2crtc_control = RREG32(R_006880_D2CRTC_CONTROL);
384
385 /* Stop all video */
Jerome Glissed39c3b82009-09-28 18:34:43 +0200386 WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 0);
387 WREG32(R_000300_VGA_RENDER_CONTROL, 0);
388 WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 1);
389 WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 1);
390 WREG32(R_006080_D1CRTC_CONTROL, 0);
391 WREG32(R_006880_D2CRTC_CONTROL, 0);
392 WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 0);
393 WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 0);
Dave Airlieef630622009-11-12 09:37:39 +1000394 WREG32(R_000330_D1VGA_CONTROL, 0);
395 WREG32(R_000338_D2VGA_CONTROL, 0);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200396}
397
398void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save)
399{
400 WREG32(R_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS, rdev->mc.vram_start);
401 WREG32(R_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS, rdev->mc.vram_start);
402 WREG32(R_006910_D2GRPH_PRIMARY_SURFACE_ADDRESS, rdev->mc.vram_start);
403 WREG32(R_006918_D2GRPH_SECONDARY_SURFACE_ADDRESS, rdev->mc.vram_start);
404 WREG32(R_000310_VGA_MEMORY_BASE_ADDRESS, rdev->mc.vram_start);
405 /* Unlock host access */
406 WREG32(R_000328_VGA_HDP_CONTROL, save->vga_hdp_control);
407 mdelay(1);
408 /* Restore video state */
Dave Airlieef630622009-11-12 09:37:39 +1000409 WREG32(R_000330_D1VGA_CONTROL, save->d1vga_control);
410 WREG32(R_000338_D2VGA_CONTROL, save->d2vga_control);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200411 WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 1);
412 WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 1);
413 WREG32(R_006080_D1CRTC_CONTROL, save->d1crtc_control);
414 WREG32(R_006880_D2CRTC_CONTROL, save->d2crtc_control);
415 WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 0);
416 WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 0);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200417 WREG32(R_000300_VGA_RENDER_CONTROL, save->vga_render_control);
418}
419
420void rv515_mc_program(struct radeon_device *rdev)
421{
422 struct rv515_mc_save save;
423
424 /* Stops all mc clients */
425 rv515_mc_stop(rdev, &save);
426
427 /* Wait for mc idle */
428 if (rv515_mc_wait_for_idle(rdev))
429 dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
430 /* Write VRAM size in case we are limiting it */
431 WREG32(R_0000F8_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
432 /* Program MC, should be a 32bits limited address space */
433 WREG32_MC(R_000001_MC_FB_LOCATION,
434 S_000001_MC_FB_START(rdev->mc.vram_start >> 16) |
435 S_000001_MC_FB_TOP(rdev->mc.vram_end >> 16));
436 WREG32(R_000134_HDP_FB_LOCATION,
437 S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
438 if (rdev->flags & RADEON_IS_AGP) {
439 WREG32_MC(R_000002_MC_AGP_LOCATION,
440 S_000002_MC_AGP_START(rdev->mc.gtt_start >> 16) |
441 S_000002_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
442 WREG32_MC(R_000003_MC_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
443 WREG32_MC(R_000004_MC_AGP_BASE_2,
444 S_000004_AGP_BASE_ADDR_2(upper_32_bits(rdev->mc.agp_base)));
445 } else {
446 WREG32_MC(R_000002_MC_AGP_LOCATION, 0xFFFFFFFF);
447 WREG32_MC(R_000003_MC_AGP_BASE, 0);
448 WREG32_MC(R_000004_MC_AGP_BASE_2, 0);
449 }
450
451 rv515_mc_resume(rdev, &save);
452}
453
454void rv515_clock_startup(struct radeon_device *rdev)
455{
456 if (radeon_dynclks != -1 && radeon_dynclks)
457 radeon_atom_set_clock_gating(rdev, 1);
458 /* We need to force on some of the block */
459 WREG32_PLL(R_00000F_CP_DYN_CNTL,
460 RREG32_PLL(R_00000F_CP_DYN_CNTL) | S_00000F_CP_FORCEON(1));
461 WREG32_PLL(R_000011_E2_DYN_CNTL,
462 RREG32_PLL(R_000011_E2_DYN_CNTL) | S_000011_E2_FORCEON(1));
463 WREG32_PLL(R_000013_IDCT_DYN_CNTL,
464 RREG32_PLL(R_000013_IDCT_DYN_CNTL) | S_000013_IDCT_FORCEON(1));
465}
466
467static int rv515_startup(struct radeon_device *rdev)
468{
469 int r;
470
471 rv515_mc_program(rdev);
472 /* Resume clock */
473 rv515_clock_startup(rdev);
474 /* Initialize GPU configuration (# pipes, ...) */
475 rv515_gpu_init(rdev);
476 /* Initialize GART (initialize after TTM so we can allocate
477 * memory through TTM but finalize after TTM) */
478 if (rdev->flags & RADEON_IS_PCIE) {
479 r = rv370_pcie_gart_enable(rdev);
480 if (r)
481 return r;
482 }
483 /* Enable IRQ */
Jerome Glisseac447df2009-09-30 22:18:43 +0200484 rs600_irq_set(rdev);
Jerome Glissecafe6602010-01-07 12:39:21 +0100485 rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200486 /* 1M ring buffer */
487 r = r100_cp_init(rdev, 1024 * 1024);
488 if (r) {
489 dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
490 return r;
491 }
492 r = r100_wb_init(rdev);
493 if (r)
494 dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
495 r = r100_ib_init(rdev);
496 if (r) {
497 dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
498 return r;
499 }
500 return 0;
501}
502
503int rv515_resume(struct radeon_device *rdev)
504{
505 /* Make sur GART are not working */
506 if (rdev->flags & RADEON_IS_PCIE)
507 rv370_pcie_gart_disable(rdev);
508 /* Resume clock before doing reset */
509 rv515_clock_startup(rdev);
510 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
511 if (radeon_gpu_reset(rdev)) {
512 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
513 RREG32(R_000E40_RBBM_STATUS),
514 RREG32(R_0007C0_CP_STAT));
515 }
516 /* post */
517 atom_asic_init(rdev->mode_info.atom_context);
518 /* Resume clock after posting */
519 rv515_clock_startup(rdev);
Dave Airlie550e2d92009-12-09 14:15:38 +1000520 /* Initialize surface registers */
521 radeon_surface_init(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200522 return rv515_startup(rdev);
523}
524
525int rv515_suspend(struct radeon_device *rdev)
526{
527 r100_cp_disable(rdev);
528 r100_wb_disable(rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +0200529 rs600_irq_disable(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200530 if (rdev->flags & RADEON_IS_PCIE)
531 rv370_pcie_gart_disable(rdev);
532 return 0;
533}
534
535void rv515_set_safe_registers(struct radeon_device *rdev)
Jerome Glisse068a1172009-06-17 13:28:30 +0200536{
Dave Airlie50f15302009-08-21 13:21:01 +1000537 rdev->config.r300.reg_safe_bm = rv515_reg_safe_bm;
538 rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rv515_reg_safe_bm);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200539}
540
541void rv515_fini(struct radeon_device *rdev)
542{
Alex Deucher29fb52c2010-03-11 10:01:17 -0500543 radeon_pm_fini(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200544 r100_cp_fini(rdev);
545 r100_wb_fini(rdev);
546 r100_ib_fini(rdev);
547 radeon_gem_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +0100548 rv370_pcie_gart_fini(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200549 radeon_agp_fini(rdev);
550 radeon_irq_kms_fini(rdev);
551 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +0100552 radeon_bo_fini(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200553 radeon_atombios_fini(rdev);
554 kfree(rdev->bios);
555 rdev->bios = NULL;
556}
557
558int rv515_init(struct radeon_device *rdev)
559{
560 int r;
561
Jerome Glissed39c3b82009-09-28 18:34:43 +0200562 /* Initialize scratch registers */
563 radeon_scratch_init(rdev);
564 /* Initialize surface registers */
565 radeon_surface_init(rdev);
566 /* TODO: disable VGA need to use VGA request */
567 /* BIOS*/
568 if (!radeon_get_bios(rdev)) {
569 if (ASIC_IS_AVIVO(rdev))
570 return -EINVAL;
571 }
572 if (rdev->is_atom_bios) {
573 r = radeon_atombios_init(rdev);
574 if (r)
575 return r;
576 } else {
577 dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n");
578 return -EINVAL;
579 }
580 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
581 if (radeon_gpu_reset(rdev)) {
582 dev_warn(rdev->dev,
583 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
584 RREG32(R_000E40_RBBM_STATUS),
585 RREG32(R_0007C0_CP_STAT));
586 }
587 /* check if cards are posted or not */
Dave Airlie72542d72009-12-01 14:06:31 +1000588 if (radeon_boot_test_post_card(rdev) == false)
589 return -EINVAL;
Jerome Glissed39c3b82009-09-28 18:34:43 +0200590 /* Initialize clocks */
591 radeon_get_clock_info(rdev->ddev);
Rafał Miłecki74338742009-11-03 00:53:02 +0100592 /* Initialize power management */
593 radeon_pm_init(rdev);
Jerome Glissed594e462010-02-17 21:54:29 +0000594 /* initialize AGP */
595 if (rdev->flags & RADEON_IS_AGP) {
596 r = radeon_agp_init(rdev);
597 if (r) {
598 radeon_agp_disable(rdev);
599 }
600 }
601 /* initialize memory controller */
602 rv515_mc_init(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200603 rv515_debugfs(rdev);
604 /* Fence driver */
605 r = radeon_fence_driver_init(rdev);
606 if (r)
607 return r;
608 r = radeon_irq_kms_init(rdev);
609 if (r)
610 return r;
611 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +0100612 r = radeon_bo_init(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200613 if (r)
614 return r;
615 r = rv370_pcie_gart_init(rdev);
616 if (r)
617 return r;
618 rv515_set_safe_registers(rdev);
619 rdev->accel_working = true;
620 r = rv515_startup(rdev);
621 if (r) {
622 /* Somethings want wront with the accel init stop accel */
623 dev_err(rdev->dev, "Disabling GPU acceleration\n");
Jerome Glissed39c3b82009-09-28 18:34:43 +0200624 r100_cp_fini(rdev);
625 r100_wb_fini(rdev);
626 r100_ib_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +0100627 radeon_irq_kms_fini(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200628 rv370_pcie_gart_fini(rdev);
629 radeon_agp_fini(rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200630 rdev->accel_working = false;
631 }
Jerome Glisse068a1172009-06-17 13:28:30 +0200632 return 0;
633}
Jerome Glissec93bb852009-07-13 21:04:08 +0200634
Dave Airlie4ce001a2009-08-13 16:32:14 +1000635void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *crtc)
Jerome Glissec93bb852009-07-13 21:04:08 +0200636{
Dave Airlie4ce001a2009-08-13 16:32:14 +1000637 int index_reg = 0x6578 + crtc->crtc_offset;
638 int data_reg = 0x657c + crtc->crtc_offset;
Jerome Glissec93bb852009-07-13 21:04:08 +0200639
Dave Airlie4ce001a2009-08-13 16:32:14 +1000640 WREG32(0x659C + crtc->crtc_offset, 0x0);
641 WREG32(0x6594 + crtc->crtc_offset, 0x705);
642 WREG32(0x65A4 + crtc->crtc_offset, 0x10001);
643 WREG32(0x65D8 + crtc->crtc_offset, 0x0);
644 WREG32(0x65B0 + crtc->crtc_offset, 0x0);
645 WREG32(0x65C0 + crtc->crtc_offset, 0x0);
646 WREG32(0x65D4 + crtc->crtc_offset, 0x0);
647 WREG32(index_reg, 0x0);
648 WREG32(data_reg, 0x841880A8);
649 WREG32(index_reg, 0x1);
650 WREG32(data_reg, 0x84208680);
651 WREG32(index_reg, 0x2);
652 WREG32(data_reg, 0xBFF880B0);
653 WREG32(index_reg, 0x100);
654 WREG32(data_reg, 0x83D88088);
655 WREG32(index_reg, 0x101);
656 WREG32(data_reg, 0x84608680);
657 WREG32(index_reg, 0x102);
658 WREG32(data_reg, 0xBFF080D0);
659 WREG32(index_reg, 0x200);
660 WREG32(data_reg, 0x83988068);
661 WREG32(index_reg, 0x201);
662 WREG32(data_reg, 0x84A08680);
663 WREG32(index_reg, 0x202);
664 WREG32(data_reg, 0xBFF080F8);
665 WREG32(index_reg, 0x300);
666 WREG32(data_reg, 0x83588058);
667 WREG32(index_reg, 0x301);
668 WREG32(data_reg, 0x84E08660);
669 WREG32(index_reg, 0x302);
670 WREG32(data_reg, 0xBFF88120);
671 WREG32(index_reg, 0x400);
672 WREG32(data_reg, 0x83188040);
673 WREG32(index_reg, 0x401);
674 WREG32(data_reg, 0x85008660);
675 WREG32(index_reg, 0x402);
676 WREG32(data_reg, 0xBFF88150);
677 WREG32(index_reg, 0x500);
678 WREG32(data_reg, 0x82D88030);
679 WREG32(index_reg, 0x501);
680 WREG32(data_reg, 0x85408640);
681 WREG32(index_reg, 0x502);
682 WREG32(data_reg, 0xBFF88180);
683 WREG32(index_reg, 0x600);
684 WREG32(data_reg, 0x82A08018);
685 WREG32(index_reg, 0x601);
686 WREG32(data_reg, 0x85808620);
687 WREG32(index_reg, 0x602);
688 WREG32(data_reg, 0xBFF081B8);
689 WREG32(index_reg, 0x700);
690 WREG32(data_reg, 0x82608010);
691 WREG32(index_reg, 0x701);
692 WREG32(data_reg, 0x85A08600);
693 WREG32(index_reg, 0x702);
694 WREG32(data_reg, 0x800081F0);
695 WREG32(index_reg, 0x800);
696 WREG32(data_reg, 0x8228BFF8);
697 WREG32(index_reg, 0x801);
698 WREG32(data_reg, 0x85E085E0);
699 WREG32(index_reg, 0x802);
700 WREG32(data_reg, 0xBFF88228);
701 WREG32(index_reg, 0x10000);
702 WREG32(data_reg, 0x82A8BF00);
703 WREG32(index_reg, 0x10001);
704 WREG32(data_reg, 0x82A08CC0);
705 WREG32(index_reg, 0x10002);
706 WREG32(data_reg, 0x8008BEF8);
707 WREG32(index_reg, 0x10100);
708 WREG32(data_reg, 0x81F0BF28);
709 WREG32(index_reg, 0x10101);
710 WREG32(data_reg, 0x83608CA0);
711 WREG32(index_reg, 0x10102);
712 WREG32(data_reg, 0x8018BED0);
713 WREG32(index_reg, 0x10200);
714 WREG32(data_reg, 0x8148BF38);
715 WREG32(index_reg, 0x10201);
716 WREG32(data_reg, 0x84408C80);
717 WREG32(index_reg, 0x10202);
718 WREG32(data_reg, 0x8008BEB8);
719 WREG32(index_reg, 0x10300);
720 WREG32(data_reg, 0x80B0BF78);
721 WREG32(index_reg, 0x10301);
722 WREG32(data_reg, 0x85008C20);
723 WREG32(index_reg, 0x10302);
724 WREG32(data_reg, 0x8020BEA0);
725 WREG32(index_reg, 0x10400);
726 WREG32(data_reg, 0x8028BF90);
727 WREG32(index_reg, 0x10401);
728 WREG32(data_reg, 0x85E08BC0);
729 WREG32(index_reg, 0x10402);
730 WREG32(data_reg, 0x8018BE90);
731 WREG32(index_reg, 0x10500);
732 WREG32(data_reg, 0xBFB8BFB0);
733 WREG32(index_reg, 0x10501);
734 WREG32(data_reg, 0x86C08B40);
735 WREG32(index_reg, 0x10502);
736 WREG32(data_reg, 0x8010BE90);
737 WREG32(index_reg, 0x10600);
738 WREG32(data_reg, 0xBF58BFC8);
739 WREG32(index_reg, 0x10601);
740 WREG32(data_reg, 0x87A08AA0);
741 WREG32(index_reg, 0x10602);
742 WREG32(data_reg, 0x8010BE98);
743 WREG32(index_reg, 0x10700);
744 WREG32(data_reg, 0xBF10BFF0);
745 WREG32(index_reg, 0x10701);
746 WREG32(data_reg, 0x886089E0);
747 WREG32(index_reg, 0x10702);
748 WREG32(data_reg, 0x8018BEB0);
749 WREG32(index_reg, 0x10800);
750 WREG32(data_reg, 0xBED8BFE8);
751 WREG32(index_reg, 0x10801);
752 WREG32(data_reg, 0x89408940);
753 WREG32(index_reg, 0x10802);
754 WREG32(data_reg, 0xBFE8BED8);
755 WREG32(index_reg, 0x20000);
756 WREG32(data_reg, 0x80008000);
757 WREG32(index_reg, 0x20001);
758 WREG32(data_reg, 0x90008000);
759 WREG32(index_reg, 0x20002);
760 WREG32(data_reg, 0x80008000);
761 WREG32(index_reg, 0x20003);
762 WREG32(data_reg, 0x80008000);
763 WREG32(index_reg, 0x20100);
764 WREG32(data_reg, 0x80108000);
765 WREG32(index_reg, 0x20101);
766 WREG32(data_reg, 0x8FE0BF70);
767 WREG32(index_reg, 0x20102);
768 WREG32(data_reg, 0xBFE880C0);
769 WREG32(index_reg, 0x20103);
770 WREG32(data_reg, 0x80008000);
771 WREG32(index_reg, 0x20200);
772 WREG32(data_reg, 0x8018BFF8);
773 WREG32(index_reg, 0x20201);
774 WREG32(data_reg, 0x8F80BF08);
775 WREG32(index_reg, 0x20202);
776 WREG32(data_reg, 0xBFD081A0);
777 WREG32(index_reg, 0x20203);
778 WREG32(data_reg, 0xBFF88000);
779 WREG32(index_reg, 0x20300);
780 WREG32(data_reg, 0x80188000);
781 WREG32(index_reg, 0x20301);
782 WREG32(data_reg, 0x8EE0BEC0);
783 WREG32(index_reg, 0x20302);
784 WREG32(data_reg, 0xBFB082A0);
785 WREG32(index_reg, 0x20303);
786 WREG32(data_reg, 0x80008000);
787 WREG32(index_reg, 0x20400);
788 WREG32(data_reg, 0x80188000);
789 WREG32(index_reg, 0x20401);
790 WREG32(data_reg, 0x8E00BEA0);
791 WREG32(index_reg, 0x20402);
792 WREG32(data_reg, 0xBF8883C0);
793 WREG32(index_reg, 0x20403);
794 WREG32(data_reg, 0x80008000);
795 WREG32(index_reg, 0x20500);
796 WREG32(data_reg, 0x80188000);
797 WREG32(index_reg, 0x20501);
798 WREG32(data_reg, 0x8D00BE90);
799 WREG32(index_reg, 0x20502);
800 WREG32(data_reg, 0xBF588500);
801 WREG32(index_reg, 0x20503);
802 WREG32(data_reg, 0x80008008);
803 WREG32(index_reg, 0x20600);
804 WREG32(data_reg, 0x80188000);
805 WREG32(index_reg, 0x20601);
806 WREG32(data_reg, 0x8BC0BE98);
807 WREG32(index_reg, 0x20602);
808 WREG32(data_reg, 0xBF308660);
809 WREG32(index_reg, 0x20603);
810 WREG32(data_reg, 0x80008008);
811 WREG32(index_reg, 0x20700);
812 WREG32(data_reg, 0x80108000);
813 WREG32(index_reg, 0x20701);
814 WREG32(data_reg, 0x8A80BEB0);
815 WREG32(index_reg, 0x20702);
816 WREG32(data_reg, 0xBF0087C0);
817 WREG32(index_reg, 0x20703);
818 WREG32(data_reg, 0x80008008);
819 WREG32(index_reg, 0x20800);
820 WREG32(data_reg, 0x80108000);
821 WREG32(index_reg, 0x20801);
822 WREG32(data_reg, 0x8920BED0);
823 WREG32(index_reg, 0x20802);
824 WREG32(data_reg, 0xBED08920);
825 WREG32(index_reg, 0x20803);
826 WREG32(data_reg, 0x80008010);
827 WREG32(index_reg, 0x30000);
828 WREG32(data_reg, 0x90008000);
829 WREG32(index_reg, 0x30001);
830 WREG32(data_reg, 0x80008000);
831 WREG32(index_reg, 0x30100);
832 WREG32(data_reg, 0x8FE0BF90);
833 WREG32(index_reg, 0x30101);
834 WREG32(data_reg, 0xBFF880A0);
835 WREG32(index_reg, 0x30200);
836 WREG32(data_reg, 0x8F60BF40);
837 WREG32(index_reg, 0x30201);
838 WREG32(data_reg, 0xBFE88180);
839 WREG32(index_reg, 0x30300);
840 WREG32(data_reg, 0x8EC0BF00);
841 WREG32(index_reg, 0x30301);
842 WREG32(data_reg, 0xBFC88280);
843 WREG32(index_reg, 0x30400);
844 WREG32(data_reg, 0x8DE0BEE0);
845 WREG32(index_reg, 0x30401);
846 WREG32(data_reg, 0xBFA083A0);
847 WREG32(index_reg, 0x30500);
848 WREG32(data_reg, 0x8CE0BED0);
849 WREG32(index_reg, 0x30501);
850 WREG32(data_reg, 0xBF7884E0);
851 WREG32(index_reg, 0x30600);
852 WREG32(data_reg, 0x8BA0BED8);
853 WREG32(index_reg, 0x30601);
854 WREG32(data_reg, 0xBF508640);
855 WREG32(index_reg, 0x30700);
856 WREG32(data_reg, 0x8A60BEE8);
857 WREG32(index_reg, 0x30701);
858 WREG32(data_reg, 0xBF2087A0);
859 WREG32(index_reg, 0x30800);
860 WREG32(data_reg, 0x8900BF00);
861 WREG32(index_reg, 0x30801);
862 WREG32(data_reg, 0xBF008900);
Jerome Glissec93bb852009-07-13 21:04:08 +0200863}
864
865struct rv515_watermark {
866 u32 lb_request_fifo_depth;
867 fixed20_12 num_line_pair;
868 fixed20_12 estimated_width;
869 fixed20_12 worst_case_latency;
870 fixed20_12 consumption_rate;
871 fixed20_12 active_time;
872 fixed20_12 dbpp;
873 fixed20_12 priority_mark_max;
874 fixed20_12 priority_mark;
875 fixed20_12 sclk;
876};
877
878void rv515_crtc_bandwidth_compute(struct radeon_device *rdev,
879 struct radeon_crtc *crtc,
880 struct rv515_watermark *wm)
881{
882 struct drm_display_mode *mode = &crtc->base.mode;
883 fixed20_12 a, b, c;
884 fixed20_12 pclk, request_fifo_depth, tolerable_latency, estimated_width;
885 fixed20_12 consumption_time, line_time, chunk_time, read_delay_latency;
886
887 if (!crtc->base.enabled) {
888 /* FIXME: wouldn't it better to set priority mark to maximum */
889 wm->lb_request_fifo_depth = 4;
890 return;
891 }
892
893 if (crtc->vsc.full > rfixed_const(2))
894 wm->num_line_pair.full = rfixed_const(2);
895 else
896 wm->num_line_pair.full = rfixed_const(1);
897
898 b.full = rfixed_const(mode->crtc_hdisplay);
899 c.full = rfixed_const(256);
Alex Deucher69b3b5e2009-12-09 14:40:06 -0500900 a.full = rfixed_div(b, c);
901 request_fifo_depth.full = rfixed_mul(a, wm->num_line_pair);
902 request_fifo_depth.full = rfixed_ceil(request_fifo_depth);
Jerome Glissec93bb852009-07-13 21:04:08 +0200903 if (a.full < rfixed_const(4)) {
904 wm->lb_request_fifo_depth = 4;
905 } else {
906 wm->lb_request_fifo_depth = rfixed_trunc(request_fifo_depth);
907 }
908
909 /* Determine consumption rate
910 * pclk = pixel clock period(ns) = 1000 / (mode.clock / 1000)
911 * vtaps = number of vertical taps,
912 * vsc = vertical scaling ratio, defined as source/destination
913 * hsc = horizontal scaling ration, defined as source/destination
914 */
915 a.full = rfixed_const(mode->clock);
916 b.full = rfixed_const(1000);
917 a.full = rfixed_div(a, b);
918 pclk.full = rfixed_div(b, a);
919 if (crtc->rmx_type != RMX_OFF) {
920 b.full = rfixed_const(2);
921 if (crtc->vsc.full > b.full)
922 b.full = crtc->vsc.full;
923 b.full = rfixed_mul(b, crtc->hsc);
924 c.full = rfixed_const(2);
925 b.full = rfixed_div(b, c);
926 consumption_time.full = rfixed_div(pclk, b);
927 } else {
928 consumption_time.full = pclk.full;
929 }
930 a.full = rfixed_const(1);
931 wm->consumption_rate.full = rfixed_div(a, consumption_time);
932
933
934 /* Determine line time
935 * LineTime = total time for one line of displayhtotal
936 * LineTime = total number of horizontal pixels
937 * pclk = pixel clock period(ns)
938 */
939 a.full = rfixed_const(crtc->base.mode.crtc_htotal);
940 line_time.full = rfixed_mul(a, pclk);
941
942 /* Determine active time
943 * ActiveTime = time of active region of display within one line,
944 * hactive = total number of horizontal active pixels
945 * htotal = total number of horizontal pixels
946 */
947 a.full = rfixed_const(crtc->base.mode.crtc_htotal);
948 b.full = rfixed_const(crtc->base.mode.crtc_hdisplay);
949 wm->active_time.full = rfixed_mul(line_time, b);
950 wm->active_time.full = rfixed_div(wm->active_time, a);
951
952 /* Determine chunk time
953 * ChunkTime = the time it takes the DCP to send one chunk of data
954 * to the LB which consists of pipeline delay and inter chunk gap
955 * sclk = system clock(Mhz)
956 */
957 a.full = rfixed_const(600 * 1000);
958 chunk_time.full = rfixed_div(a, rdev->pm.sclk);
959 read_delay_latency.full = rfixed_const(1000);
960
961 /* Determine the worst case latency
962 * NumLinePair = Number of line pairs to request(1=2 lines, 2=4 lines)
963 * WorstCaseLatency = worst case time from urgent to when the MC starts
964 * to return data
965 * READ_DELAY_IDLE_MAX = constant of 1us
966 * ChunkTime = time it takes the DCP to send one chunk of data to the LB
967 * which consists of pipeline delay and inter chunk gap
968 */
969 if (rfixed_trunc(wm->num_line_pair) > 1) {
970 a.full = rfixed_const(3);
971 wm->worst_case_latency.full = rfixed_mul(a, chunk_time);
972 wm->worst_case_latency.full += read_delay_latency.full;
973 } else {
974 wm->worst_case_latency.full = chunk_time.full + read_delay_latency.full;
975 }
976
977 /* Determine the tolerable latency
978 * TolerableLatency = Any given request has only 1 line time
979 * for the data to be returned
980 * LBRequestFifoDepth = Number of chunk requests the LB can
981 * put into the request FIFO for a display
982 * LineTime = total time for one line of display
983 * ChunkTime = the time it takes the DCP to send one chunk
984 * of data to the LB which consists of
985 * pipeline delay and inter chunk gap
986 */
987 if ((2+wm->lb_request_fifo_depth) >= rfixed_trunc(request_fifo_depth)) {
988 tolerable_latency.full = line_time.full;
989 } else {
990 tolerable_latency.full = rfixed_const(wm->lb_request_fifo_depth - 2);
991 tolerable_latency.full = request_fifo_depth.full - tolerable_latency.full;
992 tolerable_latency.full = rfixed_mul(tolerable_latency, chunk_time);
993 tolerable_latency.full = line_time.full - tolerable_latency.full;
994 }
995 /* We assume worst case 32bits (4 bytes) */
996 wm->dbpp.full = rfixed_const(2 * 16);
997
998 /* Determine the maximum priority mark
999 * width = viewport width in pixels
1000 */
1001 a.full = rfixed_const(16);
1002 wm->priority_mark_max.full = rfixed_const(crtc->base.mode.crtc_hdisplay);
1003 wm->priority_mark_max.full = rfixed_div(wm->priority_mark_max, a);
Alex Deucher69b3b5e2009-12-09 14:40:06 -05001004 wm->priority_mark_max.full = rfixed_ceil(wm->priority_mark_max);
Jerome Glissec93bb852009-07-13 21:04:08 +02001005
1006 /* Determine estimated width */
1007 estimated_width.full = tolerable_latency.full - wm->worst_case_latency.full;
1008 estimated_width.full = rfixed_div(estimated_width, consumption_time);
1009 if (rfixed_trunc(estimated_width) > crtc->base.mode.crtc_hdisplay) {
Alex Deucher69b3b5e2009-12-09 14:40:06 -05001010 wm->priority_mark.full = wm->priority_mark_max.full;
Jerome Glissec93bb852009-07-13 21:04:08 +02001011 } else {
1012 a.full = rfixed_const(16);
1013 wm->priority_mark.full = rfixed_div(estimated_width, a);
Alex Deucher69b3b5e2009-12-09 14:40:06 -05001014 wm->priority_mark.full = rfixed_ceil(wm->priority_mark);
Jerome Glissec93bb852009-07-13 21:04:08 +02001015 wm->priority_mark.full = wm->priority_mark_max.full - wm->priority_mark.full;
1016 }
1017}
1018
1019void rv515_bandwidth_avivo_update(struct radeon_device *rdev)
1020{
1021 struct drm_display_mode *mode0 = NULL;
1022 struct drm_display_mode *mode1 = NULL;
1023 struct rv515_watermark wm0;
1024 struct rv515_watermark wm1;
1025 u32 tmp;
1026 fixed20_12 priority_mark02, priority_mark12, fill_rate;
1027 fixed20_12 a, b;
1028
1029 if (rdev->mode_info.crtcs[0]->base.enabled)
1030 mode0 = &rdev->mode_info.crtcs[0]->base.mode;
1031 if (rdev->mode_info.crtcs[1]->base.enabled)
1032 mode1 = &rdev->mode_info.crtcs[1]->base.mode;
1033 rs690_line_buffer_adjust(rdev, mode0, mode1);
1034
1035 rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0);
1036 rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1);
1037
1038 tmp = wm0.lb_request_fifo_depth;
1039 tmp |= wm1.lb_request_fifo_depth << 16;
1040 WREG32(LB_MAX_REQ_OUTSTANDING, tmp);
1041
1042 if (mode0 && mode1) {
1043 if (rfixed_trunc(wm0.dbpp) > 64)
1044 a.full = rfixed_div(wm0.dbpp, wm0.num_line_pair);
1045 else
1046 a.full = wm0.num_line_pair.full;
1047 if (rfixed_trunc(wm1.dbpp) > 64)
1048 b.full = rfixed_div(wm1.dbpp, wm1.num_line_pair);
1049 else
1050 b.full = wm1.num_line_pair.full;
1051 a.full += b.full;
1052 fill_rate.full = rfixed_div(wm0.sclk, a);
1053 if (wm0.consumption_rate.full > fill_rate.full) {
1054 b.full = wm0.consumption_rate.full - fill_rate.full;
1055 b.full = rfixed_mul(b, wm0.active_time);
1056 a.full = rfixed_const(16);
1057 b.full = rfixed_div(b, a);
1058 a.full = rfixed_mul(wm0.worst_case_latency,
1059 wm0.consumption_rate);
1060 priority_mark02.full = a.full + b.full;
1061 } else {
1062 a.full = rfixed_mul(wm0.worst_case_latency,
1063 wm0.consumption_rate);
1064 b.full = rfixed_const(16 * 1000);
1065 priority_mark02.full = rfixed_div(a, b);
1066 }
1067 if (wm1.consumption_rate.full > fill_rate.full) {
1068 b.full = wm1.consumption_rate.full - fill_rate.full;
1069 b.full = rfixed_mul(b, wm1.active_time);
1070 a.full = rfixed_const(16);
1071 b.full = rfixed_div(b, a);
1072 a.full = rfixed_mul(wm1.worst_case_latency,
1073 wm1.consumption_rate);
1074 priority_mark12.full = a.full + b.full;
1075 } else {
1076 a.full = rfixed_mul(wm1.worst_case_latency,
1077 wm1.consumption_rate);
1078 b.full = rfixed_const(16 * 1000);
1079 priority_mark12.full = rfixed_div(a, b);
1080 }
1081 if (wm0.priority_mark.full > priority_mark02.full)
1082 priority_mark02.full = wm0.priority_mark.full;
1083 if (rfixed_trunc(priority_mark02) < 0)
1084 priority_mark02.full = 0;
1085 if (wm0.priority_mark_max.full > priority_mark02.full)
1086 priority_mark02.full = wm0.priority_mark_max.full;
1087 if (wm1.priority_mark.full > priority_mark12.full)
1088 priority_mark12.full = wm1.priority_mark.full;
1089 if (rfixed_trunc(priority_mark12) < 0)
1090 priority_mark12.full = 0;
1091 if (wm1.priority_mark_max.full > priority_mark12.full)
1092 priority_mark12.full = wm1.priority_mark_max.full;
1093 WREG32(D1MODE_PRIORITY_A_CNT, rfixed_trunc(priority_mark02));
1094 WREG32(D1MODE_PRIORITY_B_CNT, rfixed_trunc(priority_mark02));
1095 WREG32(D2MODE_PRIORITY_A_CNT, rfixed_trunc(priority_mark12));
1096 WREG32(D2MODE_PRIORITY_B_CNT, rfixed_trunc(priority_mark12));
1097 } else if (mode0) {
1098 if (rfixed_trunc(wm0.dbpp) > 64)
1099 a.full = rfixed_div(wm0.dbpp, wm0.num_line_pair);
1100 else
1101 a.full = wm0.num_line_pair.full;
1102 fill_rate.full = rfixed_div(wm0.sclk, a);
1103 if (wm0.consumption_rate.full > fill_rate.full) {
1104 b.full = wm0.consumption_rate.full - fill_rate.full;
1105 b.full = rfixed_mul(b, wm0.active_time);
1106 a.full = rfixed_const(16);
1107 b.full = rfixed_div(b, a);
1108 a.full = rfixed_mul(wm0.worst_case_latency,
1109 wm0.consumption_rate);
1110 priority_mark02.full = a.full + b.full;
1111 } else {
1112 a.full = rfixed_mul(wm0.worst_case_latency,
1113 wm0.consumption_rate);
1114 b.full = rfixed_const(16);
1115 priority_mark02.full = rfixed_div(a, b);
1116 }
1117 if (wm0.priority_mark.full > priority_mark02.full)
1118 priority_mark02.full = wm0.priority_mark.full;
1119 if (rfixed_trunc(priority_mark02) < 0)
1120 priority_mark02.full = 0;
1121 if (wm0.priority_mark_max.full > priority_mark02.full)
1122 priority_mark02.full = wm0.priority_mark_max.full;
1123 WREG32(D1MODE_PRIORITY_A_CNT, rfixed_trunc(priority_mark02));
1124 WREG32(D1MODE_PRIORITY_B_CNT, rfixed_trunc(priority_mark02));
1125 WREG32(D2MODE_PRIORITY_A_CNT, MODE_PRIORITY_OFF);
1126 WREG32(D2MODE_PRIORITY_B_CNT, MODE_PRIORITY_OFF);
1127 } else {
1128 if (rfixed_trunc(wm1.dbpp) > 64)
1129 a.full = rfixed_div(wm1.dbpp, wm1.num_line_pair);
1130 else
1131 a.full = wm1.num_line_pair.full;
1132 fill_rate.full = rfixed_div(wm1.sclk, a);
1133 if (wm1.consumption_rate.full > fill_rate.full) {
1134 b.full = wm1.consumption_rate.full - fill_rate.full;
1135 b.full = rfixed_mul(b, wm1.active_time);
1136 a.full = rfixed_const(16);
1137 b.full = rfixed_div(b, a);
1138 a.full = rfixed_mul(wm1.worst_case_latency,
1139 wm1.consumption_rate);
1140 priority_mark12.full = a.full + b.full;
1141 } else {
1142 a.full = rfixed_mul(wm1.worst_case_latency,
1143 wm1.consumption_rate);
1144 b.full = rfixed_const(16 * 1000);
1145 priority_mark12.full = rfixed_div(a, b);
1146 }
1147 if (wm1.priority_mark.full > priority_mark12.full)
1148 priority_mark12.full = wm1.priority_mark.full;
1149 if (rfixed_trunc(priority_mark12) < 0)
1150 priority_mark12.full = 0;
1151 if (wm1.priority_mark_max.full > priority_mark12.full)
1152 priority_mark12.full = wm1.priority_mark_max.full;
1153 WREG32(D1MODE_PRIORITY_A_CNT, MODE_PRIORITY_OFF);
1154 WREG32(D1MODE_PRIORITY_B_CNT, MODE_PRIORITY_OFF);
1155 WREG32(D2MODE_PRIORITY_A_CNT, rfixed_trunc(priority_mark12));
1156 WREG32(D2MODE_PRIORITY_B_CNT, rfixed_trunc(priority_mark12));
1157 }
1158}
1159
1160void rv515_bandwidth_update(struct radeon_device *rdev)
1161{
1162 uint32_t tmp;
1163 struct drm_display_mode *mode0 = NULL;
1164 struct drm_display_mode *mode1 = NULL;
1165
1166 if (rdev->mode_info.crtcs[0]->base.enabled)
1167 mode0 = &rdev->mode_info.crtcs[0]->base.mode;
1168 if (rdev->mode_info.crtcs[1]->base.enabled)
1169 mode1 = &rdev->mode_info.crtcs[1]->base.mode;
1170 /*
1171 * Set display0/1 priority up in the memory controller for
1172 * modes if the user specifies HIGH for displaypriority
1173 * option.
1174 */
1175 if (rdev->disp_priority == 2) {
1176 tmp = RREG32_MC(MC_MISC_LAT_TIMER);
1177 tmp &= ~MC_DISP1R_INIT_LAT_MASK;
1178 tmp &= ~MC_DISP0R_INIT_LAT_MASK;
1179 if (mode1)
1180 tmp |= (1 << MC_DISP1R_INIT_LAT_SHIFT);
1181 if (mode0)
1182 tmp |= (1 << MC_DISP0R_INIT_LAT_SHIFT);
1183 WREG32_MC(MC_MISC_LAT_TIMER, tmp);
1184 }
1185 rv515_bandwidth_avivo_update(rdev);
1186}