blob: b0f771fe43265df51f425593fc1f42ee47ba058e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Jean Delvare455f3322006-06-12 21:52:02 +02002 i2c-i801.c - Part of lm_sensors, Linux kernel modules for hardware
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 monitoring
4 Copyright (c) 1998 - 2002 Frodo Looijaard <frodol@dds.nl>,
5 Philip Edelbrock <phil@netroedge.com>, and Mark D. Studebaker
6 <mdsxyz123@yahoo.com>
Jean Delvare63420642008-01-27 18:14:50 +01007 Copyright (C) 2007 Jean Delvare <khali@linux-fr.org>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008
9 This program is free software; you can redistribute it and/or modify
10 it under the terms of the GNU General Public License as published by
11 the Free Software Foundation; either version 2 of the License, or
12 (at your option) any later version.
13
14 This program is distributed in the hope that it will be useful,
15 but WITHOUT ANY WARRANTY; without even the implied warranty of
16 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 GNU General Public License for more details.
18
19 You should have received a copy of the GNU General Public License
20 along with this program; if not, write to the Free Software
21 Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
22*/
23
24/*
Jean Delvareae7b0492008-01-27 18:14:49 +010025 Supports the following Intel I/O Controller Hubs (ICH):
26
27 I/O Block I2C
28 region SMBus Block proc. block
29 Chip name PCI ID size PEC buffer call read
30 ----------------------------------------------------------------------
31 82801AA (ICH) 0x2413 16 no no no no
32 82801AB (ICH0) 0x2423 16 no no no no
33 82801BA (ICH2) 0x2443 16 no no no no
34 82801CA (ICH3) 0x2483 32 soft no no no
35 82801DB (ICH4) 0x24c3 32 hard yes no no
36 82801E (ICH5) 0x24d3 32 hard yes yes yes
37 6300ESB 0x25a4 32 hard yes yes yes
38 82801F (ICH6) 0x266a 32 hard yes yes yes
39 6310ESB/6320ESB 0x269b 32 hard yes yes yes
40 82801G (ICH7) 0x27da 32 hard yes yes yes
41 82801H (ICH8) 0x283e 32 hard yes yes yes
42 82801I (ICH9) 0x2930 32 hard yes yes yes
Gaston, Jason Dd28dc712008-02-24 20:03:42 +010043 Tolapai 0x5032 32 hard yes yes yes
44 ICH10 0x3a30 32 hard yes yes yes
45 ICH10 0x3a60 32 hard yes yes yes
Jean Delvareae7b0492008-01-27 18:14:49 +010046
47 Features supported by this driver:
48 Software PEC no
49 Hardware PEC yes
50 Block buffer yes
51 Block process call transaction no
Jean Delvare63420642008-01-27 18:14:50 +010052 I2C block read transaction yes (doesn't use the block buffer)
Jean Delvareae7b0492008-01-27 18:14:49 +010053
54 See the file Documentation/i2c/busses/i2c-i801 for details.
Linus Torvalds1da177e2005-04-16 15:20:36 -070055*/
56
57/* Note: we assume there can only be one I801, with one SMBus interface */
58
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <linux/module.h>
60#include <linux/pci.h>
61#include <linux/kernel.h>
62#include <linux/stddef.h>
63#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include <linux/ioport.h>
65#include <linux/init.h>
66#include <linux/i2c.h>
67#include <asm/io.h>
68
Linus Torvalds1da177e2005-04-16 15:20:36 -070069/* I801 SMBus address offsets */
70#define SMBHSTSTS (0 + i801_smba)
71#define SMBHSTCNT (2 + i801_smba)
72#define SMBHSTCMD (3 + i801_smba)
73#define SMBHSTADD (4 + i801_smba)
74#define SMBHSTDAT0 (5 + i801_smba)
75#define SMBHSTDAT1 (6 + i801_smba)
76#define SMBBLKDAT (7 + i801_smba)
Jean Delvareae7b0492008-01-27 18:14:49 +010077#define SMBPEC (8 + i801_smba) /* ICH3 and later */
78#define SMBAUXSTS (12 + i801_smba) /* ICH4 and later */
79#define SMBAUXCTL (13 + i801_smba) /* ICH4 and later */
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
81/* PCI Address Constants */
Jean Delvare6dcc19d2006-06-12 21:53:02 +020082#define SMBBAR 4
Linus Torvalds1da177e2005-04-16 15:20:36 -070083#define SMBHSTCFG 0x040
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85/* Host configuration bits for SMBHSTCFG */
86#define SMBHSTCFG_HST_EN 1
87#define SMBHSTCFG_SMB_SMI_EN 2
88#define SMBHSTCFG_I2C_EN 4
89
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +020090/* Auxillary control register bits, ICH4+ only */
91#define SMBAUXCTL_CRC 1
92#define SMBAUXCTL_E32B 2
93
94/* kill bit for SMBHSTCNT */
95#define SMBHSTCNT_KILL 2
96
Linus Torvalds1da177e2005-04-16 15:20:36 -070097/* Other settings */
98#define MAX_TIMEOUT 100
99#define ENABLE_INT9 0 /* set to 0x01 to enable - untested */
100
101/* I801 command constants */
102#define I801_QUICK 0x00
103#define I801_BYTE 0x04
104#define I801_BYTE_DATA 0x08
105#define I801_WORD_DATA 0x0C
Jean Delvareae7b0492008-01-27 18:14:49 +0100106#define I801_PROC_CALL 0x10 /* unimplemented */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107#define I801_BLOCK_DATA 0x14
Jean Delvare63420642008-01-27 18:14:50 +0100108#define I801_I2C_BLOCK_DATA 0x18 /* ICH5 and later */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109#define I801_BLOCK_LAST 0x34
Jean Delvare63420642008-01-27 18:14:50 +0100110#define I801_I2C_BLOCK_LAST 0x38 /* ICH5 and later */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111#define I801_START 0x40
Jean Delvareae7b0492008-01-27 18:14:49 +0100112#define I801_PEC_EN 0x80 /* ICH3 and later */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200114/* I801 Hosts Status register bits */
115#define SMBHSTSTS_BYTE_DONE 0x80
116#define SMBHSTSTS_INUSE_STS 0x40
117#define SMBHSTSTS_SMBALERT_STS 0x20
118#define SMBHSTSTS_FAILED 0x10
119#define SMBHSTSTS_BUS_ERR 0x08
120#define SMBHSTSTS_DEV_ERR 0x04
121#define SMBHSTSTS_INTR 0x02
122#define SMBHSTSTS_HOST_BUSY 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123
Jean Delvare6dcc19d2006-06-12 21:53:02 +0200124static unsigned long i801_smba;
Jean Delvarea5aaea32007-03-22 19:49:01 +0100125static unsigned char i801_original_hstcfg;
Jean Delvared6072f82005-09-25 16:37:04 +0200126static struct pci_driver i801_driver;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127static struct pci_dev *I801_dev;
Jean Delvare369f6f42008-01-27 18:14:50 +0100128
129#define FEATURE_SMBUS_PEC (1 << 0)
130#define FEATURE_BLOCK_BUFFER (1 << 1)
131#define FEATURE_BLOCK_PROC (1 << 2)
132#define FEATURE_I2C_BLOCK_READ (1 << 3)
133static unsigned int i801_features;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200135static int i801_transaction(int xact)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136{
137 int temp;
138 int result = 0;
139 int timeout = 0;
140
Jean Delvare368609c2005-07-29 12:15:07 -0700141 dev_dbg(&I801_dev->dev, "Transaction (pre): CNT=%02x, CMD=%02x, "
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 "ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT),
143 inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0),
144 inb_p(SMBHSTDAT1));
145
146 /* Make sure the SMBus host is ready to start transmitting */
147 /* 0x1f = Failed, Bus_Err, Dev_Err, Intr, Host_Busy */
148 if ((temp = (0x1f & inb_p(SMBHSTSTS))) != 0x00) {
Jean Delvare541e6a02005-06-23 22:18:08 +0200149 dev_dbg(&I801_dev->dev, "SMBus busy (%02x). Resetting...\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 temp);
151 outb_p(temp, SMBHSTSTS);
152 if ((temp = (0x1f & inb_p(SMBHSTSTS))) != 0x00) {
153 dev_dbg(&I801_dev->dev, "Failed! (%02x)\n", temp);
154 return -1;
155 } else {
Jean Delvarefcdd96e2007-02-13 22:08:59 +0100156 dev_dbg(&I801_dev->dev, "Successful!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157 }
158 }
159
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200160 /* the current contents of SMBHSTCNT can be overwritten, since PEC,
161 * INTREN, SMBSCMD are passed in xact */
162 outb_p(xact | I801_START, SMBHSTCNT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163
164 /* We will always wait for a fraction of a second! */
165 do {
166 msleep(1);
167 temp = inb_p(SMBHSTSTS);
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200168 } while ((temp & SMBHSTSTS_HOST_BUSY) && (timeout++ < MAX_TIMEOUT));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169
170 /* If the SMBus is still busy, we give up */
171 if (timeout >= MAX_TIMEOUT) {
172 dev_dbg(&I801_dev->dev, "SMBus Timeout!\n");
173 result = -1;
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200174 /* try to stop the current command */
175 dev_dbg(&I801_dev->dev, "Terminating the current operation\n");
176 outb_p(inb_p(SMBHSTCNT) | SMBHSTCNT_KILL, SMBHSTCNT);
177 msleep(1);
178 outb_p(inb_p(SMBHSTCNT) & (~SMBHSTCNT_KILL), SMBHSTCNT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 }
180
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200181 if (temp & SMBHSTSTS_FAILED) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 result = -1;
183 dev_dbg(&I801_dev->dev, "Error: Failed bus transaction\n");
184 }
185
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200186 if (temp & SMBHSTSTS_BUS_ERR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187 result = -1;
188 dev_err(&I801_dev->dev, "Bus collision! SMBus may be locked "
189 "until next hard reset. (sorry!)\n");
190 /* Clock stops and slave is stuck in mid-transmission */
191 }
192
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200193 if (temp & SMBHSTSTS_DEV_ERR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194 result = -1;
195 dev_dbg(&I801_dev->dev, "Error: no response!\n");
196 }
197
198 if ((inb_p(SMBHSTSTS) & 0x1f) != 0x00)
199 outb_p(inb(SMBHSTSTS), SMBHSTSTS);
200
201 if ((temp = (0x1f & inb_p(SMBHSTSTS))) != 0x00) {
Jean Delvare368609c2005-07-29 12:15:07 -0700202 dev_dbg(&I801_dev->dev, "Failed reset at end of transaction "
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203 "(%02x)\n", temp);
204 }
205 dev_dbg(&I801_dev->dev, "Transaction (post): CNT=%02x, CMD=%02x, "
206 "ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT),
207 inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0),
208 inb_p(SMBHSTDAT1));
209 return result;
210}
211
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200212/* wait for INTR bit as advised by Intel */
213static void i801_wait_hwpec(void)
214{
215 int timeout = 0;
216 int temp;
217
218 do {
219 msleep(1);
220 temp = inb_p(SMBHSTSTS);
221 } while ((!(temp & SMBHSTSTS_INTR))
222 && (timeout++ < MAX_TIMEOUT));
223
224 if (timeout >= MAX_TIMEOUT) {
225 dev_dbg(&I801_dev->dev, "PEC Timeout!\n");
226 }
227 outb_p(temp, SMBHSTSTS);
228}
229
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200230static int i801_block_transaction_by_block(union i2c_smbus_data *data,
231 char read_write, int hwpec)
232{
233 int i, len;
234
235 inb_p(SMBHSTCNT); /* reset the data buffer index */
236
237 /* Use 32-byte buffer to process this transaction */
238 if (read_write == I2C_SMBUS_WRITE) {
239 len = data->block[0];
240 outb_p(len, SMBHSTDAT0);
241 for (i = 0; i < len; i++)
242 outb_p(data->block[i+1], SMBBLKDAT);
243 }
244
245 if (i801_transaction(I801_BLOCK_DATA | ENABLE_INT9 |
246 I801_PEC_EN * hwpec))
247 return -1;
248
249 if (read_write == I2C_SMBUS_READ) {
250 len = inb_p(SMBHSTDAT0);
251 if (len < 1 || len > I2C_SMBUS_BLOCK_MAX)
252 return -1;
253
254 data->block[0] = len;
255 for (i = 0; i < len; i++)
256 data->block[i + 1] = inb_p(SMBBLKDAT);
257 }
258 return 0;
259}
260
261static int i801_block_transaction_byte_by_byte(union i2c_smbus_data *data,
Jean Delvare63420642008-01-27 18:14:50 +0100262 char read_write, int command,
263 int hwpec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264{
265 int i, len;
266 int smbcmd;
267 int temp;
268 int result = 0;
269 int timeout;
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200270 unsigned char errmask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200272 len = data->block[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
274 if (read_write == I2C_SMBUS_WRITE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 outb_p(len, SMBHSTDAT0);
276 outb_p(data->block[1], SMBBLKDAT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 }
278
279 for (i = 1; i <= len; i++) {
Jean Delvare63420642008-01-27 18:14:50 +0100280 if (i == len && read_write == I2C_SMBUS_READ) {
281 if (command == I2C_SMBUS_I2C_BLOCK_DATA)
282 smbcmd = I801_I2C_BLOCK_LAST;
283 else
284 smbcmd = I801_BLOCK_LAST;
285 } else {
286 if (command == I2C_SMBUS_I2C_BLOCK_DATA
287 && read_write == I2C_SMBUS_READ)
288 smbcmd = I801_I2C_BLOCK_DATA;
289 else
290 smbcmd = I801_BLOCK_DATA;
291 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 outb_p(smbcmd | ENABLE_INT9, SMBHSTCNT);
293
294 dev_dbg(&I801_dev->dev, "Block (pre %d): CNT=%02x, CMD=%02x, "
Jean Delvare63420642008-01-27 18:14:50 +0100295 "ADD=%02x, DAT0=%02x, DAT1=%02x, BLKDAT=%02x\n", i,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 inb_p(SMBHSTCNT), inb_p(SMBHSTCMD), inb_p(SMBHSTADD),
Jean Delvare63420642008-01-27 18:14:50 +0100297 inb_p(SMBHSTDAT0), inb_p(SMBHSTDAT1), inb_p(SMBBLKDAT));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298
299 /* Make sure the SMBus host is ready to start transmitting */
300 temp = inb_p(SMBHSTSTS);
301 if (i == 1) {
Jean Delvare002cf632007-08-14 18:37:13 +0200302 /* Erroneous conditions before transaction:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303 * Byte_Done, Failed, Bus_Err, Dev_Err, Intr, Host_Busy */
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200304 errmask = 0x9f;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 } else {
Jean Delvare002cf632007-08-14 18:37:13 +0200306 /* Erroneous conditions during transaction:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 * Failed, Bus_Err, Dev_Err, Intr */
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200308 errmask = 0x1e;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 }
310 if (temp & errmask) {
311 dev_dbg(&I801_dev->dev, "SMBus busy (%02x). "
Jean Delvare541e6a02005-06-23 22:18:08 +0200312 "Resetting...\n", temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 outb_p(temp, SMBHSTSTS);
314 if (((temp = inb_p(SMBHSTSTS)) & errmask) != 0x00) {
315 dev_err(&I801_dev->dev,
316 "Reset failed! (%02x)\n", temp);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200317 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 }
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200319 if (i != 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 /* if die in middle of block transaction, fail */
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200321 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322 }
323
324 if (i == 1)
325 outb_p(inb(SMBHSTCNT) | I801_START, SMBHSTCNT);
326
327 /* We will always wait for a fraction of a second! */
328 timeout = 0;
329 do {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 msleep(1);
Jean Delvare397e2f62006-06-12 21:49:36 +0200331 temp = inb_p(SMBHSTSTS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 }
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200333 while ((!(temp & SMBHSTSTS_BYTE_DONE))
334 && (timeout++ < MAX_TIMEOUT));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335
336 /* If the SMBus is still busy, we give up */
337 if (timeout >= MAX_TIMEOUT) {
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200338 /* try to stop the current command */
339 dev_dbg(&I801_dev->dev, "Terminating the current "
340 "operation\n");
341 outb_p(inb_p(SMBHSTCNT) | SMBHSTCNT_KILL, SMBHSTCNT);
342 msleep(1);
343 outb_p(inb_p(SMBHSTCNT) & (~SMBHSTCNT_KILL),
344 SMBHSTCNT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 result = -1;
346 dev_dbg(&I801_dev->dev, "SMBus Timeout!\n");
347 }
348
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200349 if (temp & SMBHSTSTS_FAILED) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 result = -1;
351 dev_dbg(&I801_dev->dev,
352 "Error: Failed bus transaction\n");
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200353 } else if (temp & SMBHSTSTS_BUS_ERR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354 result = -1;
355 dev_err(&I801_dev->dev, "Bus collision!\n");
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200356 } else if (temp & SMBHSTSTS_DEV_ERR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 result = -1;
358 dev_dbg(&I801_dev->dev, "Error: no response!\n");
359 }
360
Jean Delvare63420642008-01-27 18:14:50 +0100361 if (i == 1 && read_write == I2C_SMBUS_READ
362 && command != I2C_SMBUS_I2C_BLOCK_DATA) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 len = inb_p(SMBHSTDAT0);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200364 if (len < 1 || len > I2C_SMBUS_BLOCK_MAX)
365 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 data->block[0] = len;
367 }
368
369 /* Retrieve/store value in SMBBLKDAT */
370 if (read_write == I2C_SMBUS_READ)
371 data->block[i] = inb_p(SMBBLKDAT);
372 if (read_write == I2C_SMBUS_WRITE && i+1 <= len)
373 outb_p(data->block[i+1], SMBBLKDAT);
374 if ((temp & 0x9e) != 0x00)
375 outb_p(temp, SMBHSTSTS); /* signals SMBBLKDAT ready */
376
377 if ((temp = (0x1e & inb_p(SMBHSTSTS))) != 0x00) {
378 dev_dbg(&I801_dev->dev,
379 "Bad status (%02x) at end of transaction\n",
380 temp);
381 }
382 dev_dbg(&I801_dev->dev, "Block (post %d): CNT=%02x, CMD=%02x, "
Jean Delvare63420642008-01-27 18:14:50 +0100383 "ADD=%02x, DAT0=%02x, DAT1=%02x, BLKDAT=%02x\n", i,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 inb_p(SMBHSTCNT), inb_p(SMBHSTCMD), inb_p(SMBHSTADD),
Jean Delvare63420642008-01-27 18:14:50 +0100385 inb_p(SMBHSTDAT0), inb_p(SMBHSTDAT1), inb_p(SMBBLKDAT));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386
387 if (result < 0)
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200388 return result;
389 }
390 return result;
391}
392
393static int i801_set_block_buffer_mode(void)
394{
395 outb_p(inb_p(SMBAUXCTL) | SMBAUXCTL_E32B, SMBAUXCTL);
396 if ((inb_p(SMBAUXCTL) & SMBAUXCTL_E32B) == 0)
397 return -1;
398 return 0;
399}
400
401/* Block transaction function */
402static int i801_block_transaction(union i2c_smbus_data *data, char read_write,
403 int command, int hwpec)
404{
405 int result = 0;
406 unsigned char hostc;
407
408 if (command == I2C_SMBUS_I2C_BLOCK_DATA) {
409 if (read_write == I2C_SMBUS_WRITE) {
410 /* set I2C_EN bit in configuration register */
411 pci_read_config_byte(I801_dev, SMBHSTCFG, &hostc);
412 pci_write_config_byte(I801_dev, SMBHSTCFG,
413 hostc | SMBHSTCFG_I2C_EN);
Jean Delvare63420642008-01-27 18:14:50 +0100414 } else if (!(i801_features & FEATURE_I2C_BLOCK_READ)) {
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200415 dev_err(&I801_dev->dev,
Jean Delvare63420642008-01-27 18:14:50 +0100416 "I2C block read is unsupported!\n");
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200417 return -1;
418 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 }
420
Jean Delvare63420642008-01-27 18:14:50 +0100421 if (read_write == I2C_SMBUS_WRITE
422 || command == I2C_SMBUS_I2C_BLOCK_DATA) {
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200423 if (data->block[0] < 1)
424 data->block[0] = 1;
425 if (data->block[0] > I2C_SMBUS_BLOCK_MAX)
426 data->block[0] = I2C_SMBUS_BLOCK_MAX;
427 } else {
Jean Delvare63420642008-01-27 18:14:50 +0100428 data->block[0] = 32; /* max for SMBus block reads */
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200429 }
430
Jean Delvare369f6f42008-01-27 18:14:50 +0100431 if ((i801_features & FEATURE_BLOCK_BUFFER)
Jean Delvare63420642008-01-27 18:14:50 +0100432 && !(command == I2C_SMBUS_I2C_BLOCK_DATA
433 && read_write == I2C_SMBUS_READ)
Jean Delvare369f6f42008-01-27 18:14:50 +0100434 && i801_set_block_buffer_mode() == 0)
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200435 result = i801_block_transaction_by_block(data, read_write,
436 hwpec);
437 else
438 result = i801_block_transaction_byte_by_byte(data, read_write,
Jean Delvare63420642008-01-27 18:14:50 +0100439 command, hwpec);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200440
441 if (result == 0 && hwpec)
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200442 i801_wait_hwpec();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443
Jean Delvare63420642008-01-27 18:14:50 +0100444 if (command == I2C_SMBUS_I2C_BLOCK_DATA
445 && read_write == I2C_SMBUS_WRITE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 /* restore saved configuration register value */
447 pci_write_config_byte(I801_dev, SMBHSTCFG, hostc);
448 }
449 return result;
450}
451
452/* Return -1 on error. */
453static s32 i801_access(struct i2c_adapter * adap, u16 addr,
454 unsigned short flags, char read_write, u8 command,
455 int size, union i2c_smbus_data * data)
456{
Jean Delvaree8aac4a2005-10-26 21:34:42 +0200457 int hwpec;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 int block = 0;
459 int ret, xact = 0;
460
Jean Delvare369f6f42008-01-27 18:14:50 +0100461 hwpec = (i801_features & FEATURE_SMBUS_PEC) && (flags & I2C_CLIENT_PEC)
Jean Delvaree8aac4a2005-10-26 21:34:42 +0200462 && size != I2C_SMBUS_QUICK
463 && size != I2C_SMBUS_I2C_BLOCK_DATA;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464
465 switch (size) {
466 case I2C_SMBUS_QUICK:
467 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
468 SMBHSTADD);
469 xact = I801_QUICK;
470 break;
471 case I2C_SMBUS_BYTE:
472 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
473 SMBHSTADD);
474 if (read_write == I2C_SMBUS_WRITE)
475 outb_p(command, SMBHSTCMD);
476 xact = I801_BYTE;
477 break;
478 case I2C_SMBUS_BYTE_DATA:
479 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
480 SMBHSTADD);
481 outb_p(command, SMBHSTCMD);
482 if (read_write == I2C_SMBUS_WRITE)
483 outb_p(data->byte, SMBHSTDAT0);
484 xact = I801_BYTE_DATA;
485 break;
486 case I2C_SMBUS_WORD_DATA:
487 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
488 SMBHSTADD);
489 outb_p(command, SMBHSTCMD);
490 if (read_write == I2C_SMBUS_WRITE) {
491 outb_p(data->word & 0xff, SMBHSTDAT0);
492 outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1);
493 }
494 xact = I801_WORD_DATA;
495 break;
496 case I2C_SMBUS_BLOCK_DATA:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
498 SMBHSTADD);
499 outb_p(command, SMBHSTCMD);
500 block = 1;
501 break;
Jean Delvare63420642008-01-27 18:14:50 +0100502 case I2C_SMBUS_I2C_BLOCK_DATA:
503 /* NB: page 240 of ICH5 datasheet shows that the R/#W
504 * bit should be cleared here, even when reading */
505 outb_p((addr & 0x7f) << 1, SMBHSTADD);
506 if (read_write == I2C_SMBUS_READ) {
507 /* NB: page 240 of ICH5 datasheet also shows
508 * that DATA1 is the cmd field when reading */
509 outb_p(command, SMBHSTDAT1);
510 } else
511 outb_p(command, SMBHSTCMD);
512 block = 1;
513 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 case I2C_SMBUS_PROC_CALL:
515 default:
516 dev_err(&I801_dev->dev, "Unsupported transaction %d\n", size);
517 return -1;
518 }
519
Oleg Ryjkovca8b9e32007-07-12 14:12:31 +0200520 if (hwpec) /* enable/disable hardware PEC */
521 outb_p(inb_p(SMBAUXCTL) | SMBAUXCTL_CRC, SMBAUXCTL);
522 else
523 outb_p(inb_p(SMBAUXCTL) & (~SMBAUXCTL_CRC), SMBAUXCTL);
Jean Delvaree8aac4a2005-10-26 21:34:42 +0200524
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 if(block)
Jean Delvare585b3162005-10-26 21:31:15 +0200526 ret = i801_block_transaction(data, read_write, size, hwpec);
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200527 else
528 ret = i801_transaction(xact | ENABLE_INT9);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529
Jean Delvarec79cfba2006-04-20 02:43:18 -0700530 /* Some BIOSes don't like it when PEC is enabled at reboot or resume
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200531 time, so we forcibly disable it after every transaction. Turn off
532 E32B for the same reason. */
Jean Delvarea0921b62008-01-27 18:14:50 +0100533 if (hwpec || block)
Oleg Ryjkov7edcb9a2007-07-12 14:12:31 +0200534 outb_p(inb_p(SMBAUXCTL) & ~(SMBAUXCTL_CRC | SMBAUXCTL_E32B),
535 SMBAUXCTL);
Jean Delvarec79cfba2006-04-20 02:43:18 -0700536
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 if(block)
538 return ret;
539 if(ret)
540 return -1;
541 if ((read_write == I2C_SMBUS_WRITE) || (xact == I801_QUICK))
542 return 0;
543
544 switch (xact & 0x7f) {
545 case I801_BYTE: /* Result put in SMBHSTDAT0 */
546 case I801_BYTE_DATA:
547 data->byte = inb_p(SMBHSTDAT0);
548 break;
549 case I801_WORD_DATA:
550 data->word = inb_p(SMBHSTDAT0) + (inb_p(SMBHSTDAT1) << 8);
551 break;
552 }
553 return 0;
554}
555
556
557static u32 i801_func(struct i2c_adapter *adapter)
558{
559 return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
Jean Delvare369f6f42008-01-27 18:14:50 +0100560 I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
561 I2C_FUNC_SMBUS_BLOCK_DATA | I2C_FUNC_SMBUS_WRITE_I2C_BLOCK |
Jean Delvare63420642008-01-27 18:14:50 +0100562 ((i801_features & FEATURE_SMBUS_PEC) ? I2C_FUNC_SMBUS_PEC : 0) |
563 ((i801_features & FEATURE_I2C_BLOCK_READ) ?
564 I2C_FUNC_SMBUS_READ_I2C_BLOCK : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565}
566
Jean Delvare8f9082c2006-09-03 22:39:46 +0200567static const struct i2c_algorithm smbus_algorithm = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 .smbus_xfer = i801_access,
569 .functionality = i801_func,
570};
571
572static struct i2c_adapter i801_adapter = {
573 .owner = THIS_MODULE,
Stephen Hemminger9ace5552007-02-13 22:09:01 +0100574 .id = I2C_HW_SMBUS_I801,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 .class = I2C_CLASS_HWMON,
576 .algo = &smbus_algorithm,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577};
578
579static struct pci_device_id i801_ids[] = {
580 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_3) },
581 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_3) },
582 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_2) },
583 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_3) },
584 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_3) },
585 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_3) },
586 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_4) },
587 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_16) },
588 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_17) },
Jason Gastonb0a70b52005-04-16 15:24:45 -0700589 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_17) },
Jason Gaston8254fc42006-01-09 10:58:08 -0800590 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_5) },
Jason Gastonadbc2a12006-11-22 15:19:12 -0800591 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_6) },
Jason Gastone07bc672007-10-13 23:56:31 +0200592 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TOLAPAI_1) },
Gaston, Jason Dd28dc712008-02-24 20:03:42 +0100593 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_4) },
594 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_5) },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 { 0, }
596};
597
598MODULE_DEVICE_TABLE (pci, i801_ids);
599
600static int __devinit i801_probe(struct pci_dev *dev, const struct pci_device_id *id)
601{
Jean Delvare02dd7ae2006-06-12 21:53:41 +0200602 unsigned char temp;
Jean Delvare455f3322006-06-12 21:52:02 +0200603 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604
Jean Delvare02dd7ae2006-06-12 21:53:41 +0200605 I801_dev = dev;
Jean Delvare369f6f42008-01-27 18:14:50 +0100606 i801_features = 0;
Jean Delvare250d1bd2006-12-10 21:21:33 +0100607 switch (dev->device) {
Jean Delvare250d1bd2006-12-10 21:21:33 +0100608 case PCI_DEVICE_ID_INTEL_82801EB_3:
609 case PCI_DEVICE_ID_INTEL_ESB_4:
610 case PCI_DEVICE_ID_INTEL_ICH6_16:
611 case PCI_DEVICE_ID_INTEL_ICH7_17:
612 case PCI_DEVICE_ID_INTEL_ESB2_17:
613 case PCI_DEVICE_ID_INTEL_ICH8_5:
614 case PCI_DEVICE_ID_INTEL_ICH9_6:
Gaston, Jason Dd28dc712008-02-24 20:03:42 +0100615 case PCI_DEVICE_ID_INTEL_TOLAPAI_1:
616 case PCI_DEVICE_ID_INTEL_ICH10_4:
617 case PCI_DEVICE_ID_INTEL_ICH10_5:
Jean Delvare63420642008-01-27 18:14:50 +0100618 i801_features |= FEATURE_I2C_BLOCK_READ;
619 /* fall through */
620 case PCI_DEVICE_ID_INTEL_82801DB_3:
Jean Delvare369f6f42008-01-27 18:14:50 +0100621 i801_features |= FEATURE_SMBUS_PEC;
622 i801_features |= FEATURE_BLOCK_BUFFER;
Jean Delvare250d1bd2006-12-10 21:21:33 +0100623 break;
Jean Delvare250d1bd2006-12-10 21:21:33 +0100624 }
Jean Delvare02dd7ae2006-06-12 21:53:41 +0200625
626 err = pci_enable_device(dev);
627 if (err) {
628 dev_err(&dev->dev, "Failed to enable SMBus PCI device (%d)\n",
629 err);
630 goto exit;
631 }
632
633 /* Determine the address of the SMBus area */
634 i801_smba = pci_resource_start(dev, SMBBAR);
635 if (!i801_smba) {
636 dev_err(&dev->dev, "SMBus base address uninitialized, "
637 "upgrade BIOS\n");
638 err = -ENODEV;
Daniel Ritzd6fcb3b2006-06-27 18:40:54 +0200639 goto exit;
Jean Delvare02dd7ae2006-06-12 21:53:41 +0200640 }
641
642 err = pci_request_region(dev, SMBBAR, i801_driver.name);
643 if (err) {
644 dev_err(&dev->dev, "Failed to request SMBus region "
Andrew Morton598736c2006-06-30 01:56:20 -0700645 "0x%lx-0x%Lx\n", i801_smba,
646 (unsigned long long)pci_resource_end(dev, SMBBAR));
Daniel Ritzd6fcb3b2006-06-27 18:40:54 +0200647 goto exit;
Jean Delvare02dd7ae2006-06-12 21:53:41 +0200648 }
649
650 pci_read_config_byte(I801_dev, SMBHSTCFG, &temp);
Jean Delvarea5aaea32007-03-22 19:49:01 +0100651 i801_original_hstcfg = temp;
Jean Delvare02dd7ae2006-06-12 21:53:41 +0200652 temp &= ~SMBHSTCFG_I2C_EN; /* SMBus timing */
653 if (!(temp & SMBHSTCFG_HST_EN)) {
654 dev_info(&dev->dev, "Enabling SMBus device\n");
655 temp |= SMBHSTCFG_HST_EN;
656 }
657 pci_write_config_byte(I801_dev, SMBHSTCFG, temp);
658
659 if (temp & SMBHSTCFG_SMB_SMI_EN)
660 dev_dbg(&dev->dev, "SMBus using interrupt SMI#\n");
661 else
662 dev_dbg(&dev->dev, "SMBus using PCI Interrupt\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663
Jean Delvarea0921b62008-01-27 18:14:50 +0100664 /* Clear special mode bits */
665 if (i801_features & (FEATURE_SMBUS_PEC | FEATURE_BLOCK_BUFFER))
666 outb_p(inb_p(SMBAUXCTL) & ~(SMBAUXCTL_CRC | SMBAUXCTL_E32B),
667 SMBAUXCTL);
668
Robert P. J. Day405ae7d2007-02-17 19:13:42 +0100669 /* set up the sysfs linkage to our parent device */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 i801_adapter.dev.parent = &dev->dev;
671
David Brownell2096b952007-05-01 23:26:28 +0200672 snprintf(i801_adapter.name, sizeof(i801_adapter.name),
Jean Delvare6dcc19d2006-06-12 21:53:02 +0200673 "SMBus I801 adapter at %04lx", i801_smba);
Jean Delvare02dd7ae2006-06-12 21:53:41 +0200674 err = i2c_add_adapter(&i801_adapter);
675 if (err) {
676 dev_err(&dev->dev, "Failed to add SMBus adapter\n");
Daniel Ritzd6fcb3b2006-06-27 18:40:54 +0200677 goto exit_release;
Jean Delvare02dd7ae2006-06-12 21:53:41 +0200678 }
Daniel Ritzd6fcb3b2006-06-27 18:40:54 +0200679 return 0;
Jean Delvare02dd7ae2006-06-12 21:53:41 +0200680
Daniel Ritzd6fcb3b2006-06-27 18:40:54 +0200681exit_release:
682 pci_release_region(dev, SMBBAR);
Jean Delvare02dd7ae2006-06-12 21:53:41 +0200683exit:
684 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685}
686
687static void __devexit i801_remove(struct pci_dev *dev)
688{
689 i2c_del_adapter(&i801_adapter);
Jean Delvarea5aaea32007-03-22 19:49:01 +0100690 pci_write_config_byte(I801_dev, SMBHSTCFG, i801_original_hstcfg);
Jean Delvare6dcc19d2006-06-12 21:53:02 +0200691 pci_release_region(dev, SMBBAR);
Daniel Ritzd6fcb3b2006-06-27 18:40:54 +0200692 /*
693 * do not call pci_disable_device(dev) since it can cause hard hangs on
694 * some systems during power-off (eg. Fujitsu-Siemens Lifebook E8010)
695 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696}
697
Jean Delvarea5aaea32007-03-22 19:49:01 +0100698#ifdef CONFIG_PM
699static int i801_suspend(struct pci_dev *dev, pm_message_t mesg)
700{
701 pci_save_state(dev);
702 pci_write_config_byte(dev, SMBHSTCFG, i801_original_hstcfg);
703 pci_set_power_state(dev, pci_choose_state(dev, mesg));
704 return 0;
705}
706
707static int i801_resume(struct pci_dev *dev)
708{
709 pci_set_power_state(dev, PCI_D0);
710 pci_restore_state(dev);
711 return pci_enable_device(dev);
712}
713#else
714#define i801_suspend NULL
715#define i801_resume NULL
716#endif
717
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718static struct pci_driver i801_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 .name = "i801_smbus",
720 .id_table = i801_ids,
721 .probe = i801_probe,
722 .remove = __devexit_p(i801_remove),
Jean Delvarea5aaea32007-03-22 19:49:01 +0100723 .suspend = i801_suspend,
724 .resume = i801_resume,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725};
726
727static int __init i2c_i801_init(void)
728{
729 return pci_register_driver(&i801_driver);
730}
731
732static void __exit i2c_i801_exit(void)
733{
734 pci_unregister_driver(&i801_driver);
735}
736
Jean Delvare63420642008-01-27 18:14:50 +0100737MODULE_AUTHOR("Mark D. Studebaker <mdsxyz123@yahoo.com>, "
738 "Jean Delvare <khali@linux-fr.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739MODULE_DESCRIPTION("I801 SMBus driver");
740MODULE_LICENSE("GPL");
741
742module_init(i2c_i801_init);
743module_exit(i2c_i801_exit);