blob: 2d401927e143ff72090bde39ba333b94729d6896 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Copyright (c) 2001-2002 by David Brownell
David Brownell53bd6a62006-08-30 14:50:06 -07003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the
6 * Free Software Foundation; either version 2 of the License, or (at your
7 * option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
11 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
12 * for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software Foundation,
16 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 */
18
19#ifndef __LINUX_EHCI_HCD_H
20#define __LINUX_EHCI_HCD_H
21
22/* definitions used for the EHCI driver */
23
Stefan Roese6dbd6822007-05-01 09:29:37 -070024/*
25 * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
26 * __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on
27 * the host controller implementation.
28 *
29 * To facilitate the strongest possible byte-order checking from "sparse"
30 * and so on, we use __leXX unless that's not practical.
31 */
32#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
33typedef __u32 __bitwise __hc32;
34typedef __u16 __bitwise __hc16;
35#else
36#define __hc32 __le32
37#define __hc16 __le16
38#endif
39
Anand Gadiyar411c9402009-07-07 15:24:23 +053040/* statistics can be kept for tuning/monitoring */
Xenia Ragiadakou1512c912013-08-29 11:45:13 +030041#if defined(DEBUG) || defined(CONFIG_DYNAMIC_DEBUG)
Roger Quadros9ec6e9d2013-01-22 11:59:58 -050042#define EHCI_STATS
43#endif
44
Linus Torvalds1da177e2005-04-16 15:20:36 -070045struct ehci_stats {
46 /* irq usage */
47 unsigned long normal;
48 unsigned long error;
Alan Stern99ac5b12012-07-11 11:21:38 -040049 unsigned long iaa;
Linus Torvalds1da177e2005-04-16 15:20:36 -070050 unsigned long lost_iaa;
51
52 /* termination of urbs from core */
53 unsigned long complete;
54 unsigned long unlink;
55};
56
57/* ehci_hcd->lock guards shared data against other CPUs:
Alan Stern99ac5b12012-07-11 11:21:38 -040058 * ehci_hcd: async, unlink, periodic (and shadow), ...
Linus Torvalds1da177e2005-04-16 15:20:36 -070059 * usb_host_endpoint: hcpriv
60 * ehci_qh: qh_next, qtd_list
61 * ehci_qtd: qtd_list
62 *
63 * Also, hold this lock when talking to HC registers or
64 * when updating hw_* fields in shared qh/qtd/... structures.
65 */
66
67#define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
68
Alan Sternc0c53db2012-07-11 11:21:48 -040069/*
70 * ehci_rh_state values of EHCI_RH_RUNNING or above mean that the
71 * controller may be doing DMA. Lower values mean there's no DMA.
72 */
Alan Sterne8799902011-08-18 16:31:30 -040073enum ehci_rh_state {
74 EHCI_RH_HALTED,
75 EHCI_RH_SUSPENDED,
Alan Sternc0c53db2012-07-11 11:21:48 -040076 EHCI_RH_RUNNING,
77 EHCI_RH_STOPPING
Alan Sterne8799902011-08-18 16:31:30 -040078};
79
Alan Sternd58b4bc2012-07-11 11:21:54 -040080/*
81 * Timer events, ordered by increasing delay length.
82 * Always update event_delays_ns[] and event_handlers[] (defined in
83 * ehci-timer.c) in parallel with this list.
84 */
85enum ehci_hrtimer_event {
Alan Stern31446612012-07-11 11:22:21 -040086 EHCI_HRTIMER_POLL_ASS, /* Poll for async schedule off */
Alan Stern3ca9aeb2012-07-11 11:22:05 -040087 EHCI_HRTIMER_POLL_PSS, /* Poll for periodic schedule off */
Alan Sternbf6387b2012-07-11 11:22:31 -040088 EHCI_HRTIMER_POLL_DEAD, /* Wait for dead controller to stop */
Alan Sterndf202252012-07-11 11:22:26 -040089 EHCI_HRTIMER_UNLINK_INTR, /* Wait for interrupt QH unlink */
Alan Stern55934eb2012-07-11 11:22:35 -040090 EHCI_HRTIMER_FREE_ITDS, /* Wait for unused iTDs and siTDs */
Ming Lei9118f9e2013-07-03 22:53:10 +080091 EHCI_HRTIMER_START_UNLINK_INTR, /* Unlink empty interrupt QHs */
Alan Stern32830f22012-07-11 11:22:53 -040092 EHCI_HRTIMER_ASYNC_UNLINKS, /* Unlink empty async QHs */
Alan Stern9d938742012-07-11 11:22:44 -040093 EHCI_HRTIMER_IAA_WATCHDOG, /* Handle lost IAA interrupts */
Alan Stern3ca9aeb2012-07-11 11:22:05 -040094 EHCI_HRTIMER_DISABLE_PERIODIC, /* Wait to disable periodic sched */
Alan Stern31446612012-07-11 11:22:21 -040095 EHCI_HRTIMER_DISABLE_ASYNC, /* Wait to disable async sched */
Alan Stern18aafe62012-07-11 11:23:04 -040096 EHCI_HRTIMER_IO_WATCHDOG, /* Check for missing IRQs */
Alan Sternd58b4bc2012-07-11 11:21:54 -040097 EHCI_HRTIMER_NUM_EVENTS /* Must come last */
98};
99#define EHCI_HRTIMER_NO_EVENT 99
100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101struct ehci_hcd { /* one per controller */
Alan Sternd58b4bc2012-07-11 11:21:54 -0400102 /* timing support */
103 enum ehci_hrtimer_event next_hrtimer_event;
104 unsigned enabled_hrtimer_events;
105 ktime_t hr_timeouts[EHCI_HRTIMER_NUM_EVENTS];
106 struct hrtimer hrtimer;
107
Alan Stern3ca9aeb2012-07-11 11:22:05 -0400108 int PSS_poll_count;
Alan Stern31446612012-07-11 11:22:21 -0400109 int ASS_poll_count;
Alan Sternbf6387b2012-07-11 11:22:31 -0400110 int died_poll_count;
Alan Stern3ca9aeb2012-07-11 11:22:05 -0400111
David Brownell56c1e262005-04-09 09:00:29 -0700112 /* glue to PCI and HCD framework */
113 struct ehci_caps __iomem *caps;
114 struct ehci_regs __iomem *regs;
115 struct ehci_dbg_port __iomem *debug;
116
117 __u32 hcs_params; /* cached register copy */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 spinlock_t lock;
Alan Sterne8799902011-08-18 16:31:30 -0400119 enum ehci_rh_state rh_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
Alan Sterndf202252012-07-11 11:22:26 -0400121 /* general schedule support */
Alan Stern361aabf2012-07-11 11:22:57 -0400122 bool scanning:1;
123 bool need_rescan:1;
Alan Sterndf202252012-07-11 11:22:26 -0400124 bool intr_unlinking:1;
Alan Stern214ac7a2013-03-22 13:31:58 -0400125 bool iaa_in_progress:1;
Alan Stern3c273a02012-07-11 11:22:49 -0400126 bool async_unlinking:1;
Alan Stern43fe3a92012-07-11 11:23:16 -0400127 bool shutdown:1;
Alan Stern569b3942012-07-11 11:23:00 -0400128 struct ehci_qh *qh_scan_next;
Alan Sterndf202252012-07-11 11:22:26 -0400129
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 /* async schedule support */
131 struct ehci_qh *async;
Andiry Xu3d091a62010-11-08 17:58:35 +0800132 struct ehci_qh *dummy; /* For AMD quirk use */
Alan Stern6e018752013-03-22 13:31:45 -0400133 struct list_head async_unlink;
Alan Stern214ac7a2013-03-22 13:31:58 -0400134 struct list_head async_idle;
Alan Stern32830f22012-07-11 11:22:53 -0400135 unsigned async_unlink_cycle;
Alan Stern31446612012-07-11 11:22:21 -0400136 unsigned async_count; /* async activity count */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137
138 /* periodic schedule support */
139#define DEFAULT_I_TDPS 1024 /* some HCs can do less */
140 unsigned periodic_size;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700141 __hc32 *periodic; /* hw periodic table */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 dma_addr_t periodic_dma;
Alan Stern569b3942012-07-11 11:23:00 -0400143 struct list_head intr_qh_list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 unsigned i_thresh; /* uframes HC might cache */
145
146 union ehci_shadow *pshadow; /* mirror hw periodic table */
Ming Lei9118f9e2013-07-03 22:53:10 +0800147 struct list_head intr_unlink_wait;
Alan Stern6e018752013-03-22 13:31:45 -0400148 struct list_head intr_unlink;
Ming Lei9118f9e2013-07-03 22:53:10 +0800149 unsigned intr_unlink_wait_cycle;
Alan Sterndf202252012-07-11 11:22:26 -0400150 unsigned intr_unlink_cycle;
Alan Sternf4289072012-07-11 11:23:07 -0400151 unsigned now_frame; /* frame from HC hardware */
Alan Sternc3ee9b72012-09-28 16:01:23 -0400152 unsigned last_iso_frame; /* last frame scanned for iso */
Alan Stern569b3942012-07-11 11:23:00 -0400153 unsigned intr_count; /* intr activity count */
154 unsigned isoc_count; /* isoc activity count */
Alan Stern3ca9aeb2012-07-11 11:22:05 -0400155 unsigned periodic_count; /* periodic activity count */
Kirill Smelkovcc62a7e2011-07-03 20:36:57 +0400156 unsigned uframe_periodic_max; /* max periodic time per uframe */
157
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
Alan Sternf4289072012-07-11 11:23:07 -0400159 /* list of itds & sitds completed while now_frame was still active */
Karsten Wiese9aa09d22009-02-08 16:07:58 -0800160 struct list_head cached_itd_list;
Alan Stern55934eb2012-07-11 11:22:35 -0400161 struct ehci_itd *last_itd_to_free;
Alan Stern0e5f2312010-04-08 16:56:37 -0400162 struct list_head cached_sitd_list;
Alan Stern55934eb2012-07-11 11:22:35 -0400163 struct ehci_sitd *last_sitd_to_free;
Karsten Wiese9aa09d22009-02-08 16:07:58 -0800164
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 /* per root hub port */
166 unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
Alan Stern383975d2007-05-04 11:52:40 -0400167
Alan Stern57e06c12007-01-16 11:59:45 -0500168 /* bit vectors (one bit per port) */
169 unsigned long bus_suspended; /* which ports were
170 already suspended at the start of a bus suspend */
171 unsigned long companion_ports; /* which ports are
172 dedicated to the companion controller */
Alan Stern383975d2007-05-04 11:52:40 -0400173 unsigned long owned_ports; /* which ports are
174 owned by the companion during a bus suspend */
Alan Sternd1f114d2008-05-20 16:58:58 -0400175 unsigned long port_c_suspend; /* which ports have
176 the change-suspend feature turned on */
Alan Sterneafe5b92008-10-06 11:25:53 -0400177 unsigned long suspended_ports; /* which ports are
178 suspended */
Alan Sterna448e4d2012-04-03 15:24:30 -0400179 unsigned long resuming_ports; /* which ports have
180 started to resume */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
182 /* per-HC memory pools (could be per-bus, but ...) */
183 struct dma_pool *qh_pool; /* qh per active urb */
184 struct dma_pool *qtd_pool; /* one or more per qh */
185 struct dma_pool *itd_pool; /* itd per iso urb */
186 struct dma_pool *sitd_pool; /* sitd per split iso urb */
187
Alan Stern68335e82009-05-22 17:02:33 -0400188 unsigned random_frame;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 unsigned long next_statechange;
Oliver Neukumee4ecb82009-11-27 15:17:59 +0100190 ktime_t last_periodic_enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 u32 command;
192
Kumar Gala8cd42e92006-01-20 13:57:52 -0800193 /* SILICON QUIRKS */
David Brownellf8aeb3b2006-01-20 13:55:14 -0800194 unsigned no_selective_suspend:1;
Kumar Gala8cd42e92006-01-20 13:57:52 -0800195 unsigned has_fsl_port_bug:1; /* FreeScale */
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100196 unsigned big_endian_mmio:1;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700197 unsigned big_endian_desc:1;
Jan Anderssonc4301312011-05-03 20:11:57 +0200198 unsigned big_endian_capbase:1;
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100199 unsigned has_amcc_usb23:1;
Alek Du403dbd32009-07-13 17:30:41 +0800200 unsigned need_io_watchdog:1;
Andiry Xuad935622011-03-01 14:57:05 +0800201 unsigned amd_pll_fix:1;
Andiry Xu3d091a62010-11-08 17:58:35 +0800202 unsigned use_dummy_qh:1; /* AMD Frame List table quirk*/
Gabor Juhos2f7ac6c2011-04-13 10:54:23 +0200203 unsigned has_synopsys_hc_bug:1; /* Synopsys HC */
Alan Stern68aa95d2011-10-12 10:39:14 -0400204 unsigned frame_index_bug:1; /* MosChip (AKA NetMos) */
Christian Engelmayere6604a72013-04-03 12:18:51 +0200205 unsigned need_oc_pp_cycle:1; /* MPC834X port power */
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100206
207 /* required for usb32 quirk */
208 #define OHCI_CTRL_HCFS (3 << 6)
209 #define OHCI_USB_OPER (2 << 6)
210 #define OHCI_USB_SUSPEND (3 << 6)
211
212 #define OHCI_HCCTRL_OFFSET 0x4
213 #define OHCI_HCCTRL_LEN 0x4
214 __hc32 *ohci_hcctrl_reg;
Alek Du331ac6b2009-07-13 12:41:20 +0800215 unsigned has_hostpc:1;
Tuomas Tynkkynen2cdcec42013-08-12 16:06:49 +0300216 unsigned has_tdi_phy_lpm:1;
Alek Du5a9cdf32010-06-04 15:47:56 +0800217 unsigned has_ppcd:1; /* support per-port change bits */
David Brownellf8aeb3b2006-01-20 13:55:14 -0800218 u8 sbrn; /* packed release number */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 /* irq statistics */
221#ifdef EHCI_STATS
222 struct ehci_stats stats;
223# define COUNT(x) do { (x)++; } while (0)
224#else
225# define COUNT(x) do {} while (0)
226#endif
Tony Jones694cc202007-09-11 14:07:31 -0700227
228 /* debug files */
Xenia Ragiadakou1512c912013-08-29 11:45:13 +0300229#if defined(DEBUG) || defined(CONFIG_DYNAMIC_DEBUG)
Tony Jones694cc202007-09-11 14:07:31 -0700230 struct dentry *debug_dir;
Tony Jones694cc202007-09-11 14:07:31 -0700231#endif
Alan Stern9debc172013-01-22 12:00:26 -0500232
233 /* platform-specific data -- must come last */
234 unsigned long priv[0] __aligned(sizeof(s64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235};
236
David Brownell53bd6a62006-08-30 14:50:06 -0700237/* convert between an HCD pointer and the corresponding EHCI_HCD */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
239{
240 return (struct ehci_hcd *) (hcd->hcd_priv);
241}
242static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
243{
244 return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
245}
246
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247/*-------------------------------------------------------------------------*/
248
Yinghai Lu0af36732008-07-24 17:27:57 -0700249#include <linux/usb/ehci_def.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250
251/*-------------------------------------------------------------------------*/
252
Stefan Roese6dbd6822007-05-01 09:29:37 -0700253#define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254
255/*
256 * EHCI Specification 0.95 Section 3.5
David Brownell53bd6a62006-08-30 14:50:06 -0700257 * QTD: describe data transfer components (buffer, direction, ...)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
259 *
260 * These are associated only with "QH" (Queue Head) structures,
261 * used with control, bulk, and interrupt transfers.
262 */
263struct ehci_qtd {
264 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700265 __hc32 hw_next; /* see EHCI 3.5.1 */
266 __hc32 hw_alt_next; /* see EHCI 3.5.2 */
267 __hc32 hw_token; /* see EHCI 3.5.3 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268#define QTD_TOGGLE (1 << 31) /* data toggle */
269#define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
270#define QTD_IOC (1 << 15) /* interrupt on complete */
271#define QTD_CERR(tok) (((tok)>>10) & 0x3)
272#define QTD_PID(tok) (((tok)>>8) & 0x3)
273#define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
274#define QTD_STS_HALT (1 << 6) /* halted on error */
275#define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
276#define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
277#define QTD_STS_XACT (1 << 3) /* device gave illegal response */
278#define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
279#define QTD_STS_STS (1 << 1) /* split transaction state */
280#define QTD_STS_PING (1 << 0) /* issue PING? */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700281
282#define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
283#define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
284#define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
285
286 __hc32 hw_buf [5]; /* see EHCI 3.5.4 */
287 __hc32 hw_buf_hi [5]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
289 /* the rest is HCD-private */
290 dma_addr_t qtd_dma; /* qtd address */
291 struct list_head qtd_list; /* sw qtd list */
292 struct urb *urb; /* qtd's urb */
293 size_t length; /* length of buffer */
294} __attribute__ ((aligned (32)));
295
296/* mask NakCnt+T in qh->hw_alt_next */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700297#define QTD_MASK(ehci) cpu_to_hc32 (ehci, ~0x1f)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298
299#define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
300
301/*-------------------------------------------------------------------------*/
302
303/* type tag from {qh,itd,sitd,fstn}->hw_next */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700304#define Q_NEXT_TYPE(ehci,dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305
Stefan Roese6dbd6822007-05-01 09:29:37 -0700306/*
307 * Now the following defines are not converted using the
Harvey Harrison551509d2009-02-11 14:11:36 -0800308 * cpu_to_le32() macro anymore, since we have to support
Stefan Roese6dbd6822007-05-01 09:29:37 -0700309 * "dynamic" switching between be and le support, so that the driver
310 * can be used on one system with SoC EHCI controller using big-endian
311 * descriptors as well as a normal little-endian PCI EHCI controller.
312 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313/* values for that type tag */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700314#define Q_TYPE_ITD (0 << 1)
315#define Q_TYPE_QH (1 << 1)
316#define Q_TYPE_SITD (2 << 1)
317#define Q_TYPE_FSTN (3 << 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318
319/* next async queue entry, or pointer to interrupt/periodic QH */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700320#define QH_NEXT(ehci,dma) (cpu_to_hc32(ehci, (((u32)dma)&~0x01f)|Q_TYPE_QH))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
322/* for periodic/async schedules and qtd lists, mark end of list */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700323#define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324
325/*
326 * Entries in periodic shadow table are pointers to one of four kinds
327 * of data structure. That's dictated by the hardware; a type tag is
328 * encoded in the low bits of the hardware's periodic schedule. Use
329 * Q_NEXT_TYPE to get the tag.
330 *
331 * For entries in the async schedule, the type tag always says "qh".
332 */
333union ehci_shadow {
David Brownell53bd6a62006-08-30 14:50:06 -0700334 struct ehci_qh *qh; /* Q_TYPE_QH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 struct ehci_itd *itd; /* Q_TYPE_ITD */
336 struct ehci_sitd *sitd; /* Q_TYPE_SITD */
337 struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700338 __hc32 *hw_next; /* (all types) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 void *ptr;
340};
341
342/*-------------------------------------------------------------------------*/
343
344/*
345 * EHCI Specification 0.95 Section 3.6
346 * QH: describes control/bulk/interrupt endpoints
347 * See Fig 3-7 "Queue Head Structure Layout".
348 *
349 * These appear in both the async and (for interrupt) periodic schedules.
350 */
351
Alek Du3807e262009-07-14 07:23:29 +0800352/* first part defined by EHCI spec */
353struct ehci_qh_hw {
Stefan Roese6dbd6822007-05-01 09:29:37 -0700354 __hc32 hw_next; /* see EHCI 3.6.1 */
355 __hc32 hw_info1; /* see EHCI 3.6.2 */
Alan Stern4c53de72012-07-11 11:21:32 -0400356#define QH_CONTROL_EP (1 << 27) /* FS/LS control endpoint */
357#define QH_HEAD (1 << 15) /* Head of async reclamation list */
358#define QH_TOGGLE_CTL (1 << 14) /* Data toggle control */
359#define QH_HIGH_SPEED (2 << 12) /* Endpoint speed */
360#define QH_LOW_SPEED (1 << 12)
361#define QH_FULL_SPEED (0 << 12)
362#define QH_INACTIVATE (1 << 7) /* Inactivate on next transaction */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700363 __hc32 hw_info2; /* see EHCI 3.6.2 */
David Brownell7dedacf2005-08-04 18:06:41 -0700364#define QH_SMASK 0x000000ff
365#define QH_CMASK 0x0000ff00
366#define QH_HUBADDR 0x007f0000
367#define QH_HUBPORT 0x3f800000
368#define QH_MULT 0xc0000000
Stefan Roese6dbd6822007-05-01 09:29:37 -0700369 __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
David Brownell53bd6a62006-08-30 14:50:06 -0700370
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 /* qtd overlay (hardware parts of a struct ehci_qtd) */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700372 __hc32 hw_qtd_next;
373 __hc32 hw_alt_next;
374 __hc32 hw_token;
375 __hc32 hw_buf [5];
376 __hc32 hw_buf_hi [5];
Alek Du3807e262009-07-14 07:23:29 +0800377} __attribute__ ((aligned(32)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378
Alek Du3807e262009-07-14 07:23:29 +0800379struct ehci_qh {
Alan Stern8c5bf7b2012-07-11 11:22:39 -0400380 struct ehci_qh_hw *hw; /* Must come first */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 /* the rest is HCD-private */
382 dma_addr_t qh_dma; /* address of qh */
383 union ehci_shadow qh_next; /* ptr to qh; or periodic */
384 struct list_head qtd_list; /* sw qtd list */
Alan Stern569b3942012-07-11 11:23:00 -0400385 struct list_head intr_node; /* list of intr QHs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 struct ehci_qtd *dummy;
Alan Stern6e018752013-03-22 13:31:45 -0400387 struct list_head unlink_node;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388
Alan Sterndf202252012-07-11 11:22:26 -0400389 unsigned unlink_cycle;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
391 u8 qh_state;
392#define QH_STATE_LINKED 1 /* HC sees this */
393#define QH_STATE_UNLINK 2 /* HC may still see this */
394#define QH_STATE_IDLE 3 /* HC doesn't see this */
Alan Stern99ac5b12012-07-11 11:21:38 -0400395#define QH_STATE_UNLINK_WAIT 4 /* LINKED and on unlink q */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396#define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
397
Alan Sterna2c27062009-02-10 10:16:58 -0500398 u8 xacterrs; /* XactErr retry counter */
399#define QH_XACTERR_MAX 32 /* XactErr retry limit */
400
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 /* periodic schedule info */
402 u8 usecs; /* intr bandwidth */
403 u8 gap_uf; /* uframes split/csplit gap */
404 u8 c_usecs; /* ... split completion bw */
david-b@pacbell.netd0384202005-08-13 18:44:58 -0700405 u16 tt_usecs; /* tt downstream bandwidth */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 unsigned short period; /* polling interval */
407 unsigned short start; /* where polling starts */
408#define NO_FRAME ((unsigned short)~0) /* pick new start */
Alan Stern914b7012009-06-29 10:47:30 -0400409
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 struct usb_device *dev; /* access to TT */
Alan Sterne04f5f72011-07-19 14:01:23 -0400411 unsigned is_out:1; /* bulk or intr OUT */
Alan Stern914b7012009-06-29 10:47:30 -0400412 unsigned clearing_tt:1; /* Clear-TT-Buf in progress */
Alan Stern7bc782d2013-03-22 13:31:11 -0400413 unsigned dequeue_during_giveback:1;
414 unsigned exception:1; /* got a fault, or an unlink
415 was requested */
Alek Du3807e262009-07-14 07:23:29 +0800416};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417
418/*-------------------------------------------------------------------------*/
419
420/* description of one iso transaction (up to 3 KB data if highspeed) */
421struct ehci_iso_packet {
422 /* These will be copied to iTD when scheduling */
423 u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700424 __hc32 transaction; /* itd->hw_transaction[i] |= */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 u8 cross; /* buf crosses pages */
426 /* for full speed OUT splits */
427 u32 buf1;
428};
429
430/* temporary schedule data for packets from iso urbs (both speeds)
431 * each packet is one logical usb transaction to the device (not TT),
432 * beginning at stream->next_uframe
433 */
434struct ehci_iso_sched {
435 struct list_head td_list;
436 unsigned span;
Alan Stern46c73d12013-09-03 13:59:03 -0400437 unsigned first_packet;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 struct ehci_iso_packet packet [0];
439};
440
441/*
442 * ehci_iso_stream - groups all (s)itds for this endpoint.
443 * acts like a qh would, if EHCI had them for ISO.
444 */
445struct ehci_iso_stream {
Clemens Ladisch1082f572010-03-01 17:18:56 +0100446 /* first field matches ehci_hq, but is NULL */
447 struct ehci_qh_hw *hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 u8 bEndpointAddress;
450 u8 highspeed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 struct list_head td_list; /* queued itds/sitds */
452 struct list_head free_list; /* list of unused itds/sitds */
453 struct usb_device *udev;
David Brownell53bd6a62006-08-30 14:50:06 -0700454 struct usb_host_endpoint *ep;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455
456 /* output of (re)scheduling */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 int next_uframe;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700458 __hc32 splits;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459
460 /* the rest is derived from the endpoint descriptor,
461 * trusting urb->interval == f(epdesc->bInterval) and
462 * including the extra info for hw_bufp[0..2]
463 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 u8 usecs, c_usecs;
David Brownellc06d4dc2008-01-24 12:30:34 -0800465 u16 interval;
david-b@pacbell.netd0384202005-08-13 18:44:58 -0700466 u16 tt_usecs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 u16 maxp;
468 u16 raw_mask;
469 unsigned bandwidth;
470
471 /* This is used to initialize iTD's hw_bufp fields */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700472 __hc32 buf0;
473 __hc32 buf1;
474 __hc32 buf2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475
476 /* this is used to initialize sITD's tt info */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700477 __hc32 address;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478};
479
480/*-------------------------------------------------------------------------*/
481
482/*
483 * EHCI Specification 0.95 Section 3.3
484 * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
485 *
486 * Schedule records for high speed iso xfers
487 */
488struct ehci_itd {
489 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700490 __hc32 hw_next; /* see EHCI 3.3.1 */
491 __hc32 hw_transaction [8]; /* see EHCI 3.3.2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492#define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
493#define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
494#define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
495#define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
496#define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
497#define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
498
Stefan Roese6dbd6822007-05-01 09:29:37 -0700499#define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500
Stefan Roese6dbd6822007-05-01 09:29:37 -0700501 __hc32 hw_bufp [7]; /* see EHCI 3.3.3 */
502 __hc32 hw_bufp_hi [7]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503
504 /* the rest is HCD-private */
505 dma_addr_t itd_dma; /* for this itd */
506 union ehci_shadow itd_next; /* ptr to periodic q entry */
507
508 struct urb *urb;
509 struct ehci_iso_stream *stream; /* endpoint's queue */
510 struct list_head itd_list; /* list of stream's itds */
511
512 /* any/all hw_transactions here may be used by that urb */
513 unsigned frame; /* where scheduled */
514 unsigned pg;
515 unsigned index[8]; /* in urb->iso_frame_desc */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516} __attribute__ ((aligned (32)));
517
518/*-------------------------------------------------------------------------*/
519
520/*
David Brownell53bd6a62006-08-30 14:50:06 -0700521 * EHCI Specification 0.95 Section 3.4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 * siTD, aka split-transaction isochronous Transfer Descriptor
523 * ... describe full speed iso xfers through TT in hubs
524 * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
525 */
526struct ehci_sitd {
527 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700528 __hc32 hw_next;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529/* uses bit field macros above - see EHCI 0.95 Table 3-8 */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700530 __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
531 __hc32 hw_uframe; /* EHCI table 3-10 */
532 __hc32 hw_results; /* EHCI table 3-11 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533#define SITD_IOC (1 << 31) /* interrupt on completion */
534#define SITD_PAGE (1 << 30) /* buffer 0/1 */
535#define SITD_LENGTH(x) (0x3ff & ((x)>>16))
536#define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
537#define SITD_STS_ERR (1 << 6) /* error from TT */
538#define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
539#define SITD_STS_BABBLE (1 << 4) /* device was babbling */
540#define SITD_STS_XACT (1 << 3) /* illegal IN response */
541#define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
542#define SITD_STS_STS (1 << 1) /* split transaction state */
543
Stefan Roese6dbd6822007-05-01 09:29:37 -0700544#define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545
Stefan Roese6dbd6822007-05-01 09:29:37 -0700546 __hc32 hw_buf [2]; /* EHCI table 3-12 */
547 __hc32 hw_backpointer; /* EHCI table 3-13 */
548 __hc32 hw_buf_hi [2]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549
550 /* the rest is HCD-private */
551 dma_addr_t sitd_dma;
552 union ehci_shadow sitd_next; /* ptr to periodic q entry */
553
554 struct urb *urb;
555 struct ehci_iso_stream *stream; /* endpoint's queue */
556 struct list_head sitd_list; /* list of stream's sitds */
557 unsigned frame;
558 unsigned index;
559} __attribute__ ((aligned (32)));
560
561/*-------------------------------------------------------------------------*/
562
563/*
564 * EHCI Specification 0.96 Section 3.7
565 * Periodic Frame Span Traversal Node (FSTN)
566 *
567 * Manages split interrupt transactions (using TT) that span frame boundaries
568 * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
569 * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
570 * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
571 */
572struct ehci_fstn {
Stefan Roese6dbd6822007-05-01 09:29:37 -0700573 __hc32 hw_next; /* any periodic q entry */
574 __hc32 hw_prev; /* qh or EHCI_LIST_END */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575
576 /* the rest is HCD-private */
577 dma_addr_t fstn_dma;
578 union ehci_shadow fstn_next; /* ptr to periodic q entry */
579} __attribute__ ((aligned (32)));
580
581/*-------------------------------------------------------------------------*/
582
Alan Stern16032c42010-05-12 18:21:35 -0400583/* Prepare the PORTSC wakeup flags during controller suspend/resume */
584
Alan Stern41472002010-06-25 14:02:14 -0400585#define ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup) \
586 ehci_adjust_port_wakeup_flags(ehci, true, do_wakeup);
Alan Stern16032c42010-05-12 18:21:35 -0400587
Alan Stern41472002010-06-25 14:02:14 -0400588#define ehci_prepare_ports_for_controller_resume(ehci) \
589 ehci_adjust_port_wakeup_flags(ehci, false, false);
Alan Stern16032c42010-05-12 18:21:35 -0400590
591/*-------------------------------------------------------------------------*/
592
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593#ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
594
595/*
596 * Some EHCI controllers have a Transaction Translator built into the
597 * root hub. This is a non-standard feature. Each controller will need
598 * to add code to the following inline functions, and call them as
599 * needed (mostly in root hub code).
600 */
601
Alan Sterna8e51772008-05-20 16:58:11 -0400602#define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603
604/* Returns the speed of a device attached to a port on the root hub. */
605static inline unsigned int
606ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
607{
608 if (ehci_is_TDI(ehci)) {
Alek Du331ac6b2009-07-13 12:41:20 +0800609 switch ((portsc >> (ehci->has_hostpc ? 25 : 26)) & 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610 case 0:
611 return 0;
612 case 1:
Alan Stern288ead42010-03-04 11:32:30 -0500613 return USB_PORT_STAT_LOW_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614 case 2:
615 default:
Alan Stern288ead42010-03-04 11:32:30 -0500616 return USB_PORT_STAT_HIGH_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 }
618 }
Alan Stern288ead42010-03-04 11:32:30 -0500619 return USB_PORT_STAT_HIGH_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620}
621
622#else
623
624#define ehci_is_TDI(e) (0)
625
Alan Stern288ead42010-03-04 11:32:30 -0500626#define ehci_port_speed(ehci, portsc) USB_PORT_STAT_HIGH_SPEED
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627#endif
628
629/*-------------------------------------------------------------------------*/
630
Kumar Gala8cd42e92006-01-20 13:57:52 -0800631#ifdef CONFIG_PPC_83xx
632/* Some Freescale processors have an erratum in which the TT
633 * port number in the queue head was 0..N-1 instead of 1..N.
634 */
635#define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
636#else
637#define ehci_has_fsl_portno_bug(e) (0)
638#endif
639
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100640/*
641 * While most USB host controllers implement their registers in
642 * little-endian format, a minority (celleb companion chip) implement
643 * them in big endian format.
644 *
645 * This attempts to support either format at compile time without a
646 * runtime penalty, or both formats with the additional overhead
647 * of checking a flag bit.
Jan Anderssonc4301312011-05-03 20:11:57 +0200648 *
649 * ehci_big_endian_capbase is a special quirk for controllers that
650 * implement the HC capability registers as separate registers and not
651 * as fields of a 32-bit register.
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100652 */
653
654#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
655#define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
Jan Anderssonc4301312011-05-03 20:11:57 +0200656#define ehci_big_endian_capbase(e) ((e)->big_endian_capbase)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100657#else
658#define ehci_big_endian_mmio(e) 0
Jan Anderssonc4301312011-05-03 20:11:57 +0200659#define ehci_big_endian_capbase(e) 0
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100660#endif
661
Stefan Roese6dbd6822007-05-01 09:29:37 -0700662/*
663 * Big-endian read/write functions are arch-specific.
664 * Other arches can be added if/when they're needed.
Stefan Roese6dbd6822007-05-01 09:29:37 -0700665 */
Vladimir Barinov91bc4d32007-12-30 15:21:11 -0800666#if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX)
667#define readl_be(addr) __raw_readl((__force unsigned *)addr)
668#define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr)
669#endif
670
Stefan Roese6dbd6822007-05-01 09:29:37 -0700671static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
672 __u32 __iomem * regs)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100673{
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100674#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100675 return ehci_big_endian_mmio(ehci) ?
Al Viro68f50e52007-02-09 16:40:00 +0000676 readl_be(regs) :
677 readl(regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100678#else
Al Viro68f50e52007-02-09 16:40:00 +0000679 return readl(regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100680#endif
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100681}
682
Stefan Roese6dbd6822007-05-01 09:29:37 -0700683static inline void ehci_writel(const struct ehci_hcd *ehci,
684 const unsigned int val, __u32 __iomem *regs)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100685{
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100686#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100687 ehci_big_endian_mmio(ehci) ?
Al Viro68f50e52007-02-09 16:40:00 +0000688 writel_be(val, regs) :
689 writel(val, regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100690#else
Al Viro68f50e52007-02-09 16:40:00 +0000691 writel(val, regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100692#endif
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100693}
Kumar Gala8cd42e92006-01-20 13:57:52 -0800694
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100695/*
696 * On certain ppc-44x SoC there is a HW issue, that could only worked around with
697 * explicit suspend/operate of OHCI. This function hereby makes sense only on that arch.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300698 * Other common bits are dependent on has_amcc_usb23 quirk flag.
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100699 */
700#ifdef CONFIG_44x
701static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
702{
703 u32 hc_control;
704
705 hc_control = (readl_be(ehci->ohci_hcctrl_reg) & ~OHCI_CTRL_HCFS);
706 if (operational)
707 hc_control |= OHCI_USB_OPER;
708 else
709 hc_control |= OHCI_USB_SUSPEND;
710
711 writel_be(hc_control, ehci->ohci_hcctrl_reg);
712 (void) readl_be(ehci->ohci_hcctrl_reg);
713}
714#else
715static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
716{ }
717#endif
718
Kumar Gala8cd42e92006-01-20 13:57:52 -0800719/*-------------------------------------------------------------------------*/
720
Stefan Roese6dbd6822007-05-01 09:29:37 -0700721/*
722 * The AMCC 440EPx not only implements its EHCI registers in big-endian
723 * format, but also its DMA data structures (descriptors).
724 *
725 * EHCI controllers accessed through PCI work normally (little-endian
726 * everywhere), so we won't bother supporting a BE-only mode for now.
727 */
728#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
729#define ehci_big_endian_desc(e) ((e)->big_endian_desc)
730
731/* cpu to ehci */
732static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
733{
734 return ehci_big_endian_desc(ehci)
735 ? (__force __hc32)cpu_to_be32(x)
736 : (__force __hc32)cpu_to_le32(x);
737}
738
739/* ehci to cpu */
740static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
741{
742 return ehci_big_endian_desc(ehci)
743 ? be32_to_cpu((__force __be32)x)
744 : le32_to_cpu((__force __le32)x);
745}
746
747static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
748{
749 return ehci_big_endian_desc(ehci)
750 ? be32_to_cpup((__force __be32 *)x)
751 : le32_to_cpup((__force __le32 *)x);
752}
753
754#else
755
756/* cpu to ehci */
757static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
758{
759 return cpu_to_le32(x);
760}
761
762/* ehci to cpu */
763static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
764{
765 return le32_to_cpu(x);
766}
767
768static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
769{
770 return le32_to_cpup(x);
771}
772
773#endif
774
775/*-------------------------------------------------------------------------*/
776
Alan Sternd6064ac2012-10-10 15:07:30 -0400777#define ehci_dbg(ehci, fmt, args...) \
778 dev_dbg(ehci_to_hcd(ehci)->self.controller , fmt , ## args)
779#define ehci_err(ehci, fmt, args...) \
780 dev_err(ehci_to_hcd(ehci)->self.controller , fmt , ## args)
781#define ehci_info(ehci, fmt, args...) \
782 dev_info(ehci_to_hcd(ehci)->self.controller , fmt , ## args)
783#define ehci_warn(ehci, fmt, args...) \
784 dev_warn(ehci_to_hcd(ehci)->self.controller , fmt , ## args)
785
Alan Sternd6064ac2012-10-10 15:07:30 -0400786
Xenia Ragiadakou1512c912013-08-29 11:45:13 +0300787#if !defined(DEBUG) && !defined(CONFIG_DYNAMIC_DEBUG)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788#define STUB_DEBUG_FILES
Xenia Ragiadakou1512c912013-08-29 11:45:13 +0300789#endif /* !DEBUG && !CONFIG_DYNAMIC_DEBUG */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790
791/*-------------------------------------------------------------------------*/
792
Alan Stern3e023202012-11-01 11:12:58 -0400793/* Declarations of things exported for use by ehci platform drivers */
794
795struct ehci_driver_overrides {
Alan Stern3e023202012-11-01 11:12:58 -0400796 size_t extra_priv_size;
797 int (*reset)(struct usb_hcd *hcd);
798};
799
800extern void ehci_init_driver(struct hc_driver *drv,
801 const struct ehci_driver_overrides *over);
802extern int ehci_setup(struct usb_hcd *hcd);
Manjunath Goudar2f3a6b82013-06-13 11:24:09 -0600803extern int ehci_handshake(struct ehci_hcd *ehci, void __iomem *ptr,
804 u32 mask, u32 done, int usec);
Alan Stern3e023202012-11-01 11:12:58 -0400805
806#ifdef CONFIG_PM
807extern int ehci_suspend(struct usb_hcd *hcd, bool do_wakeup);
808extern int ehci_resume(struct usb_hcd *hcd, bool hibernated);
809#endif /* CONFIG_PM */
810
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811#endif /* __LINUX_EHCI_HCD_H */