blob: bc5536f00b6cd4cc148f65b2c6131d7e627544eb [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
Jack Morgenstein51a379d2008-07-25 10:32:52 -07003 * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
Roland Dreier225c7b12007-05-08 18:00:38 -07004 *
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the
9 * OpenIB.org BSD license below:
10 *
11 * Redistribution and use in source and binary forms, with or
12 * without modification, are permitted provided that the following
13 * conditions are met:
14 *
15 * - Redistributions of source code must retain the above
16 * copyright notice, this list of conditions and the following
17 * disclaimer.
18 *
19 * - Redistributions in binary form must reproduce the above
20 * copyright notice, this list of conditions and the following
21 * disclaimer in the documentation and/or other materials
22 * provided with the distribution.
23 *
24 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31 * SOFTWARE.
32 */
33
Jack Morgensteinea54b102008-01-28 10:40:59 +020034#include <linux/log2.h>
Moni Shoua1049f132016-01-14 17:47:38 +020035#include <linux/etherdevice.h>
Moni Shoua3ef967a2016-01-14 17:50:41 +020036#include <net/ip.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Eli Cohenfa417f72010-10-24 21:08:52 -070038#include <linux/netdevice.h>
Wengang Wang0ef2f052015-10-08 13:27:04 +080039#include <linux/vmalloc.h>
Jack Morgensteinea54b102008-01-28 10:40:59 +020040
Roland Dreier225c7b12007-05-08 18:00:38 -070041#include <rdma/ib_cache.h>
42#include <rdma/ib_pack.h>
Eli Cohen4c3eb3c2010-08-26 17:19:22 +030043#include <rdma/ib_addr.h>
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +000044#include <rdma/ib_mad.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070045
Moni Shoua2f484852015-02-03 16:48:36 +020046#include <linux/mlx4/driver.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070047#include <linux/mlx4/qp.h>
48
49#include "mlx4_ib.h"
50#include "user.h"
51
Yishai Hadas35f05da2015-02-08 11:49:34 +020052static void mlx4_ib_lock_cqs(struct mlx4_ib_cq *send_cq,
53 struct mlx4_ib_cq *recv_cq);
54static void mlx4_ib_unlock_cqs(struct mlx4_ib_cq *send_cq,
55 struct mlx4_ib_cq *recv_cq);
56
Roland Dreier225c7b12007-05-08 18:00:38 -070057enum {
58 MLX4_IB_ACK_REQ_FREQ = 8,
59};
60
61enum {
62 MLX4_IB_DEFAULT_SCHED_QUEUE = 0x83,
Eli Cohenfa417f72010-10-24 21:08:52 -070063 MLX4_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
64 MLX4_IB_LINK_TYPE_IB = 0,
65 MLX4_IB_LINK_TYPE_ETH = 1
Roland Dreier225c7b12007-05-08 18:00:38 -070066};
67
68enum {
69 /*
Eli Cohenfa417f72010-10-24 21:08:52 -070070 * Largest possible UD header: send with GRH and immediate
Eli Cohen4c3eb3c2010-08-26 17:19:22 +030071 * data plus 18 bytes for an Ethernet header with VLAN/802.1Q
72 * tag. (LRH would only use 8 bytes, so Ethernet is the
73 * biggest case)
Roland Dreier225c7b12007-05-08 18:00:38 -070074 */
Eli Cohen4c3eb3c2010-08-26 17:19:22 +030075 MLX4_IB_UD_HEADER_SIZE = 82,
Eli Cohen417608c2009-11-12 11:19:44 -080076 MLX4_IB_LSO_HEADER_SPARE = 128,
Roland Dreier225c7b12007-05-08 18:00:38 -070077};
78
Eli Cohenfa417f72010-10-24 21:08:52 -070079enum {
80 MLX4_IB_IBOE_ETHERTYPE = 0x8915
81};
82
Roland Dreier225c7b12007-05-08 18:00:38 -070083struct mlx4_ib_sqp {
84 struct mlx4_ib_qp qp;
85 int pkey_index;
86 u32 qkey;
87 u32 send_psn;
88 struct ib_ud_header ud_header;
89 u8 header_buf[MLX4_IB_UD_HEADER_SIZE];
Moni Shouae1b866c2016-01-14 17:50:42 +020090 struct ib_qp *roce_v2_gsi;
Roland Dreier225c7b12007-05-08 18:00:38 -070091};
92
Jack Morgenstein83904132007-10-18 17:36:43 +020093enum {
Eli Cohen417608c2009-11-12 11:19:44 -080094 MLX4_IB_MIN_SQ_STRIDE = 6,
95 MLX4_IB_CACHE_LINE_SIZE = 64,
Jack Morgenstein83904132007-10-18 17:36:43 +020096};
97
Or Gerlitz3987a2d2012-01-17 13:39:07 +020098enum {
99 MLX4_RAW_QP_MTU = 7,
100 MLX4_RAW_QP_MSGMAX = 31,
101};
102
Moni Shoua297e0da2013-12-12 18:03:14 +0200103#ifndef ETH_ALEN
104#define ETH_ALEN 6
105#endif
Moni Shoua297e0da2013-12-12 18:03:14 +0200106
Roland Dreier225c7b12007-05-08 18:00:38 -0700107static const __be32 mlx4_ib_opcode[] = {
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300108 [IB_WR_SEND] = cpu_to_be32(MLX4_OPCODE_SEND),
109 [IB_WR_LSO] = cpu_to_be32(MLX4_OPCODE_LSO),
110 [IB_WR_SEND_WITH_IMM] = cpu_to_be32(MLX4_OPCODE_SEND_IMM),
111 [IB_WR_RDMA_WRITE] = cpu_to_be32(MLX4_OPCODE_RDMA_WRITE),
112 [IB_WR_RDMA_WRITE_WITH_IMM] = cpu_to_be32(MLX4_OPCODE_RDMA_WRITE_IMM),
113 [IB_WR_RDMA_READ] = cpu_to_be32(MLX4_OPCODE_RDMA_READ),
114 [IB_WR_ATOMIC_CMP_AND_SWP] = cpu_to_be32(MLX4_OPCODE_ATOMIC_CS),
115 [IB_WR_ATOMIC_FETCH_AND_ADD] = cpu_to_be32(MLX4_OPCODE_ATOMIC_FA),
116 [IB_WR_SEND_WITH_INV] = cpu_to_be32(MLX4_OPCODE_SEND_INVAL),
117 [IB_WR_LOCAL_INV] = cpu_to_be32(MLX4_OPCODE_LOCAL_INVAL),
Sagi Grimberg1b2cd0f2015-10-13 19:11:27 +0300118 [IB_WR_REG_MR] = cpu_to_be32(MLX4_OPCODE_FMR),
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300119 [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = cpu_to_be32(MLX4_OPCODE_MASKED_ATOMIC_CS),
120 [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = cpu_to_be32(MLX4_OPCODE_MASKED_ATOMIC_FA),
Roland Dreier225c7b12007-05-08 18:00:38 -0700121};
122
123static struct mlx4_ib_sqp *to_msqp(struct mlx4_ib_qp *mqp)
124{
125 return container_of(mqp, struct mlx4_ib_sqp, qp);
126}
127
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000128static int is_tunnel_qp(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
Roland Dreier225c7b12007-05-08 18:00:38 -0700129{
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000130 if (!mlx4_is_master(dev->dev))
131 return 0;
132
Jack Morgenstein47605df2012-08-03 08:40:57 +0000133 return qp->mqp.qpn >= dev->dev->phys_caps.base_tunnel_sqpn &&
134 qp->mqp.qpn < dev->dev->phys_caps.base_tunnel_sqpn +
135 8 * MLX4_MFUNC_MAX;
Roland Dreier225c7b12007-05-08 18:00:38 -0700136}
137
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000138static int is_sqp(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
139{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000140 int proxy_sqp = 0;
141 int real_sqp = 0;
142 int i;
143 /* PPF or Native -- real SQP */
144 real_sqp = ((mlx4_is_master(dev->dev) || !mlx4_is_mfunc(dev->dev)) &&
145 qp->mqp.qpn >= dev->dev->phys_caps.base_sqpn &&
146 qp->mqp.qpn <= dev->dev->phys_caps.base_sqpn + 3);
147 if (real_sqp)
148 return 1;
149 /* VF or PF -- proxy SQP */
150 if (mlx4_is_mfunc(dev->dev)) {
151 for (i = 0; i < dev->dev->caps.num_ports; i++) {
152 if (qp->mqp.qpn == dev->dev->caps.qp0_proxy[i] ||
153 qp->mqp.qpn == dev->dev->caps.qp1_proxy[i]) {
154 proxy_sqp = 1;
155 break;
156 }
157 }
158 }
Moni Shouae1b866c2016-01-14 17:50:42 +0200159 if (proxy_sqp)
160 return 1;
161
162 return !!(qp->flags & MLX4_IB_ROCE_V2_GSI_QP);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000163}
164
165/* used for INIT/CLOSE port logic */
Roland Dreier225c7b12007-05-08 18:00:38 -0700166static int is_qp0(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
167{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000168 int proxy_qp0 = 0;
169 int real_qp0 = 0;
170 int i;
171 /* PPF or Native -- real QP0 */
172 real_qp0 = ((mlx4_is_master(dev->dev) || !mlx4_is_mfunc(dev->dev)) &&
173 qp->mqp.qpn >= dev->dev->phys_caps.base_sqpn &&
174 qp->mqp.qpn <= dev->dev->phys_caps.base_sqpn + 1);
175 if (real_qp0)
176 return 1;
177 /* VF or PF -- proxy QP0 */
178 if (mlx4_is_mfunc(dev->dev)) {
179 for (i = 0; i < dev->dev->caps.num_ports; i++) {
180 if (qp->mqp.qpn == dev->dev->caps.qp0_proxy[i]) {
181 proxy_qp0 = 1;
182 break;
183 }
184 }
185 }
186 return proxy_qp0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700187}
188
189static void *get_wqe(struct mlx4_ib_qp *qp, int offset)
190{
Roland Dreier1c69fc22008-02-06 21:07:54 -0800191 return mlx4_buf_offset(&qp->buf, offset);
Roland Dreier225c7b12007-05-08 18:00:38 -0700192}
193
194static void *get_recv_wqe(struct mlx4_ib_qp *qp, int n)
195{
196 return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
197}
198
199static void *get_send_wqe(struct mlx4_ib_qp *qp, int n)
200{
201 return get_wqe(qp, qp->sq.offset + (n << qp->sq.wqe_shift));
202}
203
Roland Dreier0e6e7412007-06-18 08:13:48 -0700204/*
205 * Stamp a SQ WQE so that it is invalid if prefetched by marking the
Jack Morgensteinea54b102008-01-28 10:40:59 +0200206 * first four bytes of every 64 byte chunk with
207 * 0x7FFFFFF | (invalid_ownership_value << 31).
208 *
209 * When the max work request size is less than or equal to the WQE
210 * basic block size, as an optimization, we can stamp all WQEs with
211 * 0xffffffff, and skip the very first chunk of each WQE.
Roland Dreier0e6e7412007-06-18 08:13:48 -0700212 */
Jack Morgensteinea54b102008-01-28 10:40:59 +0200213static void stamp_send_wqe(struct mlx4_ib_qp *qp, int n, int size)
Roland Dreier0e6e7412007-06-18 08:13:48 -0700214{
Roland Dreierd2ae16d2008-04-16 21:01:07 -0700215 __be32 *wqe;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700216 int i;
Jack Morgensteinea54b102008-01-28 10:40:59 +0200217 int s;
218 int ind;
219 void *buf;
220 __be32 stamp;
Eli Cohen9670e552008-07-14 23:48:44 -0700221 struct mlx4_wqe_ctrl_seg *ctrl;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700222
Jack Morgensteinea54b102008-01-28 10:40:59 +0200223 if (qp->sq_max_wqes_per_wr > 1) {
Eli Cohen9670e552008-07-14 23:48:44 -0700224 s = roundup(size, 1U << qp->sq.wqe_shift);
Jack Morgensteinea54b102008-01-28 10:40:59 +0200225 for (i = 0; i < s; i += 64) {
226 ind = (i >> qp->sq.wqe_shift) + n;
227 stamp = ind & qp->sq.wqe_cnt ? cpu_to_be32(0x7fffffff) :
228 cpu_to_be32(0xffffffff);
229 buf = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
230 wqe = buf + (i & ((1 << qp->sq.wqe_shift) - 1));
231 *wqe = stamp;
232 }
233 } else {
Eli Cohen9670e552008-07-14 23:48:44 -0700234 ctrl = buf = get_send_wqe(qp, n & (qp->sq.wqe_cnt - 1));
235 s = (ctrl->fence_size & 0x3f) << 4;
Jack Morgensteinea54b102008-01-28 10:40:59 +0200236 for (i = 64; i < s; i += 64) {
237 wqe = buf + i;
Roland Dreierd2ae16d2008-04-16 21:01:07 -0700238 *wqe = cpu_to_be32(0xffffffff);
Jack Morgensteinea54b102008-01-28 10:40:59 +0200239 }
240 }
241}
242
243static void post_nop_wqe(struct mlx4_ib_qp *qp, int n, int size)
244{
245 struct mlx4_wqe_ctrl_seg *ctrl;
246 struct mlx4_wqe_inline_seg *inl;
247 void *wqe;
248 int s;
249
250 ctrl = wqe = get_send_wqe(qp, n & (qp->sq.wqe_cnt - 1));
251 s = sizeof(struct mlx4_wqe_ctrl_seg);
252
253 if (qp->ibqp.qp_type == IB_QPT_UD) {
254 struct mlx4_wqe_datagram_seg *dgram = wqe + sizeof *ctrl;
255 struct mlx4_av *av = (struct mlx4_av *)dgram->av;
256 memset(dgram, 0, sizeof *dgram);
257 av->port_pd = cpu_to_be32((qp->port << 24) | to_mpd(qp->ibqp.pd)->pdn);
258 s += sizeof(struct mlx4_wqe_datagram_seg);
259 }
260
261 /* Pad the remainder of the WQE with an inline data segment. */
262 if (size > s) {
263 inl = wqe + s;
264 inl->byte_count = cpu_to_be32(1 << 31 | (size - s - sizeof *inl));
265 }
266 ctrl->srcrb_flags = 0;
267 ctrl->fence_size = size / 16;
268 /*
269 * Make sure descriptor is fully written before setting ownership bit
270 * (because HW can start executing as soon as we do).
271 */
272 wmb();
273
274 ctrl->owner_opcode = cpu_to_be32(MLX4_OPCODE_NOP | MLX4_WQE_CTRL_NEC) |
275 (n & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0);
276
277 stamp_send_wqe(qp, n + qp->sq_spare_wqes, size);
278}
279
280/* Post NOP WQE to prevent wrap-around in the middle of WR */
281static inline unsigned pad_wraparound(struct mlx4_ib_qp *qp, int ind)
282{
283 unsigned s = qp->sq.wqe_cnt - (ind & (qp->sq.wqe_cnt - 1));
284 if (unlikely(s < qp->sq_max_wqes_per_wr)) {
285 post_nop_wqe(qp, ind, s << qp->sq.wqe_shift);
286 ind += s;
287 }
288 return ind;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700289}
290
Roland Dreier225c7b12007-05-08 18:00:38 -0700291static void mlx4_ib_qp_event(struct mlx4_qp *qp, enum mlx4_event type)
292{
293 struct ib_event event;
294 struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
295
296 if (type == MLX4_EVENT_TYPE_PATH_MIG)
297 to_mibqp(qp)->port = to_mibqp(qp)->alt_port;
298
299 if (ibqp->event_handler) {
300 event.device = ibqp->device;
301 event.element.qp = ibqp;
302 switch (type) {
303 case MLX4_EVENT_TYPE_PATH_MIG:
304 event.event = IB_EVENT_PATH_MIG;
305 break;
306 case MLX4_EVENT_TYPE_COMM_EST:
307 event.event = IB_EVENT_COMM_EST;
308 break;
309 case MLX4_EVENT_TYPE_SQ_DRAINED:
310 event.event = IB_EVENT_SQ_DRAINED;
311 break;
312 case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
313 event.event = IB_EVENT_QP_LAST_WQE_REACHED;
314 break;
315 case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
316 event.event = IB_EVENT_QP_FATAL;
317 break;
318 case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
319 event.event = IB_EVENT_PATH_MIG_ERR;
320 break;
321 case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
322 event.event = IB_EVENT_QP_REQ_ERR;
323 break;
324 case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
325 event.event = IB_EVENT_QP_ACCESS_ERR;
326 break;
327 default:
Shlomo Pongratz987c8f82012-04-29 17:04:26 +0300328 pr_warn("Unexpected event type %d "
Roland Dreier225c7b12007-05-08 18:00:38 -0700329 "on QP %06x\n", type, qp->qpn);
330 return;
331 }
332
333 ibqp->event_handler(&event, ibqp->qp_context);
334 }
335}
336
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000337static int send_wqe_overhead(enum mlx4_ib_qp_type type, u32 flags)
Roland Dreier225c7b12007-05-08 18:00:38 -0700338{
339 /*
340 * UD WQEs must have a datagram segment.
341 * RC and UC WQEs might have a remote address segment.
342 * MLX WQEs need two extra inline data segments (for the UD
343 * header and space for the ICRC).
344 */
345 switch (type) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000346 case MLX4_IB_QPT_UD:
Roland Dreier225c7b12007-05-08 18:00:38 -0700347 return sizeof (struct mlx4_wqe_ctrl_seg) +
Eli Cohenb832be12008-04-16 21:09:27 -0700348 sizeof (struct mlx4_wqe_datagram_seg) +
Eli Cohen417608c2009-11-12 11:19:44 -0800349 ((flags & MLX4_IB_QP_LSO) ? MLX4_IB_LSO_HEADER_SPARE : 0);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000350 case MLX4_IB_QPT_PROXY_SMI_OWNER:
351 case MLX4_IB_QPT_PROXY_SMI:
352 case MLX4_IB_QPT_PROXY_GSI:
353 return sizeof (struct mlx4_wqe_ctrl_seg) +
354 sizeof (struct mlx4_wqe_datagram_seg) + 64;
355 case MLX4_IB_QPT_TUN_SMI_OWNER:
356 case MLX4_IB_QPT_TUN_GSI:
357 return sizeof (struct mlx4_wqe_ctrl_seg) +
358 sizeof (struct mlx4_wqe_datagram_seg);
359
360 case MLX4_IB_QPT_UC:
Roland Dreier225c7b12007-05-08 18:00:38 -0700361 return sizeof (struct mlx4_wqe_ctrl_seg) +
362 sizeof (struct mlx4_wqe_raddr_seg);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000363 case MLX4_IB_QPT_RC:
Roland Dreier225c7b12007-05-08 18:00:38 -0700364 return sizeof (struct mlx4_wqe_ctrl_seg) +
365 sizeof (struct mlx4_wqe_atomic_seg) +
366 sizeof (struct mlx4_wqe_raddr_seg);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000367 case MLX4_IB_QPT_SMI:
368 case MLX4_IB_QPT_GSI:
Roland Dreier225c7b12007-05-08 18:00:38 -0700369 return sizeof (struct mlx4_wqe_ctrl_seg) +
370 ALIGN(MLX4_IB_UD_HEADER_SIZE +
Roland Dreiere61ef242007-06-18 09:23:47 -0700371 DIV_ROUND_UP(MLX4_IB_UD_HEADER_SIZE,
372 MLX4_INLINE_ALIGN) *
Roland Dreier225c7b12007-05-08 18:00:38 -0700373 sizeof (struct mlx4_wqe_inline_seg),
374 sizeof (struct mlx4_wqe_data_seg)) +
375 ALIGN(4 +
376 sizeof (struct mlx4_wqe_inline_seg),
377 sizeof (struct mlx4_wqe_data_seg));
378 default:
379 return sizeof (struct mlx4_wqe_ctrl_seg);
380 }
381}
382
Eli Cohen24463042007-05-17 10:32:41 +0300383static int set_rq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
Sean Hefty0a1405d2011-06-02 11:32:15 -0700384 int is_user, int has_rq, struct mlx4_ib_qp *qp)
Roland Dreier225c7b12007-05-08 18:00:38 -0700385{
Eli Cohen24463042007-05-17 10:32:41 +0300386 /* Sanity check RQ size before proceeding */
Sagi Grimbergfc2d0042012-05-24 16:08:08 +0300387 if (cap->max_recv_wr > dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE ||
388 cap->max_recv_sge > min(dev->dev->caps.max_sq_sg, dev->dev->caps.max_rq_sg))
Eli Cohen24463042007-05-17 10:32:41 +0300389 return -EINVAL;
390
Sean Hefty0a1405d2011-06-02 11:32:15 -0700391 if (!has_rq) {
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700392 if (cap->max_recv_wr)
393 return -EINVAL;
Eli Cohen24463042007-05-17 10:32:41 +0300394
Roland Dreier0e6e7412007-06-18 08:13:48 -0700395 qp->rq.wqe_cnt = qp->rq.max_gs = 0;
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700396 } else {
397 /* HW requires >= 1 RQ entry with >= 1 gather entry */
398 if (is_user && (!cap->max_recv_wr || !cap->max_recv_sge))
399 return -EINVAL;
400
Roland Dreier0e6e7412007-06-18 08:13:48 -0700401 qp->rq.wqe_cnt = roundup_pow_of_two(max(1U, cap->max_recv_wr));
Roland Dreier42c059ea2007-06-12 10:52:02 -0700402 qp->rq.max_gs = roundup_pow_of_two(max(1U, cap->max_recv_sge));
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700403 qp->rq.wqe_shift = ilog2(qp->rq.max_gs * sizeof (struct mlx4_wqe_data_seg));
404 }
Eli Cohen24463042007-05-17 10:32:41 +0300405
Sagi Grimbergfc2d0042012-05-24 16:08:08 +0300406 /* leave userspace return values as they were, so as not to break ABI */
407 if (is_user) {
408 cap->max_recv_wr = qp->rq.max_post = qp->rq.wqe_cnt;
409 cap->max_recv_sge = qp->rq.max_gs;
410 } else {
411 cap->max_recv_wr = qp->rq.max_post =
412 min(dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE, qp->rq.wqe_cnt);
413 cap->max_recv_sge = min(qp->rq.max_gs,
414 min(dev->dev->caps.max_sq_sg,
415 dev->dev->caps.max_rq_sg));
416 }
Eli Cohen24463042007-05-17 10:32:41 +0300417
418 return 0;
419}
420
421static int set_kernel_sq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000422 enum mlx4_ib_qp_type type, struct mlx4_ib_qp *qp)
Eli Cohen24463042007-05-17 10:32:41 +0300423{
Jack Morgensteinea54b102008-01-28 10:40:59 +0200424 int s;
425
Eli Cohen24463042007-05-17 10:32:41 +0300426 /* Sanity check SQ size before proceeding */
Sagi Grimbergfc2d0042012-05-24 16:08:08 +0300427 if (cap->max_send_wr > (dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE) ||
428 cap->max_send_sge > min(dev->dev->caps.max_sq_sg, dev->dev->caps.max_rq_sg) ||
Eli Cohenb832be12008-04-16 21:09:27 -0700429 cap->max_inline_data + send_wqe_overhead(type, qp->flags) +
Roland Dreier225c7b12007-05-08 18:00:38 -0700430 sizeof (struct mlx4_wqe_inline_seg) > dev->dev->caps.max_sq_desc_sz)
431 return -EINVAL;
432
433 /*
434 * For MLX transport we need 2 extra S/G entries:
435 * one for the header and one for the checksum at the end
436 */
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000437 if ((type == MLX4_IB_QPT_SMI || type == MLX4_IB_QPT_GSI ||
438 type & (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER)) &&
Roland Dreier225c7b12007-05-08 18:00:38 -0700439 cap->max_send_sge + 2 > dev->dev->caps.max_sq_sg)
440 return -EINVAL;
441
Jack Morgensteinea54b102008-01-28 10:40:59 +0200442 s = max(cap->max_send_sge * sizeof (struct mlx4_wqe_data_seg),
443 cap->max_inline_data + sizeof (struct mlx4_wqe_inline_seg)) +
Eli Cohenb832be12008-04-16 21:09:27 -0700444 send_wqe_overhead(type, qp->flags);
Roland Dreier225c7b12007-05-08 18:00:38 -0700445
Roland Dreiercd155c12008-05-20 14:00:02 -0700446 if (s > dev->dev->caps.max_sq_desc_sz)
447 return -EINVAL;
448
Roland Dreier0e6e7412007-06-18 08:13:48 -0700449 /*
Jack Morgensteinea54b102008-01-28 10:40:59 +0200450 * Hermon supports shrinking WQEs, such that a single work
451 * request can include multiple units of 1 << wqe_shift. This
452 * way, work requests can differ in size, and do not have to
453 * be a power of 2 in size, saving memory and speeding up send
454 * WR posting. Unfortunately, if we do this then the
455 * wqe_index field in CQEs can't be used to look up the WR ID
456 * anymore, so we do this only if selective signaling is off.
457 *
458 * Further, on 32-bit platforms, we can't use vmap() to make
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200459 * the QP buffer virtually contiguous. Thus we have to use
Jack Morgensteinea54b102008-01-28 10:40:59 +0200460 * constant-sized WRs to make sure a WR is always fully within
461 * a single page-sized chunk.
462 *
463 * Finally, we use NOP work requests to pad the end of the
464 * work queue, to avoid wrap-around in the middle of WR. We
465 * set NEC bit to avoid getting completions with error for
466 * these NOP WRs, but since NEC is only supported starting
467 * with firmware 2.2.232, we use constant-sized WRs for older
468 * firmware.
469 *
470 * And, since MLX QPs only support SEND, we use constant-sized
471 * WRs in this case.
472 *
473 * We look for the smallest value of wqe_shift such that the
474 * resulting number of wqes does not exceed device
475 * capabilities.
476 *
477 * We set WQE size to at least 64 bytes, this way stamping
478 * invalidates each WQE.
Roland Dreier0e6e7412007-06-18 08:13:48 -0700479 */
Jack Morgensteinea54b102008-01-28 10:40:59 +0200480 if (dev->dev->caps.fw_ver >= MLX4_FW_VER_WQE_CTRL_NEC &&
481 qp->sq_signal_bits && BITS_PER_LONG == 64 &&
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000482 type != MLX4_IB_QPT_SMI && type != MLX4_IB_QPT_GSI &&
483 !(type & (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_PROXY_SMI |
484 MLX4_IB_QPT_PROXY_GSI | MLX4_IB_QPT_TUN_SMI_OWNER)))
Jack Morgensteinea54b102008-01-28 10:40:59 +0200485 qp->sq.wqe_shift = ilog2(64);
486 else
487 qp->sq.wqe_shift = ilog2(roundup_pow_of_two(s));
488
489 for (;;) {
Jack Morgensteinea54b102008-01-28 10:40:59 +0200490 qp->sq_max_wqes_per_wr = DIV_ROUND_UP(s, 1U << qp->sq.wqe_shift);
491
492 /*
493 * We need to leave 2 KB + 1 WR of headroom in the SQ to
494 * allow HW to prefetch.
495 */
496 qp->sq_spare_wqes = (2048 >> qp->sq.wqe_shift) + qp->sq_max_wqes_per_wr;
497 qp->sq.wqe_cnt = roundup_pow_of_two(cap->max_send_wr *
498 qp->sq_max_wqes_per_wr +
499 qp->sq_spare_wqes);
500
501 if (qp->sq.wqe_cnt <= dev->dev->caps.max_wqes)
502 break;
503
504 if (qp->sq_max_wqes_per_wr <= 1)
505 return -EINVAL;
506
507 ++qp->sq.wqe_shift;
508 }
509
Roland Dreiercd155c12008-05-20 14:00:02 -0700510 qp->sq.max_gs = (min(dev->dev->caps.max_sq_desc_sz,
511 (qp->sq_max_wqes_per_wr << qp->sq.wqe_shift)) -
Eli Cohenb832be12008-04-16 21:09:27 -0700512 send_wqe_overhead(type, qp->flags)) /
513 sizeof (struct mlx4_wqe_data_seg);
Roland Dreier0e6e7412007-06-18 08:13:48 -0700514
515 qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
516 (qp->sq.wqe_cnt << qp->sq.wqe_shift);
Roland Dreier225c7b12007-05-08 18:00:38 -0700517 if (qp->rq.wqe_shift > qp->sq.wqe_shift) {
518 qp->rq.offset = 0;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700519 qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
Roland Dreier225c7b12007-05-08 18:00:38 -0700520 } else {
Roland Dreier0e6e7412007-06-18 08:13:48 -0700521 qp->rq.offset = qp->sq.wqe_cnt << qp->sq.wqe_shift;
Roland Dreier225c7b12007-05-08 18:00:38 -0700522 qp->sq.offset = 0;
523 }
524
Jack Morgensteinea54b102008-01-28 10:40:59 +0200525 cap->max_send_wr = qp->sq.max_post =
526 (qp->sq.wqe_cnt - qp->sq_spare_wqes) / qp->sq_max_wqes_per_wr;
Roland Dreiercd155c12008-05-20 14:00:02 -0700527 cap->max_send_sge = min(qp->sq.max_gs,
528 min(dev->dev->caps.max_sq_sg,
529 dev->dev->caps.max_rq_sg));
Roland Dreier54e95f82007-06-18 08:13:53 -0700530 /* We don't support inline sends for kernel QPs (yet) */
531 cap->max_inline_data = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700532
533 return 0;
534}
535
Jack Morgenstein83904132007-10-18 17:36:43 +0200536static int set_user_sq_size(struct mlx4_ib_dev *dev,
537 struct mlx4_ib_qp *qp,
Eli Cohen24463042007-05-17 10:32:41 +0300538 struct mlx4_ib_create_qp *ucmd)
539{
Jack Morgenstein83904132007-10-18 17:36:43 +0200540 /* Sanity check SQ size before proceeding */
541 if ((1 << ucmd->log_sq_bb_count) > dev->dev->caps.max_wqes ||
542 ucmd->log_sq_stride >
543 ilog2(roundup_pow_of_two(dev->dev->caps.max_sq_desc_sz)) ||
544 ucmd->log_sq_stride < MLX4_IB_MIN_SQ_STRIDE)
545 return -EINVAL;
546
Roland Dreier0e6e7412007-06-18 08:13:48 -0700547 qp->sq.wqe_cnt = 1 << ucmd->log_sq_bb_count;
Eli Cohen24463042007-05-17 10:32:41 +0300548 qp->sq.wqe_shift = ucmd->log_sq_stride;
549
Roland Dreier0e6e7412007-06-18 08:13:48 -0700550 qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
551 (qp->sq.wqe_cnt << qp->sq.wqe_shift);
Eli Cohen24463042007-05-17 10:32:41 +0300552
553 return 0;
554}
555
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000556static int alloc_proxy_bufs(struct ib_device *dev, struct mlx4_ib_qp *qp)
557{
558 int i;
559
560 qp->sqp_proxy_rcv =
561 kmalloc(sizeof (struct mlx4_ib_buf) * qp->rq.wqe_cnt,
562 GFP_KERNEL);
563 if (!qp->sqp_proxy_rcv)
564 return -ENOMEM;
565 for (i = 0; i < qp->rq.wqe_cnt; i++) {
566 qp->sqp_proxy_rcv[i].addr =
567 kmalloc(sizeof (struct mlx4_ib_proxy_sqp_hdr),
568 GFP_KERNEL);
569 if (!qp->sqp_proxy_rcv[i].addr)
570 goto err;
571 qp->sqp_proxy_rcv[i].map =
572 ib_dma_map_single(dev, qp->sqp_proxy_rcv[i].addr,
573 sizeof (struct mlx4_ib_proxy_sqp_hdr),
574 DMA_FROM_DEVICE);
Sebastian Ottcc47d3692015-03-16 18:49:59 +0100575 if (ib_dma_mapping_error(dev, qp->sqp_proxy_rcv[i].map)) {
576 kfree(qp->sqp_proxy_rcv[i].addr);
577 goto err;
578 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000579 }
580 return 0;
581
582err:
583 while (i > 0) {
584 --i;
585 ib_dma_unmap_single(dev, qp->sqp_proxy_rcv[i].map,
586 sizeof (struct mlx4_ib_proxy_sqp_hdr),
587 DMA_FROM_DEVICE);
588 kfree(qp->sqp_proxy_rcv[i].addr);
589 }
590 kfree(qp->sqp_proxy_rcv);
591 qp->sqp_proxy_rcv = NULL;
592 return -ENOMEM;
593}
594
595static void free_proxy_bufs(struct ib_device *dev, struct mlx4_ib_qp *qp)
596{
597 int i;
598
599 for (i = 0; i < qp->rq.wqe_cnt; i++) {
600 ib_dma_unmap_single(dev, qp->sqp_proxy_rcv[i].map,
601 sizeof (struct mlx4_ib_proxy_sqp_hdr),
602 DMA_FROM_DEVICE);
603 kfree(qp->sqp_proxy_rcv[i].addr);
604 }
605 kfree(qp->sqp_proxy_rcv);
606}
607
Sean Hefty0a1405d2011-06-02 11:32:15 -0700608static int qp_has_rq(struct ib_qp_init_attr *attr)
609{
610 if (attr->qp_type == IB_QPT_XRC_INI || attr->qp_type == IB_QPT_XRC_TGT)
611 return 0;
612
613 return !attr->srq;
614}
615
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300616static int qp0_enabled_vf(struct mlx4_dev *dev, int qpn)
617{
618 int i;
619 for (i = 0; i < dev->caps.num_ports; i++) {
620 if (qpn == dev->caps.qp0_proxy[i])
621 return !!dev->caps.qp0_qkey[i];
622 }
623 return 0;
624}
625
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +0300626static void mlx4_ib_free_qp_counter(struct mlx4_ib_dev *dev,
627 struct mlx4_ib_qp *qp)
628{
629 mutex_lock(&dev->counters_table[qp->port - 1].mutex);
630 mlx4_counter_free(dev->dev, qp->counter_index->index);
631 list_del(&qp->counter_index->list);
632 mutex_unlock(&dev->counters_table[qp->port - 1].mutex);
633
634 kfree(qp->counter_index);
635 qp->counter_index = NULL;
636}
637
Roland Dreier225c7b12007-05-08 18:00:38 -0700638static int create_qp_common(struct mlx4_ib_dev *dev, struct ib_pd *pd,
639 struct ib_qp_init_attr *init_attr,
Jiri Kosina40f22872014-05-11 15:15:12 +0300640 struct ib_udata *udata, int sqpn, struct mlx4_ib_qp **caller_qp,
641 gfp_t gfp)
Roland Dreier225c7b12007-05-08 18:00:38 -0700642{
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700643 int qpn;
Roland Dreier225c7b12007-05-08 18:00:38 -0700644 int err;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000645 struct mlx4_ib_sqp *sqp;
646 struct mlx4_ib_qp *qp;
647 enum mlx4_ib_qp_type qp_type = (enum mlx4_ib_qp_type) init_attr->qp_type;
Yishai Hadas35f05da2015-02-08 11:49:34 +0200648 struct mlx4_ib_cq *mcq;
649 unsigned long flags;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000650
651 /* When tunneling special qps, we use a plain UD qp */
652 if (sqpn) {
653 if (mlx4_is_mfunc(dev->dev) &&
654 (!mlx4_is_master(dev->dev) ||
655 !(init_attr->create_flags & MLX4_IB_SRIOV_SQP))) {
656 if (init_attr->qp_type == IB_QPT_GSI)
657 qp_type = MLX4_IB_QPT_PROXY_GSI;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300658 else {
659 if (mlx4_is_master(dev->dev) ||
660 qp0_enabled_vf(dev->dev, sqpn))
661 qp_type = MLX4_IB_QPT_PROXY_SMI_OWNER;
662 else
663 qp_type = MLX4_IB_QPT_PROXY_SMI;
664 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000665 }
666 qpn = sqpn;
667 /* add extra sg entry for tunneling */
668 init_attr->cap.max_recv_sge++;
669 } else if (init_attr->create_flags & MLX4_IB_SRIOV_TUNNEL_QP) {
670 struct mlx4_ib_qp_tunnel_init_attr *tnl_init =
671 container_of(init_attr,
672 struct mlx4_ib_qp_tunnel_init_attr, init_attr);
673 if ((tnl_init->proxy_qp_type != IB_QPT_SMI &&
674 tnl_init->proxy_qp_type != IB_QPT_GSI) ||
675 !mlx4_is_master(dev->dev))
676 return -EINVAL;
677 if (tnl_init->proxy_qp_type == IB_QPT_GSI)
678 qp_type = MLX4_IB_QPT_TUN_GSI;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300679 else if (tnl_init->slave == mlx4_master_func_num(dev->dev) ||
680 mlx4_vf_smi_enabled(dev->dev, tnl_init->slave,
681 tnl_init->port))
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000682 qp_type = MLX4_IB_QPT_TUN_SMI_OWNER;
683 else
684 qp_type = MLX4_IB_QPT_TUN_SMI;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000685 /* we are definitely in the PPF here, since we are creating
686 * tunnel QPs. base_tunnel_sqpn is therefore valid. */
687 qpn = dev->dev->phys_caps.base_tunnel_sqpn + 8 * tnl_init->slave
688 + tnl_init->proxy_qp_type * 2 + tnl_init->port - 1;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000689 sqpn = qpn;
690 }
691
692 if (!*caller_qp) {
693 if (qp_type == MLX4_IB_QPT_SMI || qp_type == MLX4_IB_QPT_GSI ||
694 (qp_type & (MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_SMI_OWNER |
695 MLX4_IB_QPT_PROXY_GSI | MLX4_IB_QPT_TUN_SMI_OWNER))) {
Jiri Kosina6fcd8d02014-06-09 16:36:33 +0200696 sqp = kzalloc(sizeof (struct mlx4_ib_sqp), gfp);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000697 if (!sqp)
698 return -ENOMEM;
699 qp = &sqp->qp;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +0200700 qp->pri.vid = 0xFFFF;
701 qp->alt.vid = 0xFFFF;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000702 } else {
Jiri Kosina6fcd8d02014-06-09 16:36:33 +0200703 qp = kzalloc(sizeof (struct mlx4_ib_qp), gfp);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000704 if (!qp)
705 return -ENOMEM;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +0200706 qp->pri.vid = 0xFFFF;
707 qp->alt.vid = 0xFFFF;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000708 }
709 } else
710 qp = *caller_qp;
711
712 qp->mlx4_ib_qp_type = qp_type;
Roland Dreier225c7b12007-05-08 18:00:38 -0700713
714 mutex_init(&qp->mutex);
715 spin_lock_init(&qp->sq.lock);
716 spin_lock_init(&qp->rq.lock);
Eli Cohenfa417f72010-10-24 21:08:52 -0700717 INIT_LIST_HEAD(&qp->gid_list);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000718 INIT_LIST_HEAD(&qp->steering_rules);
Roland Dreier225c7b12007-05-08 18:00:38 -0700719
720 qp->state = IB_QPS_RESET;
Jack Morgensteinea54b102008-01-28 10:40:59 +0200721 if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
722 qp->sq_signal_bits = cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
Roland Dreier225c7b12007-05-08 18:00:38 -0700723
Sean Hefty0a1405d2011-06-02 11:32:15 -0700724 err = set_rq_size(dev, &init_attr->cap, !!pd->uobject, qp_has_rq(init_attr), qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700725 if (err)
726 goto err;
727
728 if (pd->uobject) {
729 struct mlx4_ib_create_qp ucmd;
730
731 if (ib_copy_from_udata(&ucmd, udata, sizeof ucmd)) {
732 err = -EFAULT;
733 goto err;
734 }
735
Roland Dreier0e6e7412007-06-18 08:13:48 -0700736 qp->sq_no_prefetch = ucmd.sq_no_prefetch;
737
Jack Morgenstein83904132007-10-18 17:36:43 +0200738 err = set_user_sq_size(dev, qp, &ucmd);
Eli Cohen24463042007-05-17 10:32:41 +0300739 if (err)
740 goto err;
741
Roland Dreier225c7b12007-05-08 18:00:38 -0700742 qp->umem = ib_umem_get(pd->uobject->context, ucmd.buf_addr,
Arthur Kepnercb9fbc52008-04-29 01:00:34 -0700743 qp->buf_size, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700744 if (IS_ERR(qp->umem)) {
745 err = PTR_ERR(qp->umem);
746 goto err;
747 }
748
749 err = mlx4_mtt_init(dev->dev, ib_umem_page_count(qp->umem),
750 ilog2(qp->umem->page_size), &qp->mtt);
751 if (err)
752 goto err_buf;
753
754 err = mlx4_ib_umem_write_mtt(dev, &qp->mtt, qp->umem);
755 if (err)
756 goto err_mtt;
757
Sean Hefty0a1405d2011-06-02 11:32:15 -0700758 if (qp_has_rq(init_attr)) {
Roland Dreier02d89b82007-05-23 15:16:08 -0700759 err = mlx4_ib_db_map_user(to_mucontext(pd->uobject->context),
760 ucmd.db_addr, &qp->db);
761 if (err)
762 goto err_mtt;
763 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700764 } else {
Roland Dreier0e6e7412007-06-18 08:13:48 -0700765 qp->sq_no_prefetch = 0;
766
Eli Cohenb832be12008-04-16 21:09:27 -0700767 if (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
768 qp->flags |= MLX4_IB_QP_LSO;
769
Matan Barakc1c98502013-11-07 15:25:17 +0200770 if (init_attr->create_flags & IB_QP_CREATE_NETIF_QP) {
771 if (dev->steering_support ==
772 MLX4_STEERING_MODE_DEVICE_MANAGED)
773 qp->flags |= MLX4_IB_QP_NETIF;
774 else
775 goto err;
776 }
777
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000778 err = set_kernel_sq_size(dev, &init_attr->cap, qp_type, qp);
Eli Cohen24463042007-05-17 10:32:41 +0300779 if (err)
780 goto err;
781
Sean Hefty0a1405d2011-06-02 11:32:15 -0700782 if (qp_has_rq(init_attr)) {
Jiri Kosina40f22872014-05-11 15:15:12 +0300783 err = mlx4_db_alloc(dev->dev, &qp->db, 0, gfp);
Roland Dreier02d89b82007-05-23 15:16:08 -0700784 if (err)
785 goto err;
Roland Dreier225c7b12007-05-08 18:00:38 -0700786
Roland Dreier02d89b82007-05-23 15:16:08 -0700787 *qp->db.db = 0;
788 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700789
Jiri Kosina40f22872014-05-11 15:15:12 +0300790 if (mlx4_buf_alloc(dev->dev, qp->buf_size, PAGE_SIZE * 2, &qp->buf, gfp)) {
Roland Dreier225c7b12007-05-08 18:00:38 -0700791 err = -ENOMEM;
792 goto err_db;
793 }
794
795 err = mlx4_mtt_init(dev->dev, qp->buf.npages, qp->buf.page_shift,
796 &qp->mtt);
797 if (err)
798 goto err_buf;
799
Jiri Kosina40f22872014-05-11 15:15:12 +0300800 err = mlx4_buf_write_mtt(dev->dev, &qp->mtt, &qp->buf, gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700801 if (err)
802 goto err_mtt;
803
Leon Romanovskyee370952015-12-17 09:31:53 +0200804 qp->sq.wrid = kmalloc_array(qp->sq.wqe_cnt, sizeof(u64),
Leon Romanovsky9afc60d2015-12-17 09:31:52 +0200805 gfp | __GFP_NOWARN);
Wengang Wang0ef2f052015-10-08 13:27:04 +0800806 if (!qp->sq.wrid)
807 qp->sq.wrid = __vmalloc(qp->sq.wqe_cnt * sizeof(u64),
808 gfp, PAGE_KERNEL);
Leon Romanovskyee370952015-12-17 09:31:53 +0200809 qp->rq.wrid = kmalloc_array(qp->rq.wqe_cnt, sizeof(u64),
Leon Romanovsky9afc60d2015-12-17 09:31:52 +0200810 gfp | __GFP_NOWARN);
Wengang Wang0ef2f052015-10-08 13:27:04 +0800811 if (!qp->rq.wrid)
812 qp->rq.wrid = __vmalloc(qp->rq.wqe_cnt * sizeof(u64),
813 gfp, PAGE_KERNEL);
Roland Dreier225c7b12007-05-08 18:00:38 -0700814 if (!qp->sq.wrid || !qp->rq.wrid) {
815 err = -ENOMEM;
816 goto err_wrid;
817 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700818 }
819
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700820 if (sqpn) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000821 if (qp->mlx4_ib_qp_type & (MLX4_IB_QPT_PROXY_SMI_OWNER |
822 MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI)) {
823 if (alloc_proxy_bufs(pd->device, qp)) {
824 err = -ENOMEM;
825 goto err_wrid;
826 }
827 }
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700828 } else {
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200829 /* Raw packet QPNs may not have bits 6,7 set in their qp_num;
830 * otherwise, the WQE BlueFlame setup flow wrongly causes
831 * VLAN insertion. */
Or Gerlitz3987a2d2012-01-17 13:39:07 +0200832 if (init_attr->qp_type == IB_QPT_RAW_PACKET)
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200833 err = mlx4_qp_reserve_range(dev->dev, 1, 1, &qpn,
Matan Barakd57febe2014-12-11 10:57:57 +0200834 (init_attr->cap.max_send_wr ?
835 MLX4_RESERVE_ETH_BF_QP : 0) |
836 (init_attr->cap.max_recv_wr ?
837 MLX4_RESERVE_A0_QP : 0));
Or Gerlitz3987a2d2012-01-17 13:39:07 +0200838 else
Matan Barakc1c98502013-11-07 15:25:17 +0200839 if (qp->flags & MLX4_IB_QP_NETIF)
840 err = mlx4_ib_steer_qp_alloc(dev, 1, &qpn);
841 else
842 err = mlx4_qp_reserve_range(dev->dev, 1, 1,
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200843 &qpn, 0);
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700844 if (err)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000845 goto err_proxy;
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700846 }
847
Eran Ben Elishafbfb6622015-10-15 14:44:42 +0300848 if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK)
849 qp->flags |= MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK;
850
Jiri Kosina40f22872014-05-11 15:15:12 +0300851 err = mlx4_qp_alloc(dev->dev, qpn, &qp->mqp, gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700852 if (err)
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700853 goto err_qpn;
Roland Dreier225c7b12007-05-08 18:00:38 -0700854
Sean Hefty0a1405d2011-06-02 11:32:15 -0700855 if (init_attr->qp_type == IB_QPT_XRC_TGT)
856 qp->mqp.qpn |= (1 << 23);
857
Roland Dreier225c7b12007-05-08 18:00:38 -0700858 /*
859 * Hardware wants QPN written in big-endian order (after
860 * shifting) for send doorbell. Precompute this value to save
861 * a little bit when posting sends.
862 */
863 qp->doorbell_qpn = swab32(qp->mqp.qpn << 8);
864
Roland Dreier225c7b12007-05-08 18:00:38 -0700865 qp->mqp.event = mlx4_ib_qp_event;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000866 if (!*caller_qp)
867 *caller_qp = qp;
Yishai Hadas35f05da2015-02-08 11:49:34 +0200868
869 spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
870 mlx4_ib_lock_cqs(to_mcq(init_attr->send_cq),
871 to_mcq(init_attr->recv_cq));
872 /* Maintain device to QPs access, needed for further handling
873 * via reset flow
874 */
875 list_add_tail(&qp->qps_list, &dev->qp_list);
876 /* Maintain CQ to QPs access, needed for further handling
877 * via reset flow
878 */
879 mcq = to_mcq(init_attr->send_cq);
880 list_add_tail(&qp->cq_send_list, &mcq->send_qp_list);
881 mcq = to_mcq(init_attr->recv_cq);
882 list_add_tail(&qp->cq_recv_list, &mcq->recv_qp_list);
883 mlx4_ib_unlock_cqs(to_mcq(init_attr->send_cq),
884 to_mcq(init_attr->recv_cq));
885 spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -0700886 return 0;
887
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700888err_qpn:
Matan Barakc1c98502013-11-07 15:25:17 +0200889 if (!sqpn) {
890 if (qp->flags & MLX4_IB_QP_NETIF)
891 mlx4_ib_steer_qp_free(dev, qpn, 1);
892 else
893 mlx4_qp_release_range(dev->dev, qpn, 1);
894 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000895err_proxy:
896 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI)
897 free_proxy_bufs(pd->device, qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700898err_wrid:
Roland Dreier23f1b382007-07-20 21:19:43 -0700899 if (pd->uobject) {
Sean Hefty0a1405d2011-06-02 11:32:15 -0700900 if (qp_has_rq(init_attr))
901 mlx4_ib_db_unmap_user(to_mucontext(pd->uobject->context), &qp->db);
Roland Dreier23f1b382007-07-20 21:19:43 -0700902 } else {
Wengang Wang0ef2f052015-10-08 13:27:04 +0800903 kvfree(qp->sq.wrid);
904 kvfree(qp->rq.wrid);
Roland Dreier225c7b12007-05-08 18:00:38 -0700905 }
906
907err_mtt:
908 mlx4_mtt_cleanup(dev->dev, &qp->mtt);
909
910err_buf:
911 if (pd->uobject)
912 ib_umem_release(qp->umem);
913 else
914 mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
915
916err_db:
Sean Hefty0a1405d2011-06-02 11:32:15 -0700917 if (!pd->uobject && qp_has_rq(init_attr))
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700918 mlx4_db_free(dev->dev, &qp->db);
Roland Dreier225c7b12007-05-08 18:00:38 -0700919
920err:
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000921 if (!*caller_qp)
922 kfree(qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700923 return err;
924}
925
926static enum mlx4_qp_state to_mlx4_state(enum ib_qp_state state)
927{
928 switch (state) {
929 case IB_QPS_RESET: return MLX4_QP_STATE_RST;
930 case IB_QPS_INIT: return MLX4_QP_STATE_INIT;
931 case IB_QPS_RTR: return MLX4_QP_STATE_RTR;
932 case IB_QPS_RTS: return MLX4_QP_STATE_RTS;
933 case IB_QPS_SQD: return MLX4_QP_STATE_SQD;
934 case IB_QPS_SQE: return MLX4_QP_STATE_SQER;
935 case IB_QPS_ERR: return MLX4_QP_STATE_ERR;
936 default: return -1;
937 }
938}
939
940static void mlx4_ib_lock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
Roland Dreier338a8fa2009-09-05 20:24:49 -0700941 __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
Roland Dreier225c7b12007-05-08 18:00:38 -0700942{
Roland Dreier338a8fa2009-09-05 20:24:49 -0700943 if (send_cq == recv_cq) {
Yishai Hadas35f05da2015-02-08 11:49:34 +0200944 spin_lock(&send_cq->lock);
Roland Dreier338a8fa2009-09-05 20:24:49 -0700945 __acquire(&recv_cq->lock);
946 } else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
Yishai Hadas35f05da2015-02-08 11:49:34 +0200947 spin_lock(&send_cq->lock);
Roland Dreier225c7b12007-05-08 18:00:38 -0700948 spin_lock_nested(&recv_cq->lock, SINGLE_DEPTH_NESTING);
949 } else {
Yishai Hadas35f05da2015-02-08 11:49:34 +0200950 spin_lock(&recv_cq->lock);
Roland Dreier225c7b12007-05-08 18:00:38 -0700951 spin_lock_nested(&send_cq->lock, SINGLE_DEPTH_NESTING);
952 }
953}
954
955static void mlx4_ib_unlock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
Roland Dreier338a8fa2009-09-05 20:24:49 -0700956 __releases(&send_cq->lock) __releases(&recv_cq->lock)
Roland Dreier225c7b12007-05-08 18:00:38 -0700957{
Roland Dreier338a8fa2009-09-05 20:24:49 -0700958 if (send_cq == recv_cq) {
959 __release(&recv_cq->lock);
Yishai Hadas35f05da2015-02-08 11:49:34 +0200960 spin_unlock(&send_cq->lock);
Roland Dreier338a8fa2009-09-05 20:24:49 -0700961 } else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
Roland Dreier225c7b12007-05-08 18:00:38 -0700962 spin_unlock(&recv_cq->lock);
Yishai Hadas35f05da2015-02-08 11:49:34 +0200963 spin_unlock(&send_cq->lock);
Roland Dreier225c7b12007-05-08 18:00:38 -0700964 } else {
965 spin_unlock(&send_cq->lock);
Yishai Hadas35f05da2015-02-08 11:49:34 +0200966 spin_unlock(&recv_cq->lock);
Roland Dreier225c7b12007-05-08 18:00:38 -0700967 }
968}
969
Eli Cohenfa417f72010-10-24 21:08:52 -0700970static void del_gid_entries(struct mlx4_ib_qp *qp)
971{
972 struct mlx4_ib_gid_entry *ge, *tmp;
973
974 list_for_each_entry_safe(ge, tmp, &qp->gid_list, list) {
975 list_del(&ge->list);
976 kfree(ge);
977 }
978}
979
Sean Hefty0a1405d2011-06-02 11:32:15 -0700980static struct mlx4_ib_pd *get_pd(struct mlx4_ib_qp *qp)
981{
982 if (qp->ibqp.qp_type == IB_QPT_XRC_TGT)
983 return to_mpd(to_mxrcd(qp->ibqp.xrcd)->pd);
984 else
985 return to_mpd(qp->ibqp.pd);
986}
987
988static void get_cqs(struct mlx4_ib_qp *qp,
989 struct mlx4_ib_cq **send_cq, struct mlx4_ib_cq **recv_cq)
990{
991 switch (qp->ibqp.qp_type) {
992 case IB_QPT_XRC_TGT:
993 *send_cq = to_mcq(to_mxrcd(qp->ibqp.xrcd)->cq);
994 *recv_cq = *send_cq;
995 break;
996 case IB_QPT_XRC_INI:
997 *send_cq = to_mcq(qp->ibqp.send_cq);
998 *recv_cq = *send_cq;
999 break;
1000 default:
1001 *send_cq = to_mcq(qp->ibqp.send_cq);
1002 *recv_cq = to_mcq(qp->ibqp.recv_cq);
1003 break;
1004 }
1005}
1006
Roland Dreier225c7b12007-05-08 18:00:38 -07001007static void destroy_qp_common(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp,
1008 int is_user)
1009{
1010 struct mlx4_ib_cq *send_cq, *recv_cq;
Yishai Hadas35f05da2015-02-08 11:49:34 +02001011 unsigned long flags;
Roland Dreier225c7b12007-05-08 18:00:38 -07001012
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001013 if (qp->state != IB_QPS_RESET) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001014 if (mlx4_qp_modify(dev->dev, NULL, to_mlx4_state(qp->state),
1015 MLX4_QP_STATE_RST, NULL, 0, 0, &qp->mqp))
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03001016 pr_warn("modify QP %06x to RESET failed.\n",
Roland Dreier225c7b12007-05-08 18:00:38 -07001017 qp->mqp.qpn);
Jack Morgenstein25476b02014-09-11 14:11:20 +03001018 if (qp->pri.smac || (!qp->pri.smac && qp->pri.smac_port)) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001019 mlx4_unregister_mac(dev->dev, qp->pri.smac_port, qp->pri.smac);
1020 qp->pri.smac = 0;
Jack Morgenstein25476b02014-09-11 14:11:20 +03001021 qp->pri.smac_port = 0;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001022 }
1023 if (qp->alt.smac) {
1024 mlx4_unregister_mac(dev->dev, qp->alt.smac_port, qp->alt.smac);
1025 qp->alt.smac = 0;
1026 }
1027 if (qp->pri.vid < 0x1000) {
1028 mlx4_unregister_vlan(dev->dev, qp->pri.vlan_port, qp->pri.vid);
1029 qp->pri.vid = 0xFFFF;
1030 qp->pri.candidate_vid = 0xFFFF;
1031 qp->pri.update_vid = 0;
1032 }
1033 if (qp->alt.vid < 0x1000) {
1034 mlx4_unregister_vlan(dev->dev, qp->alt.vlan_port, qp->alt.vid);
1035 qp->alt.vid = 0xFFFF;
1036 qp->alt.candidate_vid = 0xFFFF;
1037 qp->alt.update_vid = 0;
1038 }
1039 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001040
Sean Hefty0a1405d2011-06-02 11:32:15 -07001041 get_cqs(qp, &send_cq, &recv_cq);
Roland Dreier225c7b12007-05-08 18:00:38 -07001042
Yishai Hadas35f05da2015-02-08 11:49:34 +02001043 spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -07001044 mlx4_ib_lock_cqs(send_cq, recv_cq);
1045
Yishai Hadas35f05da2015-02-08 11:49:34 +02001046 /* del from lists under both locks above to protect reset flow paths */
1047 list_del(&qp->qps_list);
1048 list_del(&qp->cq_send_list);
1049 list_del(&qp->cq_recv_list);
Roland Dreier225c7b12007-05-08 18:00:38 -07001050 if (!is_user) {
1051 __mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
1052 qp->ibqp.srq ? to_msrq(qp->ibqp.srq): NULL);
1053 if (send_cq != recv_cq)
1054 __mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
1055 }
1056
1057 mlx4_qp_remove(dev->dev, &qp->mqp);
1058
1059 mlx4_ib_unlock_cqs(send_cq, recv_cq);
Yishai Hadas35f05da2015-02-08 11:49:34 +02001060 spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -07001061
1062 mlx4_qp_free(dev->dev, &qp->mqp);
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001063
Matan Barakc1c98502013-11-07 15:25:17 +02001064 if (!is_sqp(dev, qp) && !is_tunnel_qp(dev, qp)) {
1065 if (qp->flags & MLX4_IB_QP_NETIF)
1066 mlx4_ib_steer_qp_free(dev, qp->mqp.qpn, 1);
1067 else
1068 mlx4_qp_release_range(dev->dev, qp->mqp.qpn, 1);
1069 }
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001070
Roland Dreier225c7b12007-05-08 18:00:38 -07001071 mlx4_mtt_cleanup(dev->dev, &qp->mtt);
1072
1073 if (is_user) {
Sean Hefty0a1405d2011-06-02 11:32:15 -07001074 if (qp->rq.wqe_cnt)
Roland Dreier02d89b82007-05-23 15:16:08 -07001075 mlx4_ib_db_unmap_user(to_mucontext(qp->ibqp.uobject->context),
1076 &qp->db);
Roland Dreier225c7b12007-05-08 18:00:38 -07001077 ib_umem_release(qp->umem);
1078 } else {
Wengang Wang0ef2f052015-10-08 13:27:04 +08001079 kvfree(qp->sq.wrid);
1080 kvfree(qp->rq.wrid);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001081 if (qp->mlx4_ib_qp_type & (MLX4_IB_QPT_PROXY_SMI_OWNER |
1082 MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI))
1083 free_proxy_bufs(&dev->ib_dev, qp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001084 mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
Sean Hefty0a1405d2011-06-02 11:32:15 -07001085 if (qp->rq.wqe_cnt)
Yevgeny Petrilin62968832008-04-23 11:55:45 -07001086 mlx4_db_free(dev->dev, &qp->db);
Roland Dreier225c7b12007-05-08 18:00:38 -07001087 }
Eli Cohenfa417f72010-10-24 21:08:52 -07001088
1089 del_gid_entries(qp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001090}
1091
Jack Morgenstein47605df2012-08-03 08:40:57 +00001092static u32 get_sqp_num(struct mlx4_ib_dev *dev, struct ib_qp_init_attr *attr)
1093{
1094 /* Native or PPF */
1095 if (!mlx4_is_mfunc(dev->dev) ||
1096 (mlx4_is_master(dev->dev) &&
1097 attr->create_flags & MLX4_IB_SRIOV_SQP)) {
1098 return dev->dev->phys_caps.base_sqpn +
1099 (attr->qp_type == IB_QPT_SMI ? 0 : 2) +
1100 attr->port_num - 1;
1101 }
1102 /* PF or VF -- creating proxies */
1103 if (attr->qp_type == IB_QPT_SMI)
1104 return dev->dev->caps.qp0_proxy[attr->port_num - 1];
1105 else
1106 return dev->dev->caps.qp1_proxy[attr->port_num - 1];
1107}
1108
Moni Shouae1b866c2016-01-14 17:50:42 +02001109static struct ib_qp *_mlx4_ib_create_qp(struct ib_pd *pd,
1110 struct ib_qp_init_attr *init_attr,
1111 struct ib_udata *udata)
Roland Dreier225c7b12007-05-08 18:00:38 -07001112{
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001113 struct mlx4_ib_qp *qp = NULL;
Roland Dreier225c7b12007-05-08 18:00:38 -07001114 int err;
Eran Ben Elishafbfb6622015-10-15 14:44:42 +03001115 int sup_u_create_flags = MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK;
Sean Hefty0a1405d2011-06-02 11:32:15 -07001116 u16 xrcdn = 0;
Jiri Kosina40f22872014-05-11 15:15:12 +03001117 gfp_t gfp;
Roland Dreier225c7b12007-05-08 18:00:38 -07001118
Jiri Kosina40f22872014-05-11 15:15:12 +03001119 gfp = (init_attr->create_flags & MLX4_IB_QP_CREATE_USE_GFP_NOIO) ?
1120 GFP_NOIO : GFP_KERNEL;
Ron Livne521e5752008-07-14 23:48:48 -07001121 /*
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001122 * We only support LSO, vendor flag1, and multicast loopback blocking,
1123 * and only for kernel UD QPs.
Ron Livne521e5752008-07-14 23:48:48 -07001124 */
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001125 if (init_attr->create_flags & ~(MLX4_IB_QP_LSO |
1126 MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK |
Matan Barakc1c98502013-11-07 15:25:17 +02001127 MLX4_IB_SRIOV_TUNNEL_QP |
1128 MLX4_IB_SRIOV_SQP |
Jiri Kosina40f22872014-05-11 15:15:12 +03001129 MLX4_IB_QP_NETIF |
Moni Shouae1b866c2016-01-14 17:50:42 +02001130 MLX4_IB_QP_CREATE_ROCE_V2_GSI |
Jiri Kosina40f22872014-05-11 15:15:12 +03001131 MLX4_IB_QP_CREATE_USE_GFP_NOIO))
Eli Cohenb832be12008-04-16 21:09:27 -07001132 return ERR_PTR(-EINVAL);
Ron Livne521e5752008-07-14 23:48:48 -07001133
Matan Barakc1c98502013-11-07 15:25:17 +02001134 if (init_attr->create_flags & IB_QP_CREATE_NETIF_QP) {
1135 if (init_attr->qp_type != IB_QPT_UD)
1136 return ERR_PTR(-EINVAL);
1137 }
1138
Moni Shouae1b866c2016-01-14 17:50:42 +02001139 if (init_attr->create_flags) {
1140 if (udata && init_attr->create_flags & ~(sup_u_create_flags))
1141 return ERR_PTR(-EINVAL);
1142
1143 if ((init_attr->create_flags & ~(MLX4_IB_SRIOV_SQP |
1144 MLX4_IB_QP_CREATE_USE_GFP_NOIO |
1145 MLX4_IB_QP_CREATE_ROCE_V2_GSI |
1146 MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK) &&
1147 init_attr->qp_type != IB_QPT_UD) ||
1148 (init_attr->create_flags & MLX4_IB_SRIOV_SQP &&
1149 init_attr->qp_type > IB_QPT_GSI) ||
1150 (init_attr->create_flags & MLX4_IB_QP_CREATE_ROCE_V2_GSI &&
1151 init_attr->qp_type != IB_QPT_GSI))
1152 return ERR_PTR(-EINVAL);
1153 }
Eli Cohenb846f252008-04-16 21:09:27 -07001154
Roland Dreier225c7b12007-05-08 18:00:38 -07001155 switch (init_attr->qp_type) {
Sean Hefty0a1405d2011-06-02 11:32:15 -07001156 case IB_QPT_XRC_TGT:
1157 pd = to_mxrcd(init_attr->xrcd)->pd;
1158 xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
1159 init_attr->send_cq = to_mxrcd(init_attr->xrcd)->cq;
1160 /* fall through */
1161 case IB_QPT_XRC_INI:
1162 if (!(to_mdev(pd->device)->dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC))
1163 return ERR_PTR(-ENOSYS);
1164 init_attr->recv_cq = init_attr->send_cq;
1165 /* fall through */
Roland Dreier225c7b12007-05-08 18:00:38 -07001166 case IB_QPT_RC:
1167 case IB_QPT_UC:
Or Gerlitz3987a2d2012-01-17 13:39:07 +02001168 case IB_QPT_RAW_PACKET:
Jiri Kosina40f22872014-05-11 15:15:12 +03001169 qp = kzalloc(sizeof *qp, gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001170 if (!qp)
1171 return ERR_PTR(-ENOMEM);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001172 qp->pri.vid = 0xFFFF;
1173 qp->alt.vid = 0xFFFF;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001174 /* fall through */
1175 case IB_QPT_UD:
1176 {
1177 err = create_qp_common(to_mdev(pd->device), pd, init_attr,
Jiri Kosina40f22872014-05-11 15:15:12 +03001178 udata, 0, &qp, gfp);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001179 if (err)
Roland Dreier225c7b12007-05-08 18:00:38 -07001180 return ERR_PTR(err);
Roland Dreier225c7b12007-05-08 18:00:38 -07001181
1182 qp->ibqp.qp_num = qp->mqp.qpn;
Sean Hefty0a1405d2011-06-02 11:32:15 -07001183 qp->xrcdn = xrcdn;
Roland Dreier225c7b12007-05-08 18:00:38 -07001184
1185 break;
1186 }
1187 case IB_QPT_SMI:
1188 case IB_QPT_GSI:
1189 {
Moni Shouae1b866c2016-01-14 17:50:42 +02001190 int sqpn;
1191
Roland Dreier225c7b12007-05-08 18:00:38 -07001192 /* Userspace is not allowed to create special QPs: */
Sean Hefty0a1405d2011-06-02 11:32:15 -07001193 if (udata)
Roland Dreier225c7b12007-05-08 18:00:38 -07001194 return ERR_PTR(-EINVAL);
Moni Shouae1b866c2016-01-14 17:50:42 +02001195 if (init_attr->create_flags & MLX4_IB_QP_CREATE_ROCE_V2_GSI) {
1196 int res = mlx4_qp_reserve_range(to_mdev(pd->device)->dev, 1, 1, &sqpn, 0);
1197
1198 if (res)
1199 return ERR_PTR(res);
1200 } else {
1201 sqpn = get_sqp_num(to_mdev(pd->device), init_attr);
1202 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001203
Sean Hefty0a1405d2011-06-02 11:32:15 -07001204 err = create_qp_common(to_mdev(pd->device), pd, init_attr, udata,
Moni Shouae1b866c2016-01-14 17:50:42 +02001205 sqpn,
Jiri Kosina40f22872014-05-11 15:15:12 +03001206 &qp, gfp);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001207 if (err)
Roland Dreier225c7b12007-05-08 18:00:38 -07001208 return ERR_PTR(err);
Roland Dreier225c7b12007-05-08 18:00:38 -07001209
1210 qp->port = init_attr->port_num;
Moni Shouae1b866c2016-01-14 17:50:42 +02001211 qp->ibqp.qp_num = init_attr->qp_type == IB_QPT_SMI ? 0 :
1212 init_attr->create_flags & MLX4_IB_QP_CREATE_ROCE_V2_GSI ? sqpn : 1;
Roland Dreier225c7b12007-05-08 18:00:38 -07001213 break;
1214 }
1215 default:
1216 /* Don't support raw QPs */
1217 return ERR_PTR(-EINVAL);
1218 }
1219
1220 return &qp->ibqp;
1221}
1222
Moni Shouae1b866c2016-01-14 17:50:42 +02001223struct ib_qp *mlx4_ib_create_qp(struct ib_pd *pd,
1224 struct ib_qp_init_attr *init_attr,
1225 struct ib_udata *udata) {
1226 struct ib_device *device = pd ? pd->device : init_attr->xrcd->device;
1227 struct ib_qp *ibqp;
1228 struct mlx4_ib_dev *dev = to_mdev(device);
1229
1230 ibqp = _mlx4_ib_create_qp(pd, init_attr, udata);
1231
1232 if (!IS_ERR(ibqp) &&
1233 (init_attr->qp_type == IB_QPT_GSI) &&
1234 !(init_attr->create_flags & MLX4_IB_QP_CREATE_ROCE_V2_GSI)) {
1235 struct mlx4_ib_sqp *sqp = to_msqp((to_mqp(ibqp)));
1236 int is_eth = rdma_cap_eth_ah(&dev->ib_dev, init_attr->port_num);
1237
1238 if (is_eth &&
1239 dev->dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_ROCE_V1_V2) {
1240 init_attr->create_flags |= MLX4_IB_QP_CREATE_ROCE_V2_GSI;
1241 sqp->roce_v2_gsi = ib_create_qp(pd, init_attr);
1242
1243 if (IS_ERR(sqp->roce_v2_gsi)) {
1244 pr_err("Failed to create GSI QP for RoCEv2 (%ld)\n", PTR_ERR(sqp->roce_v2_gsi));
1245 sqp->roce_v2_gsi = NULL;
1246 } else {
1247 sqp = to_msqp(to_mqp(sqp->roce_v2_gsi));
1248 sqp->qp.flags |= MLX4_IB_ROCE_V2_GSI_QP;
1249 }
1250
1251 init_attr->create_flags &= ~MLX4_IB_QP_CREATE_ROCE_V2_GSI;
1252 }
1253 }
1254 return ibqp;
1255}
1256
1257static int _mlx4_ib_destroy_qp(struct ib_qp *qp)
Roland Dreier225c7b12007-05-08 18:00:38 -07001258{
1259 struct mlx4_ib_dev *dev = to_mdev(qp->device);
1260 struct mlx4_ib_qp *mqp = to_mqp(qp);
Sean Hefty0a1405d2011-06-02 11:32:15 -07001261 struct mlx4_ib_pd *pd;
Roland Dreier225c7b12007-05-08 18:00:38 -07001262
1263 if (is_qp0(dev, mqp))
1264 mlx4_CLOSE_PORT(dev->dev, mqp->port);
1265
Matan Barak9433c182014-05-15 15:29:28 +03001266 if (dev->qp1_proxy[mqp->port - 1] == mqp) {
1267 mutex_lock(&dev->qp1_proxy_lock[mqp->port - 1]);
1268 dev->qp1_proxy[mqp->port - 1] = NULL;
1269 mutex_unlock(&dev->qp1_proxy_lock[mqp->port - 1]);
1270 }
1271
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03001272 if (mqp->counter_index)
1273 mlx4_ib_free_qp_counter(dev, mqp);
1274
Sean Hefty0a1405d2011-06-02 11:32:15 -07001275 pd = get_pd(mqp);
1276 destroy_qp_common(dev, mqp, !!pd->ibpd.uobject);
Roland Dreier225c7b12007-05-08 18:00:38 -07001277
1278 if (is_sqp(dev, mqp))
1279 kfree(to_msqp(mqp));
1280 else
1281 kfree(mqp);
1282
1283 return 0;
1284}
1285
Moni Shouae1b866c2016-01-14 17:50:42 +02001286int mlx4_ib_destroy_qp(struct ib_qp *qp)
1287{
1288 struct mlx4_ib_qp *mqp = to_mqp(qp);
1289
1290 if (mqp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI) {
1291 struct mlx4_ib_sqp *sqp = to_msqp(mqp);
1292
1293 if (sqp->roce_v2_gsi)
1294 ib_destroy_qp(sqp->roce_v2_gsi);
1295 }
1296
1297 return _mlx4_ib_destroy_qp(qp);
1298}
1299
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001300static int to_mlx4_st(struct mlx4_ib_dev *dev, enum mlx4_ib_qp_type type)
Roland Dreier225c7b12007-05-08 18:00:38 -07001301{
1302 switch (type) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001303 case MLX4_IB_QPT_RC: return MLX4_QP_ST_RC;
1304 case MLX4_IB_QPT_UC: return MLX4_QP_ST_UC;
1305 case MLX4_IB_QPT_UD: return MLX4_QP_ST_UD;
1306 case MLX4_IB_QPT_XRC_INI:
1307 case MLX4_IB_QPT_XRC_TGT: return MLX4_QP_ST_XRC;
1308 case MLX4_IB_QPT_SMI:
1309 case MLX4_IB_QPT_GSI:
1310 case MLX4_IB_QPT_RAW_PACKET: return MLX4_QP_ST_MLX;
1311
1312 case MLX4_IB_QPT_PROXY_SMI_OWNER:
1313 case MLX4_IB_QPT_TUN_SMI_OWNER: return (mlx4_is_mfunc(dev->dev) ?
1314 MLX4_QP_ST_MLX : -1);
1315 case MLX4_IB_QPT_PROXY_SMI:
1316 case MLX4_IB_QPT_TUN_SMI:
1317 case MLX4_IB_QPT_PROXY_GSI:
1318 case MLX4_IB_QPT_TUN_GSI: return (mlx4_is_mfunc(dev->dev) ?
1319 MLX4_QP_ST_UD : -1);
1320 default: return -1;
Roland Dreier225c7b12007-05-08 18:00:38 -07001321 }
1322}
1323
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001324static __be32 to_mlx4_access_flags(struct mlx4_ib_qp *qp, const struct ib_qp_attr *attr,
Roland Dreier225c7b12007-05-08 18:00:38 -07001325 int attr_mask)
1326{
1327 u8 dest_rd_atomic;
1328 u32 access_flags;
1329 u32 hw_access_flags = 0;
1330
1331 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
1332 dest_rd_atomic = attr->max_dest_rd_atomic;
1333 else
1334 dest_rd_atomic = qp->resp_depth;
1335
1336 if (attr_mask & IB_QP_ACCESS_FLAGS)
1337 access_flags = attr->qp_access_flags;
1338 else
1339 access_flags = qp->atomic_rd_en;
1340
1341 if (!dest_rd_atomic)
1342 access_flags &= IB_ACCESS_REMOTE_WRITE;
1343
1344 if (access_flags & IB_ACCESS_REMOTE_READ)
1345 hw_access_flags |= MLX4_QP_BIT_RRE;
1346 if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
1347 hw_access_flags |= MLX4_QP_BIT_RAE;
1348 if (access_flags & IB_ACCESS_REMOTE_WRITE)
1349 hw_access_flags |= MLX4_QP_BIT_RWE;
1350
1351 return cpu_to_be32(hw_access_flags);
1352}
1353
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001354static void store_sqp_attrs(struct mlx4_ib_sqp *sqp, const struct ib_qp_attr *attr,
Roland Dreier225c7b12007-05-08 18:00:38 -07001355 int attr_mask)
1356{
1357 if (attr_mask & IB_QP_PKEY_INDEX)
1358 sqp->pkey_index = attr->pkey_index;
1359 if (attr_mask & IB_QP_QKEY)
1360 sqp->qkey = attr->qkey;
1361 if (attr_mask & IB_QP_SQ_PSN)
1362 sqp->send_psn = attr->sq_psn;
1363}
1364
1365static void mlx4_set_sched(struct mlx4_qp_path *path, u8 port)
1366{
1367 path->sched_queue = (path->sched_queue & 0xbf) | ((port - 1) << 6);
1368}
1369
Moni Shoua297e0da2013-12-12 18:03:14 +02001370static int _mlx4_set_path(struct mlx4_ib_dev *dev, const struct ib_ah_attr *ah,
1371 u64 smac, u16 vlan_tag, struct mlx4_qp_path *path,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001372 struct mlx4_roce_smac_vlan_info *smac_info, u8 port)
Roland Dreier225c7b12007-05-08 18:00:38 -07001373{
Eli Cohenfa417f72010-10-24 21:08:52 -07001374 int is_eth = rdma_port_get_link_layer(&dev->ib_dev, port) ==
1375 IB_LINK_LAYER_ETHERNET;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001376 int vidx;
Moni Shoua297e0da2013-12-12 18:03:14 +02001377 int smac_index;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001378 int err;
Moni Shoua297e0da2013-12-12 18:03:14 +02001379
Eli Cohenfa417f72010-10-24 21:08:52 -07001380
Roland Dreier225c7b12007-05-08 18:00:38 -07001381 path->grh_mylmc = ah->src_path_bits & 0x7f;
1382 path->rlid = cpu_to_be16(ah->dlid);
1383 if (ah->static_rate) {
1384 path->static_rate = ah->static_rate + MLX4_STAT_RATE_OFFSET;
1385 while (path->static_rate > IB_RATE_2_5_GBPS + MLX4_STAT_RATE_OFFSET &&
1386 !(1 << path->static_rate & dev->dev->caps.stat_rate_support))
1387 --path->static_rate;
1388 } else
1389 path->static_rate = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07001390
1391 if (ah->ah_flags & IB_AH_GRH) {
Moni Shoua5070cd22015-07-30 18:33:30 +03001392 int real_sgid_index = mlx4_ib_gid_index_to_real_index(dev,
1393 port,
1394 ah->grh.sgid_index);
1395
1396 if (real_sgid_index >= dev->dev->caps.gid_table_len[port]) {
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03001397 pr_err("sgid_index (%u) too large. max is %d\n",
Moni Shoua5070cd22015-07-30 18:33:30 +03001398 real_sgid_index, dev->dev->caps.gid_table_len[port] - 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07001399 return -1;
1400 }
1401
1402 path->grh_mylmc |= 1 << 7;
Moni Shoua5070cd22015-07-30 18:33:30 +03001403 path->mgid_index = real_sgid_index;
Roland Dreier225c7b12007-05-08 18:00:38 -07001404 path->hop_limit = ah->grh.hop_limit;
1405 path->tclass_flowlabel =
1406 cpu_to_be32((ah->grh.traffic_class << 20) |
1407 (ah->grh.flow_label));
1408 memcpy(path->rgid, ah->grh.dgid.raw, 16);
1409 }
1410
Eli Cohenfa417f72010-10-24 21:08:52 -07001411 if (is_eth) {
1412 if (!(ah->ah_flags & IB_AH_GRH))
1413 return -1;
1414
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001415 path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
1416 ((port - 1) << 6) | ((ah->sl & 7) << 3);
Moni Shoua297e0da2013-12-12 18:03:14 +02001417
1418 path->feup |= MLX4_FEUP_FORCE_ETH_UP;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001419 if (vlan_tag < 0x1000) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001420 if (smac_info->vid < 0x1000) {
1421 /* both valid vlan ids */
1422 if (smac_info->vid != vlan_tag) {
1423 /* different VIDs. unreg old and reg new */
1424 err = mlx4_register_vlan(dev->dev, port, vlan_tag, &vidx);
1425 if (err)
1426 return err;
1427 smac_info->candidate_vid = vlan_tag;
1428 smac_info->candidate_vlan_index = vidx;
1429 smac_info->candidate_vlan_port = port;
1430 smac_info->update_vid = 1;
1431 path->vlan_index = vidx;
1432 } else {
1433 path->vlan_index = smac_info->vlan_index;
1434 }
1435 } else {
1436 /* no current vlan tag in qp */
1437 err = mlx4_register_vlan(dev->dev, port, vlan_tag, &vidx);
1438 if (err)
1439 return err;
1440 smac_info->candidate_vid = vlan_tag;
1441 smac_info->candidate_vlan_index = vidx;
1442 smac_info->candidate_vlan_port = port;
1443 smac_info->update_vid = 1;
1444 path->vlan_index = vidx;
1445 }
Moni Shoua297e0da2013-12-12 18:03:14 +02001446 path->feup |= MLX4_FVL_FORCE_ETH_VLAN;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001447 path->fl = 1 << 6;
1448 } else {
1449 /* have current vlan tag. unregister it at modify-qp success */
1450 if (smac_info->vid < 0x1000) {
1451 smac_info->candidate_vid = 0xFFFF;
1452 smac_info->update_vid = 1;
1453 }
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001454 }
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001455
1456 /* get smac_index for RoCE use.
1457 * If no smac was yet assigned, register one.
1458 * If one was already assigned, but the new mac differs,
1459 * unregister the old one and register the new one.
1460 */
Jack Morgenstein25476b02014-09-11 14:11:20 +03001461 if ((!smac_info->smac && !smac_info->smac_port) ||
1462 smac_info->smac != smac) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001463 /* register candidate now, unreg if needed, after success */
1464 smac_index = mlx4_register_mac(dev->dev, port, smac);
1465 if (smac_index >= 0) {
1466 smac_info->candidate_smac_index = smac_index;
1467 smac_info->candidate_smac = smac;
1468 smac_info->candidate_smac_port = port;
1469 } else {
1470 return -EINVAL;
1471 }
1472 } else {
1473 smac_index = smac_info->smac_index;
1474 }
1475
1476 memcpy(path->dmac, ah->dmac, 6);
1477 path->ackto = MLX4_IB_LINK_TYPE_ETH;
1478 /* put MAC table smac index for IBoE */
1479 path->grh_mylmc = (u8) (smac_index) | 0x80;
1480 } else {
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001481 path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
1482 ((port - 1) << 6) | ((ah->sl & 0xf) << 2);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001483 }
Eli Cohenfa417f72010-10-24 21:08:52 -07001484
Roland Dreier225c7b12007-05-08 18:00:38 -07001485 return 0;
1486}
1487
Moni Shoua297e0da2013-12-12 18:03:14 +02001488static int mlx4_set_path(struct mlx4_ib_dev *dev, const struct ib_qp_attr *qp,
1489 enum ib_qp_attr_mask qp_attr_mask,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001490 struct mlx4_ib_qp *mqp,
Matan Barakdbf727d2015-10-15 18:38:51 +03001491 struct mlx4_qp_path *path, u8 port,
1492 u16 vlan_id, u8 *smac)
Moni Shoua297e0da2013-12-12 18:03:14 +02001493{
1494 return _mlx4_set_path(dev, &qp->ah_attr,
Matan Barakdbf727d2015-10-15 18:38:51 +03001495 mlx4_mac_to_u64(smac),
1496 vlan_id,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001497 path, &mqp->pri, port);
Moni Shoua297e0da2013-12-12 18:03:14 +02001498}
1499
1500static int mlx4_set_alt_path(struct mlx4_ib_dev *dev,
1501 const struct ib_qp_attr *qp,
1502 enum ib_qp_attr_mask qp_attr_mask,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001503 struct mlx4_ib_qp *mqp,
Moni Shoua297e0da2013-12-12 18:03:14 +02001504 struct mlx4_qp_path *path, u8 port)
1505{
1506 return _mlx4_set_path(dev, &qp->alt_ah_attr,
Matan Barakdbf727d2015-10-15 18:38:51 +03001507 0,
1508 0xffff,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001509 path, &mqp->alt, port);
Moni Shoua297e0da2013-12-12 18:03:14 +02001510}
1511
Eli Cohenfa417f72010-10-24 21:08:52 -07001512static void update_mcg_macs(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
1513{
1514 struct mlx4_ib_gid_entry *ge, *tmp;
1515
1516 list_for_each_entry_safe(ge, tmp, &qp->gid_list, list) {
1517 if (!ge->added && mlx4_ib_add_mc(dev, qp, &ge->gid)) {
1518 ge->added = 1;
1519 ge->port = qp->port;
1520 }
1521 }
1522}
1523
Matan Barakdbf727d2015-10-15 18:38:51 +03001524static int handle_eth_ud_smac_index(struct mlx4_ib_dev *dev,
1525 struct mlx4_ib_qp *qp,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001526 struct mlx4_qp_context *context)
1527{
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001528 u64 u64_mac;
1529 int smac_index;
1530
Jack Morgenstein3e0629c2014-09-11 14:11:17 +03001531 u64_mac = atomic64_read(&dev->iboe.mac[qp->port - 1]);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001532
1533 context->pri_path.sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE | ((qp->port - 1) << 6);
Jack Morgenstein25476b02014-09-11 14:11:20 +03001534 if (!qp->pri.smac && !qp->pri.smac_port) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001535 smac_index = mlx4_register_mac(dev->dev, qp->port, u64_mac);
1536 if (smac_index >= 0) {
1537 qp->pri.candidate_smac_index = smac_index;
1538 qp->pri.candidate_smac = u64_mac;
1539 qp->pri.candidate_smac_port = qp->port;
1540 context->pri_path.grh_mylmc = 0x80 | (u8) smac_index;
1541 } else {
1542 return -ENOENT;
1543 }
1544 }
1545 return 0;
1546}
1547
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03001548static int create_qp_lb_counter(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
1549{
1550 struct counter_index *new_counter_index;
1551 int err;
1552 u32 tmp_idx;
1553
1554 if (rdma_port_get_link_layer(&dev->ib_dev, qp->port) !=
1555 IB_LINK_LAYER_ETHERNET ||
1556 !(qp->flags & MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK) ||
1557 !(dev->dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_LB_SRC_CHK))
1558 return 0;
1559
1560 err = mlx4_counter_alloc(dev->dev, &tmp_idx);
1561 if (err)
1562 return err;
1563
1564 new_counter_index = kmalloc(sizeof(*new_counter_index), GFP_KERNEL);
1565 if (!new_counter_index) {
1566 mlx4_counter_free(dev->dev, tmp_idx);
1567 return -ENOMEM;
1568 }
1569
1570 new_counter_index->index = tmp_idx;
1571 new_counter_index->allocated = 1;
1572 qp->counter_index = new_counter_index;
1573
1574 mutex_lock(&dev->counters_table[qp->port - 1].mutex);
1575 list_add_tail(&new_counter_index->list,
1576 &dev->counters_table[qp->port - 1].counters_list);
1577 mutex_unlock(&dev->counters_table[qp->port - 1].mutex);
1578
1579 return 0;
1580}
1581
Moni Shoua3b5daf22016-01-14 17:50:39 +02001582enum {
1583 MLX4_QPC_ROCE_MODE_1 = 0,
1584 MLX4_QPC_ROCE_MODE_2 = 2,
1585 MLX4_QPC_ROCE_MODE_UNDEFINED = 0xff
1586};
1587
1588static u8 gid_type_to_qpc(enum ib_gid_type gid_type)
1589{
1590 switch (gid_type) {
1591 case IB_GID_TYPE_ROCE:
1592 return MLX4_QPC_ROCE_MODE_1;
1593 case IB_GID_TYPE_ROCE_UDP_ENCAP:
1594 return MLX4_QPC_ROCE_MODE_2;
1595 default:
1596 return MLX4_QPC_ROCE_MODE_UNDEFINED;
1597 }
1598}
1599
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001600static int __mlx4_ib_modify_qp(struct ib_qp *ibqp,
1601 const struct ib_qp_attr *attr, int attr_mask,
1602 enum ib_qp_state cur_state, enum ib_qp_state new_state)
Roland Dreier225c7b12007-05-08 18:00:38 -07001603{
1604 struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
1605 struct mlx4_ib_qp *qp = to_mqp(ibqp);
Sean Hefty0a1405d2011-06-02 11:32:15 -07001606 struct mlx4_ib_pd *pd;
1607 struct mlx4_ib_cq *send_cq, *recv_cq;
Roland Dreier225c7b12007-05-08 18:00:38 -07001608 struct mlx4_qp_context *context;
1609 enum mlx4_qp_optpar optpar = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07001610 int sqd_event;
Matan Barakc1c98502013-11-07 15:25:17 +02001611 int steer_qp = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07001612 int err = -EINVAL;
Eran Ben Elisha3ba8e312015-10-15 14:44:40 +03001613 int counter_index;
Roland Dreier225c7b12007-05-08 18:00:38 -07001614
Jack Morgenstein3dec4872014-09-11 14:11:19 +03001615 /* APM is not supported under RoCE */
1616 if (attr_mask & IB_QP_ALT_PATH &&
1617 rdma_port_get_link_layer(&dev->ib_dev, qp->port) ==
1618 IB_LINK_LAYER_ETHERNET)
1619 return -ENOTSUPP;
1620
Roland Dreier225c7b12007-05-08 18:00:38 -07001621 context = kzalloc(sizeof *context, GFP_KERNEL);
1622 if (!context)
1623 return -ENOMEM;
1624
Roland Dreier225c7b12007-05-08 18:00:38 -07001625 context->flags = cpu_to_be32((to_mlx4_state(new_state) << 28) |
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001626 (to_mlx4_st(dev, qp->mlx4_ib_qp_type) << 16));
Roland Dreier225c7b12007-05-08 18:00:38 -07001627
1628 if (!(attr_mask & IB_QP_PATH_MIG_STATE))
1629 context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
1630 else {
1631 optpar |= MLX4_QP_OPTPAR_PM_STATE;
1632 switch (attr->path_mig_state) {
1633 case IB_MIG_MIGRATED:
1634 context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
1635 break;
1636 case IB_MIG_REARM:
1637 context->flags |= cpu_to_be32(MLX4_QP_PM_REARM << 11);
1638 break;
1639 case IB_MIG_ARMED:
1640 context->flags |= cpu_to_be32(MLX4_QP_PM_ARMED << 11);
1641 break;
1642 }
1643 }
1644
Eli Cohenb832be12008-04-16 21:09:27 -07001645 if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI)
Roland Dreier225c7b12007-05-08 18:00:38 -07001646 context->mtu_msgmax = (IB_MTU_4096 << 5) | 11;
Or Gerlitz3987a2d2012-01-17 13:39:07 +02001647 else if (ibqp->qp_type == IB_QPT_RAW_PACKET)
1648 context->mtu_msgmax = (MLX4_RAW_QP_MTU << 5) | MLX4_RAW_QP_MSGMAX;
Eli Cohenb832be12008-04-16 21:09:27 -07001649 else if (ibqp->qp_type == IB_QPT_UD) {
1650 if (qp->flags & MLX4_IB_QP_LSO)
1651 context->mtu_msgmax = (IB_MTU_4096 << 5) |
1652 ilog2(dev->dev->caps.max_gso_sz);
1653 else
Alex Naslednikov6e0d7332008-08-07 14:06:50 -07001654 context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
Eli Cohenb832be12008-04-16 21:09:27 -07001655 } else if (attr_mask & IB_QP_PATH_MTU) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001656 if (attr->path_mtu < IB_MTU_256 || attr->path_mtu > IB_MTU_4096) {
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03001657 pr_err("path MTU (%u) is invalid\n",
Roland Dreier225c7b12007-05-08 18:00:38 -07001658 attr->path_mtu);
Florin Malitaf5b40432007-07-19 15:58:09 -04001659 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07001660 }
Eli Cohend1f2cd82008-07-14 23:48:45 -07001661 context->mtu_msgmax = (attr->path_mtu << 5) |
1662 ilog2(dev->dev->caps.max_msg_sz);
Roland Dreier225c7b12007-05-08 18:00:38 -07001663 }
1664
Roland Dreier0e6e7412007-06-18 08:13:48 -07001665 if (qp->rq.wqe_cnt)
1666 context->rq_size_stride = ilog2(qp->rq.wqe_cnt) << 3;
Roland Dreier225c7b12007-05-08 18:00:38 -07001667 context->rq_size_stride |= qp->rq.wqe_shift - 4;
1668
Roland Dreier0e6e7412007-06-18 08:13:48 -07001669 if (qp->sq.wqe_cnt)
1670 context->sq_size_stride = ilog2(qp->sq.wqe_cnt) << 3;
Roland Dreier225c7b12007-05-08 18:00:38 -07001671 context->sq_size_stride |= qp->sq.wqe_shift - 4;
1672
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03001673 if (new_state == IB_QPS_RESET && qp->counter_index)
1674 mlx4_ib_free_qp_counter(dev, qp);
1675
Sean Hefty0a1405d2011-06-02 11:32:15 -07001676 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
Roland Dreier0e6e7412007-06-18 08:13:48 -07001677 context->sq_size_stride |= !!qp->sq_no_prefetch << 7;
Sean Hefty0a1405d2011-06-02 11:32:15 -07001678 context->xrcd = cpu_to_be32((u32) qp->xrcdn);
Dotan Barak02d7ef62013-04-21 15:10:00 +00001679 if (ibqp->qp_type == IB_QPT_RAW_PACKET)
1680 context->param3 |= cpu_to_be32(1 << 30);
Sean Hefty0a1405d2011-06-02 11:32:15 -07001681 }
Roland Dreier0e6e7412007-06-18 08:13:48 -07001682
Roland Dreier225c7b12007-05-08 18:00:38 -07001683 if (qp->ibqp.uobject)
1684 context->usr_page = cpu_to_be32(to_mucontext(ibqp->uobject->context)->uar.index);
1685 else
1686 context->usr_page = cpu_to_be32(dev->priv_uar.index);
1687
1688 if (attr_mask & IB_QP_DEST_QPN)
1689 context->remote_qpn = cpu_to_be32(attr->dest_qp_num);
1690
1691 if (attr_mask & IB_QP_PORT) {
1692 if (cur_state == IB_QPS_SQD && new_state == IB_QPS_SQD &&
1693 !(attr_mask & IB_QP_AV)) {
1694 mlx4_set_sched(&context->pri_path, attr->port_num);
1695 optpar |= MLX4_QP_OPTPAR_SCHED_QUEUE;
1696 }
1697 }
1698
Or Gerlitzcfcde112011-06-15 14:49:57 +00001699 if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03001700 err = create_qp_lb_counter(dev, qp);
1701 if (err)
1702 goto out;
1703
Eran Ben Elisha3ba8e312015-10-15 14:44:40 +03001704 counter_index =
1705 dev->counters_table[qp->port - 1].default_counter;
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03001706 if (qp->counter_index)
1707 counter_index = qp->counter_index->index;
1708
Eran Ben Elisha3ba8e312015-10-15 14:44:40 +03001709 if (counter_index != -1) {
1710 context->pri_path.counter_index = counter_index;
Or Gerlitzcfcde112011-06-15 14:49:57 +00001711 optpar |= MLX4_QP_OPTPAR_COUNTER_INDEX;
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03001712 if (qp->counter_index) {
1713 context->pri_path.fl |=
1714 MLX4_FL_ETH_SRC_CHECK_MC_LB;
1715 context->pri_path.vlan_control |=
1716 MLX4_CTRL_ETH_SRC_CHECK_IF_COUNTER;
1717 }
Or Gerlitzcfcde112011-06-15 14:49:57 +00001718 } else
Eran Ben Elisha47d84172015-06-15 17:58:58 +03001719 context->pri_path.counter_index =
1720 MLX4_SINK_COUNTER_INDEX(dev->dev);
Matan Barakc1c98502013-11-07 15:25:17 +02001721
1722 if (qp->flags & MLX4_IB_QP_NETIF) {
1723 mlx4_ib_steer_qp_reg(dev, qp, 1);
1724 steer_qp = 1;
1725 }
Moni Shouae1b866c2016-01-14 17:50:42 +02001726
1727 if (ibqp->qp_type == IB_QPT_GSI) {
1728 enum ib_gid_type gid_type = qp->flags & MLX4_IB_ROCE_V2_GSI_QP ?
1729 IB_GID_TYPE_ROCE_UDP_ENCAP : IB_GID_TYPE_ROCE;
1730 u8 qpc_roce_mode = gid_type_to_qpc(gid_type);
1731
1732 context->rlkey_roce_mode |= (qpc_roce_mode << 6);
1733 }
Or Gerlitzcfcde112011-06-15 14:49:57 +00001734 }
1735
Roland Dreier225c7b12007-05-08 18:00:38 -07001736 if (attr_mask & IB_QP_PKEY_INDEX) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001737 if (qp->mlx4_ib_qp_type & MLX4_IB_QPT_ANY_SRIOV)
1738 context->pri_path.disable_pkey_check = 0x40;
Roland Dreier225c7b12007-05-08 18:00:38 -07001739 context->pri_path.pkey_index = attr->pkey_index;
1740 optpar |= MLX4_QP_OPTPAR_PKEY_INDEX;
1741 }
1742
Roland Dreier225c7b12007-05-08 18:00:38 -07001743 if (attr_mask & IB_QP_AV) {
Matan Barakdbf727d2015-10-15 18:38:51 +03001744 u8 port_num = mlx4_is_bonded(to_mdev(ibqp->device)->dev) ? 1 :
1745 attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
1746 union ib_gid gid;
1747 struct ib_gid_attr gid_attr;
1748 u16 vlan = 0xffff;
1749 u8 smac[ETH_ALEN];
1750 int status = 0;
Moni Shoua3b5daf22016-01-14 17:50:39 +02001751 int is_eth = rdma_cap_eth_ah(&dev->ib_dev, port_num) &&
1752 attr->ah_attr.ah_flags & IB_AH_GRH;
Matan Barakdbf727d2015-10-15 18:38:51 +03001753
Moni Shoua3b5daf22016-01-14 17:50:39 +02001754 if (is_eth) {
Matan Barakdbf727d2015-10-15 18:38:51 +03001755 int index = attr->ah_attr.grh.sgid_index;
1756
1757 status = ib_get_cached_gid(ibqp->device, port_num,
1758 index, &gid, &gid_attr);
1759 if (!status && !memcmp(&gid, &zgid, sizeof(gid)))
1760 status = -ENOENT;
1761 if (!status && gid_attr.ndev) {
1762 vlan = rdma_vlan_dev_vlan_id(gid_attr.ndev);
1763 memcpy(smac, gid_attr.ndev->dev_addr, ETH_ALEN);
1764 dev_put(gid_attr.ndev);
1765 }
1766 }
1767 if (status)
1768 goto out;
1769
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001770 if (mlx4_set_path(dev, attr, attr_mask, qp, &context->pri_path,
Matan Barakdbf727d2015-10-15 18:38:51 +03001771 port_num, vlan, smac))
Roland Dreier225c7b12007-05-08 18:00:38 -07001772 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07001773
1774 optpar |= (MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH |
1775 MLX4_QP_OPTPAR_SCHED_QUEUE);
Moni Shoua3b5daf22016-01-14 17:50:39 +02001776
1777 if (is_eth &&
1778 (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR)) {
1779 u8 qpc_roce_mode = gid_type_to_qpc(gid_attr.gid_type);
1780
1781 if (qpc_roce_mode == MLX4_QPC_ROCE_MODE_UNDEFINED) {
1782 err = -EINVAL;
1783 goto out;
1784 }
1785 context->rlkey_roce_mode |= (qpc_roce_mode << 6);
1786 }
1787
Roland Dreier225c7b12007-05-08 18:00:38 -07001788 }
1789
1790 if (attr_mask & IB_QP_TIMEOUT) {
Eli Cohenfa417f72010-10-24 21:08:52 -07001791 context->pri_path.ackto |= attr->timeout << 3;
Roland Dreier225c7b12007-05-08 18:00:38 -07001792 optpar |= MLX4_QP_OPTPAR_ACK_TIMEOUT;
1793 }
1794
1795 if (attr_mask & IB_QP_ALT_PATH) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001796 if (attr->alt_port_num == 0 ||
1797 attr->alt_port_num > dev->dev->caps.num_ports)
Florin Malitaf5b40432007-07-19 15:58:09 -04001798 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07001799
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001800 if (attr->alt_pkey_index >=
1801 dev->dev->caps.pkey_table_len[attr->alt_port_num])
Florin Malitaf5b40432007-07-19 15:58:09 -04001802 goto out;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001803
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001804 if (mlx4_set_alt_path(dev, attr, attr_mask, qp,
1805 &context->alt_path,
Moni Shoua297e0da2013-12-12 18:03:14 +02001806 attr->alt_port_num))
Florin Malitaf5b40432007-07-19 15:58:09 -04001807 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07001808
1809 context->alt_path.pkey_index = attr->alt_pkey_index;
1810 context->alt_path.ackto = attr->alt_timeout << 3;
1811 optpar |= MLX4_QP_OPTPAR_ALT_ADDR_PATH;
1812 }
1813
Sean Hefty0a1405d2011-06-02 11:32:15 -07001814 pd = get_pd(qp);
1815 get_cqs(qp, &send_cq, &recv_cq);
1816 context->pd = cpu_to_be32(pd->pdn);
1817 context->cqn_send = cpu_to_be32(send_cq->mcq.cqn);
1818 context->cqn_recv = cpu_to_be32(recv_cq->mcq.cqn);
1819 context->params1 = cpu_to_be32(MLX4_IB_ACK_REQ_FREQ << 28);
Jack Morgenstein57f01b52007-06-06 19:35:04 +03001820
Roland Dreier95d04f02008-07-23 08:12:26 -07001821 /* Set "fast registration enabled" for all kernel QPs */
1822 if (!qp->ibqp.uobject)
1823 context->params1 |= cpu_to_be32(1 << 11);
1824
Jack Morgenstein57f01b52007-06-06 19:35:04 +03001825 if (attr_mask & IB_QP_RNR_RETRY) {
1826 context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
1827 optpar |= MLX4_QP_OPTPAR_RNR_RETRY;
1828 }
1829
Roland Dreier225c7b12007-05-08 18:00:38 -07001830 if (attr_mask & IB_QP_RETRY_CNT) {
1831 context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
1832 optpar |= MLX4_QP_OPTPAR_RETRY_COUNT;
1833 }
1834
1835 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
1836 if (attr->max_rd_atomic)
1837 context->params1 |=
1838 cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
1839 optpar |= MLX4_QP_OPTPAR_SRA_MAX;
1840 }
1841
1842 if (attr_mask & IB_QP_SQ_PSN)
1843 context->next_send_psn = cpu_to_be32(attr->sq_psn);
1844
Roland Dreier225c7b12007-05-08 18:00:38 -07001845 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
1846 if (attr->max_dest_rd_atomic)
1847 context->params2 |=
1848 cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
1849 optpar |= MLX4_QP_OPTPAR_RRA_MAX;
1850 }
1851
1852 if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
1853 context->params2 |= to_mlx4_access_flags(qp, attr, attr_mask);
1854 optpar |= MLX4_QP_OPTPAR_RWE | MLX4_QP_OPTPAR_RRE | MLX4_QP_OPTPAR_RAE;
1855 }
1856
1857 if (ibqp->srq)
1858 context->params2 |= cpu_to_be32(MLX4_QP_BIT_RIC);
1859
1860 if (attr_mask & IB_QP_MIN_RNR_TIMER) {
1861 context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
1862 optpar |= MLX4_QP_OPTPAR_RNR_TIMEOUT;
1863 }
1864 if (attr_mask & IB_QP_RQ_PSN)
1865 context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
1866
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001867 /* proxy and tunnel qp qkeys will be changed in modify-qp wrappers */
Roland Dreier225c7b12007-05-08 18:00:38 -07001868 if (attr_mask & IB_QP_QKEY) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001869 if (qp->mlx4_ib_qp_type &
1870 (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER))
1871 context->qkey = cpu_to_be32(IB_QP_SET_QKEY);
1872 else {
1873 if (mlx4_is_mfunc(dev->dev) &&
1874 !(qp->mlx4_ib_qp_type & MLX4_IB_QPT_ANY_SRIOV) &&
1875 (attr->qkey & MLX4_RESERVED_QKEY_MASK) ==
1876 MLX4_RESERVED_QKEY_BASE) {
1877 pr_err("Cannot use reserved QKEY"
1878 " 0x%x (range 0xffff0000..0xffffffff"
1879 " is reserved)\n", attr->qkey);
1880 err = -EINVAL;
1881 goto out;
1882 }
1883 context->qkey = cpu_to_be32(attr->qkey);
1884 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001885 optpar |= MLX4_QP_OPTPAR_Q_KEY;
1886 }
1887
1888 if (ibqp->srq)
1889 context->srqn = cpu_to_be32(1 << 24 | to_msrq(ibqp->srq)->msrq.srqn);
1890
Sean Hefty0a1405d2011-06-02 11:32:15 -07001891 if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
Roland Dreier225c7b12007-05-08 18:00:38 -07001892 context->db_rec_addr = cpu_to_be64(qp->db.dma);
1893
1894 if (cur_state == IB_QPS_INIT &&
1895 new_state == IB_QPS_RTR &&
1896 (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI ||
Or Gerlitz3987a2d2012-01-17 13:39:07 +02001897 ibqp->qp_type == IB_QPT_UD ||
1898 ibqp->qp_type == IB_QPT_RAW_PACKET)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001899 context->pri_path.sched_queue = (qp->port - 1) << 6;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001900 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_SMI ||
1901 qp->mlx4_ib_qp_type &
1902 (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001903 context->pri_path.sched_queue |= MLX4_IB_DEFAULT_QP0_SCHED_QUEUE;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001904 if (qp->mlx4_ib_qp_type != MLX4_IB_QPT_SMI)
1905 context->pri_path.fl = 0x80;
1906 } else {
1907 if (qp->mlx4_ib_qp_type & MLX4_IB_QPT_ANY_SRIOV)
1908 context->pri_path.fl = 0x80;
Roland Dreier225c7b12007-05-08 18:00:38 -07001909 context->pri_path.sched_queue |= MLX4_IB_DEFAULT_SCHED_QUEUE;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001910 }
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001911 if (rdma_port_get_link_layer(&dev->ib_dev, qp->port) ==
1912 IB_LINK_LAYER_ETHERNET) {
1913 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_TUN_GSI ||
1914 qp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI)
1915 context->pri_path.feup = 1 << 7; /* don't fsm */
1916 /* handle smac_index */
1917 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_UD ||
1918 qp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI ||
1919 qp->mlx4_ib_qp_type == MLX4_IB_QPT_TUN_GSI) {
Matan Barakdbf727d2015-10-15 18:38:51 +03001920 err = handle_eth_ud_smac_index(dev, qp, context);
Majd Dibbinybede98e2015-01-29 10:41:41 +02001921 if (err) {
1922 err = -EINVAL;
1923 goto out;
1924 }
Matan Barak9433c182014-05-15 15:29:28 +03001925 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI)
1926 dev->qp1_proxy[qp->port - 1] = qp;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001927 }
1928 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001929 }
1930
Or Gerlitzd2fce8a2014-08-27 16:47:49 +03001931 if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
Eli Cohen3528f692013-04-21 15:10:01 +00001932 context->pri_path.ackto = (context->pri_path.ackto & 0xf8) |
1933 MLX4_IB_LINK_TYPE_ETH;
Or Gerlitzd2fce8a2014-08-27 16:47:49 +03001934 if (dev->dev->caps.tunnel_offload_mode == MLX4_TUNNEL_OFFLOAD_MODE_VXLAN) {
1935 /* set QP to receive both tunneled & non-tunneled packets */
Or Gerlitz8e1a03b2014-09-10 17:15:11 +03001936 if (!(context->flags & cpu_to_be32(1 << MLX4_RSS_QPC_FLAG_OFFSET)))
Or Gerlitzd2fce8a2014-08-27 16:47:49 +03001937 context->srqn = cpu_to_be32(7 << 28);
1938 }
1939 }
Eli Cohen3528f692013-04-21 15:10:01 +00001940
Moni Shoua297e0da2013-12-12 18:03:14 +02001941 if (ibqp->qp_type == IB_QPT_UD && (new_state == IB_QPS_RTR)) {
1942 int is_eth = rdma_port_get_link_layer(
1943 &dev->ib_dev, qp->port) ==
1944 IB_LINK_LAYER_ETHERNET;
1945 if (is_eth) {
1946 context->pri_path.ackto = MLX4_IB_LINK_TYPE_ETH;
1947 optpar |= MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH;
1948 }
1949 }
1950
1951
Roland Dreier225c7b12007-05-08 18:00:38 -07001952 if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
1953 attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
1954 sqd_event = 1;
1955 else
1956 sqd_event = 0;
1957
Vladimir Sokolovskyd57f5f72008-10-08 20:09:01 -07001958 if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
Moni Shoua3b5daf22016-01-14 17:50:39 +02001959 context->rlkey_roce_mode |= (1 << 4);
Vladimir Sokolovskyd57f5f72008-10-08 20:09:01 -07001960
Eli Cohenc0be5fb2007-05-24 16:05:01 +03001961 /*
1962 * Before passing a kernel QP to the HW, make sure that the
Roland Dreier0e6e7412007-06-18 08:13:48 -07001963 * ownership bits of the send queue are set and the SQ
1964 * headroom is stamped so that the hardware doesn't start
1965 * processing stale work requests.
Eli Cohenc0be5fb2007-05-24 16:05:01 +03001966 */
1967 if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
1968 struct mlx4_wqe_ctrl_seg *ctrl;
1969 int i;
1970
Roland Dreier0e6e7412007-06-18 08:13:48 -07001971 for (i = 0; i < qp->sq.wqe_cnt; ++i) {
Eli Cohenc0be5fb2007-05-24 16:05:01 +03001972 ctrl = get_send_wqe(qp, i);
1973 ctrl->owner_opcode = cpu_to_be32(1 << 31);
Eli Cohen9670e552008-07-14 23:48:44 -07001974 if (qp->sq_max_wqes_per_wr == 1)
1975 ctrl->fence_size = 1 << (qp->sq.wqe_shift - 4);
Roland Dreier0e6e7412007-06-18 08:13:48 -07001976
Jack Morgensteinea54b102008-01-28 10:40:59 +02001977 stamp_send_wqe(qp, i, 1 << qp->sq.wqe_shift);
Eli Cohenc0be5fb2007-05-24 16:05:01 +03001978 }
1979 }
1980
Roland Dreier225c7b12007-05-08 18:00:38 -07001981 err = mlx4_qp_modify(dev->dev, &qp->mtt, to_mlx4_state(cur_state),
1982 to_mlx4_state(new_state), context, optpar,
1983 sqd_event, &qp->mqp);
1984 if (err)
1985 goto out;
1986
1987 qp->state = new_state;
1988
1989 if (attr_mask & IB_QP_ACCESS_FLAGS)
1990 qp->atomic_rd_en = attr->qp_access_flags;
1991 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
1992 qp->resp_depth = attr->max_dest_rd_atomic;
Eli Cohenfa417f72010-10-24 21:08:52 -07001993 if (attr_mask & IB_QP_PORT) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001994 qp->port = attr->port_num;
Eli Cohenfa417f72010-10-24 21:08:52 -07001995 update_mcg_macs(dev, qp);
1996 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001997 if (attr_mask & IB_QP_ALT_PATH)
1998 qp->alt_port = attr->alt_port_num;
1999
2000 if (is_sqp(dev, qp))
2001 store_sqp_attrs(to_msqp(qp), attr, attr_mask);
2002
2003 /*
2004 * If we moved QP0 to RTR, bring the IB link up; if we moved
2005 * QP0 to RESET or ERROR, bring the link back down.
2006 */
2007 if (is_qp0(dev, qp)) {
2008 if (cur_state != IB_QPS_RTR && new_state == IB_QPS_RTR)
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002009 if (mlx4_INIT_PORT(dev->dev, qp->port))
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03002010 pr_warn("INIT_PORT failed for port %d\n",
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002011 qp->port);
Roland Dreier225c7b12007-05-08 18:00:38 -07002012
2013 if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
2014 (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR))
2015 mlx4_CLOSE_PORT(dev->dev, qp->port);
2016 }
2017
2018 /*
2019 * If we moved a kernel QP to RESET, clean up all old CQ
2020 * entries and reinitialize the QP.
2021 */
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002022 if (new_state == IB_QPS_RESET) {
2023 if (!ibqp->uobject) {
2024 mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
2025 ibqp->srq ? to_msrq(ibqp->srq) : NULL);
2026 if (send_cq != recv_cq)
2027 mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
Roland Dreier225c7b12007-05-08 18:00:38 -07002028
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002029 qp->rq.head = 0;
2030 qp->rq.tail = 0;
2031 qp->sq.head = 0;
2032 qp->sq.tail = 0;
2033 qp->sq_next_wqe = 0;
2034 if (qp->rq.wqe_cnt)
2035 *qp->db.db = 0;
Matan Barakc1c98502013-11-07 15:25:17 +02002036
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002037 if (qp->flags & MLX4_IB_QP_NETIF)
2038 mlx4_ib_steer_qp_reg(dev, qp, 0);
2039 }
Jack Morgenstein25476b02014-09-11 14:11:20 +03002040 if (qp->pri.smac || (!qp->pri.smac && qp->pri.smac_port)) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002041 mlx4_unregister_mac(dev->dev, qp->pri.smac_port, qp->pri.smac);
2042 qp->pri.smac = 0;
Jack Morgenstein25476b02014-09-11 14:11:20 +03002043 qp->pri.smac_port = 0;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002044 }
2045 if (qp->alt.smac) {
2046 mlx4_unregister_mac(dev->dev, qp->alt.smac_port, qp->alt.smac);
2047 qp->alt.smac = 0;
2048 }
2049 if (qp->pri.vid < 0x1000) {
2050 mlx4_unregister_vlan(dev->dev, qp->pri.vlan_port, qp->pri.vid);
2051 qp->pri.vid = 0xFFFF;
2052 qp->pri.candidate_vid = 0xFFFF;
2053 qp->pri.update_vid = 0;
2054 }
2055
2056 if (qp->alt.vid < 0x1000) {
2057 mlx4_unregister_vlan(dev->dev, qp->alt.vlan_port, qp->alt.vid);
2058 qp->alt.vid = 0xFFFF;
2059 qp->alt.candidate_vid = 0xFFFF;
2060 qp->alt.update_vid = 0;
2061 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002062 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002063out:
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03002064 if (err && qp->counter_index)
2065 mlx4_ib_free_qp_counter(dev, qp);
Matan Barakc1c98502013-11-07 15:25:17 +02002066 if (err && steer_qp)
2067 mlx4_ib_steer_qp_reg(dev, qp, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07002068 kfree(context);
Jack Morgenstein25476b02014-09-11 14:11:20 +03002069 if (qp->pri.candidate_smac ||
2070 (!qp->pri.candidate_smac && qp->pri.candidate_smac_port)) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002071 if (err) {
2072 mlx4_unregister_mac(dev->dev, qp->pri.candidate_smac_port, qp->pri.candidate_smac);
2073 } else {
Jack Morgenstein25476b02014-09-11 14:11:20 +03002074 if (qp->pri.smac || (!qp->pri.smac && qp->pri.smac_port))
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002075 mlx4_unregister_mac(dev->dev, qp->pri.smac_port, qp->pri.smac);
2076 qp->pri.smac = qp->pri.candidate_smac;
2077 qp->pri.smac_index = qp->pri.candidate_smac_index;
2078 qp->pri.smac_port = qp->pri.candidate_smac_port;
2079 }
2080 qp->pri.candidate_smac = 0;
2081 qp->pri.candidate_smac_index = 0;
2082 qp->pri.candidate_smac_port = 0;
2083 }
2084 if (qp->alt.candidate_smac) {
2085 if (err) {
2086 mlx4_unregister_mac(dev->dev, qp->alt.candidate_smac_port, qp->alt.candidate_smac);
2087 } else {
2088 if (qp->alt.smac)
2089 mlx4_unregister_mac(dev->dev, qp->alt.smac_port, qp->alt.smac);
2090 qp->alt.smac = qp->alt.candidate_smac;
2091 qp->alt.smac_index = qp->alt.candidate_smac_index;
2092 qp->alt.smac_port = qp->alt.candidate_smac_port;
2093 }
2094 qp->alt.candidate_smac = 0;
2095 qp->alt.candidate_smac_index = 0;
2096 qp->alt.candidate_smac_port = 0;
2097 }
2098
2099 if (qp->pri.update_vid) {
2100 if (err) {
2101 if (qp->pri.candidate_vid < 0x1000)
2102 mlx4_unregister_vlan(dev->dev, qp->pri.candidate_vlan_port,
2103 qp->pri.candidate_vid);
2104 } else {
2105 if (qp->pri.vid < 0x1000)
2106 mlx4_unregister_vlan(dev->dev, qp->pri.vlan_port,
2107 qp->pri.vid);
2108 qp->pri.vid = qp->pri.candidate_vid;
2109 qp->pri.vlan_port = qp->pri.candidate_vlan_port;
2110 qp->pri.vlan_index = qp->pri.candidate_vlan_index;
2111 }
2112 qp->pri.candidate_vid = 0xFFFF;
2113 qp->pri.update_vid = 0;
2114 }
2115
2116 if (qp->alt.update_vid) {
2117 if (err) {
2118 if (qp->alt.candidate_vid < 0x1000)
2119 mlx4_unregister_vlan(dev->dev, qp->alt.candidate_vlan_port,
2120 qp->alt.candidate_vid);
2121 } else {
2122 if (qp->alt.vid < 0x1000)
2123 mlx4_unregister_vlan(dev->dev, qp->alt.vlan_port,
2124 qp->alt.vid);
2125 qp->alt.vid = qp->alt.candidate_vid;
2126 qp->alt.vlan_port = qp->alt.candidate_vlan_port;
2127 qp->alt.vlan_index = qp->alt.candidate_vlan_index;
2128 }
2129 qp->alt.candidate_vid = 0xFFFF;
2130 qp->alt.update_vid = 0;
2131 }
2132
Roland Dreier225c7b12007-05-08 18:00:38 -07002133 return err;
2134}
2135
Moni Shouae1b866c2016-01-14 17:50:42 +02002136static int _mlx4_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
2137 int attr_mask, struct ib_udata *udata)
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002138{
2139 struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
2140 struct mlx4_ib_qp *qp = to_mqp(ibqp);
2141 enum ib_qp_state cur_state, new_state;
2142 int err = -EINVAL;
Moni Shoua297e0da2013-12-12 18:03:14 +02002143 int ll;
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002144 mutex_lock(&qp->mutex);
2145
2146 cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
2147 new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
2148
Moni Shoua297e0da2013-12-12 18:03:14 +02002149 if (cur_state == new_state && cur_state == IB_QPS_RESET) {
2150 ll = IB_LINK_LAYER_UNSPECIFIED;
2151 } else {
2152 int port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
2153 ll = rdma_port_get_link_layer(&dev->ib_dev, port);
2154 }
Matan Barakdd5f03b2013-12-12 18:03:11 +02002155
2156 if (!ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type,
Moni Shoua297e0da2013-12-12 18:03:14 +02002157 attr_mask, ll)) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002158 pr_debug("qpn 0x%x: invalid attribute mask specified "
2159 "for transition %d to %d. qp_type %d,"
2160 " attr_mask 0x%x\n",
2161 ibqp->qp_num, cur_state, new_state,
2162 ibqp->qp_type, attr_mask);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002163 goto out;
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002164 }
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002165
Moni Shouac6215742015-02-03 16:48:39 +02002166 if (mlx4_is_bonded(dev->dev) && (attr_mask & IB_QP_PORT)) {
2167 if ((cur_state == IB_QPS_RESET) && (new_state == IB_QPS_INIT)) {
2168 if ((ibqp->qp_type == IB_QPT_RC) ||
2169 (ibqp->qp_type == IB_QPT_UD) ||
2170 (ibqp->qp_type == IB_QPT_UC) ||
2171 (ibqp->qp_type == IB_QPT_RAW_PACKET) ||
2172 (ibqp->qp_type == IB_QPT_XRC_INI)) {
2173 attr->port_num = mlx4_ib_bond_next_port(dev);
2174 }
2175 } else {
2176 /* no sense in changing port_num
2177 * when ports are bonded */
2178 attr_mask &= ~IB_QP_PORT;
2179 }
2180 }
2181
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002182 if ((attr_mask & IB_QP_PORT) &&
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002183 (attr->port_num == 0 || attr->port_num > dev->num_ports)) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002184 pr_debug("qpn 0x%x: invalid port number (%d) specified "
2185 "for transition %d to %d. qp_type %d\n",
2186 ibqp->qp_num, attr->port_num, cur_state,
2187 new_state, ibqp->qp_type);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002188 goto out;
2189 }
2190
Or Gerlitz3987a2d2012-01-17 13:39:07 +02002191 if ((attr_mask & IB_QP_PORT) && (ibqp->qp_type == IB_QPT_RAW_PACKET) &&
2192 (rdma_port_get_link_layer(&dev->ib_dev, attr->port_num) !=
2193 IB_LINK_LAYER_ETHERNET))
2194 goto out;
2195
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002196 if (attr_mask & IB_QP_PKEY_INDEX) {
2197 int p = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002198 if (attr->pkey_index >= dev->dev->caps.pkey_table_len[p]) {
2199 pr_debug("qpn 0x%x: invalid pkey index (%d) specified "
2200 "for transition %d to %d. qp_type %d\n",
2201 ibqp->qp_num, attr->pkey_index, cur_state,
2202 new_state, ibqp->qp_type);
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002203 goto out;
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002204 }
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002205 }
2206
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002207 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
2208 attr->max_rd_atomic > dev->dev->caps.max_qp_init_rdma) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002209 pr_debug("qpn 0x%x: max_rd_atomic (%d) too large. "
2210 "Transition %d to %d. qp_type %d\n",
2211 ibqp->qp_num, attr->max_rd_atomic, cur_state,
2212 new_state, ibqp->qp_type);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002213 goto out;
2214 }
2215
2216 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
2217 attr->max_dest_rd_atomic > dev->dev->caps.max_qp_dest_rdma) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002218 pr_debug("qpn 0x%x: max_dest_rd_atomic (%d) too large. "
2219 "Transition %d to %d. qp_type %d\n",
2220 ibqp->qp_num, attr->max_dest_rd_atomic, cur_state,
2221 new_state, ibqp->qp_type);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002222 goto out;
2223 }
2224
2225 if (cur_state == new_state && cur_state == IB_QPS_RESET) {
2226 err = 0;
2227 goto out;
2228 }
2229
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002230 err = __mlx4_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
2231
Moni Shouac6215742015-02-03 16:48:39 +02002232 if (mlx4_is_bonded(dev->dev) && (attr_mask & IB_QP_PORT))
2233 attr->port_num = 1;
2234
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002235out:
2236 mutex_unlock(&qp->mutex);
2237 return err;
2238}
2239
Moni Shouae1b866c2016-01-14 17:50:42 +02002240int mlx4_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
2241 int attr_mask, struct ib_udata *udata)
2242{
2243 struct mlx4_ib_qp *mqp = to_mqp(ibqp);
2244 int ret;
2245
2246 ret = _mlx4_ib_modify_qp(ibqp, attr, attr_mask, udata);
2247
2248 if (mqp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI) {
2249 struct mlx4_ib_sqp *sqp = to_msqp(mqp);
2250 int err = 0;
2251
2252 if (sqp->roce_v2_gsi)
2253 err = ib_modify_qp(sqp->roce_v2_gsi, attr, attr_mask);
2254 if (err)
2255 pr_err("Failed to modify GSI QP for RoCEv2 (%d)\n",
2256 err);
2257 }
2258 return ret;
2259}
2260
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03002261static int vf_get_qp0_qkey(struct mlx4_dev *dev, int qpn, u32 *qkey)
2262{
2263 int i;
2264 for (i = 0; i < dev->caps.num_ports; i++) {
2265 if (qpn == dev->caps.qp0_proxy[i] ||
2266 qpn == dev->caps.qp0_tunnel[i]) {
2267 *qkey = dev->caps.qp0_qkey[i];
2268 return 0;
2269 }
2270 }
2271 return -EINVAL;
2272}
2273
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002274static int build_sriov_qp0_header(struct mlx4_ib_sqp *sqp,
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002275 struct ib_ud_wr *wr,
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002276 void *wqe, unsigned *mlx_seg_len)
2277{
2278 struct mlx4_ib_dev *mdev = to_mdev(sqp->qp.ibqp.device);
2279 struct ib_device *ib_dev = &mdev->ib_dev;
2280 struct mlx4_wqe_mlx_seg *mlx = wqe;
2281 struct mlx4_wqe_inline_seg *inl = wqe + sizeof *mlx;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002282 struct mlx4_ib_ah *ah = to_mah(wr->ah);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002283 u16 pkey;
2284 u32 qkey;
2285 int send_size;
2286 int header_size;
2287 int spc;
2288 int i;
2289
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002290 if (wr->wr.opcode != IB_WR_SEND)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002291 return -EINVAL;
2292
2293 send_size = 0;
2294
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002295 for (i = 0; i < wr->wr.num_sge; ++i)
2296 send_size += wr->wr.sg_list[i].length;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002297
2298 /* for proxy-qp0 sends, need to add in size of tunnel header */
2299 /* for tunnel-qp0 sends, tunnel header is already in s/g list */
2300 if (sqp->qp.mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_SMI_OWNER)
2301 send_size += sizeof (struct mlx4_ib_tunnel_header);
2302
Moni Shoua25f40222015-12-23 14:56:56 +02002303 ib_ud_header_init(send_size, 1, 0, 0, 0, 0, 0, 0, &sqp->ud_header);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002304
2305 if (sqp->qp.mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_SMI_OWNER) {
2306 sqp->ud_header.lrh.service_level =
2307 be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 28;
2308 sqp->ud_header.lrh.destination_lid =
2309 cpu_to_be16(ah->av.ib.g_slid & 0x7f);
2310 sqp->ud_header.lrh.source_lid =
2311 cpu_to_be16(ah->av.ib.g_slid & 0x7f);
2312 }
2313
2314 mlx->flags &= cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
2315
2316 /* force loopback */
2317 mlx->flags |= cpu_to_be32(MLX4_WQE_MLX_VL15 | 0x1 | MLX4_WQE_MLX_SLR);
2318 mlx->rlid = sqp->ud_header.lrh.destination_lid;
2319
2320 sqp->ud_header.lrh.virtual_lane = 0;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002321 sqp->ud_header.bth.solicited_event = !!(wr->wr.send_flags & IB_SEND_SOLICITED);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002322 ib_get_cached_pkey(ib_dev, sqp->qp.port, 0, &pkey);
2323 sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
2324 if (sqp->qp.mlx4_ib_qp_type == MLX4_IB_QPT_TUN_SMI_OWNER)
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002325 sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->remote_qpn);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002326 else
2327 sqp->ud_header.bth.destination_qpn =
Jack Morgenstein47605df2012-08-03 08:40:57 +00002328 cpu_to_be32(mdev->dev->caps.qp0_tunnel[sqp->qp.port - 1]);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002329
2330 sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03002331 if (mlx4_is_master(mdev->dev)) {
2332 if (mlx4_get_parav_qkey(mdev->dev, sqp->qp.mqp.qpn, &qkey))
2333 return -EINVAL;
2334 } else {
2335 if (vf_get_qp0_qkey(mdev->dev, sqp->qp.mqp.qpn, &qkey))
2336 return -EINVAL;
2337 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002338 sqp->ud_header.deth.qkey = cpu_to_be32(qkey);
2339 sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.mqp.qpn);
2340
2341 sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
2342 sqp->ud_header.immediate_present = 0;
2343
2344 header_size = ib_ud_header_pack(&sqp->ud_header, sqp->header_buf);
2345
2346 /*
2347 * Inline data segments may not cross a 64 byte boundary. If
2348 * our UD header is bigger than the space available up to the
2349 * next 64 byte boundary in the WQE, use two inline data
2350 * segments to hold the UD header.
2351 */
2352 spc = MLX4_INLINE_ALIGN -
2353 ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
2354 if (header_size <= spc) {
2355 inl->byte_count = cpu_to_be32(1 << 31 | header_size);
2356 memcpy(inl + 1, sqp->header_buf, header_size);
2357 i = 1;
2358 } else {
2359 inl->byte_count = cpu_to_be32(1 << 31 | spc);
2360 memcpy(inl + 1, sqp->header_buf, spc);
2361
2362 inl = (void *) (inl + 1) + spc;
2363 memcpy(inl + 1, sqp->header_buf + spc, header_size - spc);
2364 /*
2365 * Need a barrier here to make sure all the data is
2366 * visible before the byte_count field is set.
2367 * Otherwise the HCA prefetcher could grab the 64-byte
2368 * chunk with this inline segment and get a valid (!=
2369 * 0xffffffff) byte count but stale data, and end up
2370 * generating a packet with bad headers.
2371 *
2372 * The first inline segment's byte_count field doesn't
2373 * need a barrier, because it comes after a
2374 * control/MLX segment and therefore is at an offset
2375 * of 16 mod 64.
2376 */
2377 wmb();
2378 inl->byte_count = cpu_to_be32(1 << 31 | (header_size - spc));
2379 i = 2;
2380 }
2381
2382 *mlx_seg_len =
2383 ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + header_size, 16);
2384 return 0;
2385}
2386
Moni Shoua3ef967a2016-01-14 17:50:41 +02002387#define MLX4_ROCEV2_QP1_SPORT 0xC000
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002388static int build_mlx_header(struct mlx4_ib_sqp *sqp, struct ib_ud_wr *wr,
Roland Dreierf4380002008-04-16 21:09:28 -07002389 void *wqe, unsigned *mlx_seg_len)
Roland Dreier225c7b12007-05-08 18:00:38 -07002390{
Eli Cohena4788682010-01-27 13:57:03 +00002391 struct ib_device *ib_dev = sqp->qp.ibqp.device;
Roland Dreier225c7b12007-05-08 18:00:38 -07002392 struct mlx4_wqe_mlx_seg *mlx = wqe;
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002393 struct mlx4_wqe_ctrl_seg *ctrl = wqe;
Roland Dreier225c7b12007-05-08 18:00:38 -07002394 struct mlx4_wqe_inline_seg *inl = wqe + sizeof *mlx;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002395 struct mlx4_ib_ah *ah = to_mah(wr->ah);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002396 union ib_gid sgid;
Roland Dreier225c7b12007-05-08 18:00:38 -07002397 u16 pkey;
2398 int send_size;
2399 int header_size;
Roland Dreiere61ef242007-06-18 09:23:47 -07002400 int spc;
Roland Dreier225c7b12007-05-08 18:00:38 -07002401 int i;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002402 int err = 0;
Paul Bolle57d88cf2013-02-25 09:17:13 -08002403 u16 vlan = 0xffff;
Roland Dreiera29bec12013-02-25 09:02:03 -08002404 bool is_eth;
2405 bool is_vlan = false;
2406 bool is_grh;
Moni Shoua3ef967a2016-01-14 17:50:41 +02002407 bool is_udp = false;
2408 int ip_version = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002409
2410 send_size = 0;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002411 for (i = 0; i < wr->wr.num_sge; ++i)
2412 send_size += wr->wr.sg_list[i].length;
Roland Dreier225c7b12007-05-08 18:00:38 -07002413
Eli Cohenfa417f72010-10-24 21:08:52 -07002414 is_eth = rdma_port_get_link_layer(sqp->qp.ibqp.device, sqp->qp.port) == IB_LINK_LAYER_ETHERNET;
2415 is_grh = mlx4_ib_ah_grh_present(ah);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002416 if (is_eth) {
Moni Shoua3ef967a2016-01-14 17:50:41 +02002417 struct ib_gid_attr gid_attr;
2418
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002419 if (mlx4_is_mfunc(to_mdev(ib_dev)->dev)) {
2420 /* When multi-function is enabled, the ib_core gid
2421 * indexes don't necessarily match the hw ones, so
2422 * we must use our own cache */
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002423 err = mlx4_get_roce_gid_from_slave(to_mdev(ib_dev)->dev,
2424 be32_to_cpu(ah->av.ib.port_pd) >> 24,
2425 ah->av.ib.gid_index, &sgid.raw[0]);
2426 if (err)
2427 return err;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002428 } else {
2429 err = ib_get_cached_gid(ib_dev,
2430 be32_to_cpu(ah->av.ib.port_pd) >> 24,
Matan Barak55ee3ab2015-10-15 18:38:45 +03002431 ah->av.ib.gid_index, &sgid,
Moni Shoua3ef967a2016-01-14 17:50:41 +02002432 &gid_attr);
2433 if (!err) {
2434 if (gid_attr.ndev)
2435 dev_put(gid_attr.ndev);
2436 if (!memcmp(&sgid, &zgid, sizeof(sgid)))
2437 err = -ENOENT;
2438 }
2439 if (!err) {
2440 is_udp = gid_attr.gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP;
2441 if (is_udp) {
2442 if (ipv6_addr_v4mapped((struct in6_addr *)&sgid))
2443 ip_version = 4;
2444 else
2445 ip_version = 6;
2446 is_grh = false;
2447 }
2448 } else {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002449 return err;
Moni Shoua3ef967a2016-01-14 17:50:41 +02002450 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002451 }
Bart Van Assche0e9855d2014-03-10 10:33:05 +01002452 if (ah->av.eth.vlan != cpu_to_be16(0xffff)) {
Moni Shoua297e0da2013-12-12 18:03:14 +02002453 vlan = be16_to_cpu(ah->av.eth.vlan) & 0x0fff;
2454 is_vlan = 1;
2455 }
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002456 }
Moni Shoua25f40222015-12-23 14:56:56 +02002457 err = ib_ud_header_init(send_size, !is_eth, is_eth, is_vlan, is_grh,
Moni Shoua3ef967a2016-01-14 17:50:41 +02002458 ip_version, is_udp, 0, &sqp->ud_header);
Moni Shoua25f40222015-12-23 14:56:56 +02002459 if (err)
2460 return err;
Roland Dreier225c7b12007-05-08 18:00:38 -07002461
Eli Cohenfa417f72010-10-24 21:08:52 -07002462 if (!is_eth) {
2463 sqp->ud_header.lrh.service_level =
2464 be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 28;
2465 sqp->ud_header.lrh.destination_lid = ah->av.ib.dlid;
2466 sqp->ud_header.lrh.source_lid = cpu_to_be16(ah->av.ib.g_slid & 0x7f);
2467 }
2468
Moni Shoua3ef967a2016-01-14 17:50:41 +02002469 if (is_grh || (ip_version == 6)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002470 sqp->ud_header.grh.traffic_class =
Eli Cohenfa417f72010-10-24 21:08:52 -07002471 (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 20) & 0xff;
Roland Dreier225c7b12007-05-08 18:00:38 -07002472 sqp->ud_header.grh.flow_label =
Eli Cohenfa417f72010-10-24 21:08:52 -07002473 ah->av.ib.sl_tclass_flowlabel & cpu_to_be32(0xfffff);
2474 sqp->ud_header.grh.hop_limit = ah->av.ib.hop_limit;
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002475 if (is_eth)
2476 memcpy(sqp->ud_header.grh.source_gid.raw, sgid.raw, 16);
2477 else {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002478 if (mlx4_is_mfunc(to_mdev(ib_dev)->dev)) {
2479 /* When multi-function is enabled, the ib_core gid
2480 * indexes don't necessarily match the hw ones, so
2481 * we must use our own cache */
2482 sqp->ud_header.grh.source_gid.global.subnet_prefix =
2483 to_mdev(ib_dev)->sriov.demux[sqp->qp.port - 1].
2484 subnet_prefix;
2485 sqp->ud_header.grh.source_gid.global.interface_id =
2486 to_mdev(ib_dev)->sriov.demux[sqp->qp.port - 1].
2487 guid_cache[ah->av.ib.gid_index];
2488 } else
2489 ib_get_cached_gid(ib_dev,
2490 be32_to_cpu(ah->av.ib.port_pd) >> 24,
2491 ah->av.ib.gid_index,
Matan Barak55ee3ab2015-10-15 18:38:45 +03002492 &sqp->ud_header.grh.source_gid, NULL);
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002493 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002494 memcpy(sqp->ud_header.grh.destination_gid.raw,
Eli Cohenfa417f72010-10-24 21:08:52 -07002495 ah->av.ib.dgid, 16);
Roland Dreier225c7b12007-05-08 18:00:38 -07002496 }
2497
Moni Shoua3ef967a2016-01-14 17:50:41 +02002498 if (ip_version == 4) {
2499 sqp->ud_header.ip4.tos =
2500 (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 20) & 0xff;
2501 sqp->ud_header.ip4.id = 0;
2502 sqp->ud_header.ip4.frag_off = htons(IP_DF);
2503 sqp->ud_header.ip4.ttl = ah->av.eth.hop_limit;
2504
2505 memcpy(&sqp->ud_header.ip4.saddr,
2506 sgid.raw + 12, 4);
2507 memcpy(&sqp->ud_header.ip4.daddr, ah->av.ib.dgid + 12, 4);
2508 sqp->ud_header.ip4.check = ib_ud_ip4_csum(&sqp->ud_header);
2509 }
2510
2511 if (is_udp) {
2512 sqp->ud_header.udp.dport = htons(ROCE_V2_UDP_DPORT);
2513 sqp->ud_header.udp.sport = htons(MLX4_ROCEV2_QP1_SPORT);
2514 sqp->ud_header.udp.csum = 0;
2515 }
2516
Roland Dreier225c7b12007-05-08 18:00:38 -07002517 mlx->flags &= cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
Eli Cohenfa417f72010-10-24 21:08:52 -07002518
2519 if (!is_eth) {
2520 mlx->flags |= cpu_to_be32((!sqp->qp.ibqp.qp_num ? MLX4_WQE_MLX_VL15 : 0) |
2521 (sqp->ud_header.lrh.destination_lid ==
2522 IB_LID_PERMISSIVE ? MLX4_WQE_MLX_SLR : 0) |
2523 (sqp->ud_header.lrh.service_level << 8));
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002524 if (ah->av.ib.port_pd & cpu_to_be32(0x80000000))
2525 mlx->flags |= cpu_to_be32(0x1); /* force loopback */
Eli Cohenfa417f72010-10-24 21:08:52 -07002526 mlx->rlid = sqp->ud_header.lrh.destination_lid;
2527 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002528
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002529 switch (wr->wr.opcode) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002530 case IB_WR_SEND:
2531 sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
2532 sqp->ud_header.immediate_present = 0;
2533 break;
2534 case IB_WR_SEND_WITH_IMM:
2535 sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
2536 sqp->ud_header.immediate_present = 1;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002537 sqp->ud_header.immediate_data = wr->wr.ex.imm_data;
Roland Dreier225c7b12007-05-08 18:00:38 -07002538 break;
2539 default:
2540 return -EINVAL;
2541 }
2542
Eli Cohenfa417f72010-10-24 21:08:52 -07002543 if (is_eth) {
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002544 struct in6_addr in6;
Moni Shoua3ef967a2016-01-14 17:50:41 +02002545 u16 ether_type;
Oren Duerc0c1d3d72012-04-29 17:04:24 +03002546 u16 pcp = (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 29) << 13;
2547
Moni Shoua3ef967a2016-01-14 17:50:41 +02002548 ether_type = (!is_udp) ? MLX4_IB_IBOE_ETHERTYPE :
2549 (ip_version == 4 ? ETH_P_IP : ETH_P_IPV6);
2550
Oren Duerc0c1d3d72012-04-29 17:04:24 +03002551 mlx->sched_prio = cpu_to_be16(pcp);
Eli Cohenfa417f72010-10-24 21:08:52 -07002552
Moni Shoua1049f132016-01-14 17:47:38 +02002553 ether_addr_copy(sqp->ud_header.eth.smac_h, ah->av.eth.s_mac);
Eli Cohenfa417f72010-10-24 21:08:52 -07002554 memcpy(sqp->ud_header.eth.dmac_h, ah->av.eth.mac, 6);
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02002555 memcpy(&ctrl->srcrb_flags16[0], ah->av.eth.mac, 2);
2556 memcpy(&ctrl->imm, ah->av.eth.mac + 2, 4);
2557 memcpy(&in6, sgid.raw, sizeof(in6));
Jack Morgenstein5ea8bbf2014-03-12 12:00:41 +02002558
Jack Morgenstein3e0629c2014-09-11 14:11:17 +03002559
Eli Cohenfa417f72010-10-24 21:08:52 -07002560 if (!memcmp(sqp->ud_header.eth.smac_h, sqp->ud_header.eth.dmac_h, 6))
2561 mlx->flags |= cpu_to_be32(MLX4_WQE_CTRL_FORCE_LOOPBACK);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002562 if (!is_vlan) {
Moni Shoua3ef967a2016-01-14 17:50:41 +02002563 sqp->ud_header.eth.type = cpu_to_be16(ether_type);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002564 } else {
Moni Shoua3ef967a2016-01-14 17:50:41 +02002565 sqp->ud_header.vlan.type = cpu_to_be16(ether_type);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002566 sqp->ud_header.vlan.tag = cpu_to_be16(vlan | pcp);
2567 }
Eli Cohenfa417f72010-10-24 21:08:52 -07002568 } else {
2569 sqp->ud_header.lrh.virtual_lane = !sqp->qp.ibqp.qp_num ? 15 : 0;
2570 if (sqp->ud_header.lrh.destination_lid == IB_LID_PERMISSIVE)
2571 sqp->ud_header.lrh.source_lid = IB_LID_PERMISSIVE;
2572 }
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002573 sqp->ud_header.bth.solicited_event = !!(wr->wr.send_flags & IB_SEND_SOLICITED);
Roland Dreier225c7b12007-05-08 18:00:38 -07002574 if (!sqp->qp.ibqp.qp_num)
2575 ib_get_cached_pkey(ib_dev, sqp->qp.port, sqp->pkey_index, &pkey);
2576 else
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002577 ib_get_cached_pkey(ib_dev, sqp->qp.port, wr->pkey_index, &pkey);
Roland Dreier225c7b12007-05-08 18:00:38 -07002578 sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002579 sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->remote_qpn);
Roland Dreier225c7b12007-05-08 18:00:38 -07002580 sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002581 sqp->ud_header.deth.qkey = cpu_to_be32(wr->remote_qkey & 0x80000000 ?
2582 sqp->qkey : wr->remote_qkey);
Roland Dreier225c7b12007-05-08 18:00:38 -07002583 sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.ibqp.qp_num);
2584
2585 header_size = ib_ud_header_pack(&sqp->ud_header, sqp->header_buf);
2586
2587 if (0) {
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03002588 pr_err("built UD header of size %d:\n", header_size);
Roland Dreier225c7b12007-05-08 18:00:38 -07002589 for (i = 0; i < header_size / 4; ++i) {
2590 if (i % 8 == 0)
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03002591 pr_err(" [%02x] ", i * 4);
2592 pr_cont(" %08x",
2593 be32_to_cpu(((__be32 *) sqp->header_buf)[i]));
Roland Dreier225c7b12007-05-08 18:00:38 -07002594 if ((i + 1) % 8 == 0)
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03002595 pr_cont("\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002596 }
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03002597 pr_err("\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002598 }
2599
Roland Dreiere61ef242007-06-18 09:23:47 -07002600 /*
2601 * Inline data segments may not cross a 64 byte boundary. If
2602 * our UD header is bigger than the space available up to the
2603 * next 64 byte boundary in the WQE, use two inline data
2604 * segments to hold the UD header.
2605 */
2606 spc = MLX4_INLINE_ALIGN -
2607 ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
2608 if (header_size <= spc) {
2609 inl->byte_count = cpu_to_be32(1 << 31 | header_size);
2610 memcpy(inl + 1, sqp->header_buf, header_size);
2611 i = 1;
2612 } else {
2613 inl->byte_count = cpu_to_be32(1 << 31 | spc);
2614 memcpy(inl + 1, sqp->header_buf, spc);
Roland Dreier225c7b12007-05-08 18:00:38 -07002615
Roland Dreiere61ef242007-06-18 09:23:47 -07002616 inl = (void *) (inl + 1) + spc;
2617 memcpy(inl + 1, sqp->header_buf + spc, header_size - spc);
2618 /*
2619 * Need a barrier here to make sure all the data is
2620 * visible before the byte_count field is set.
2621 * Otherwise the HCA prefetcher could grab the 64-byte
2622 * chunk with this inline segment and get a valid (!=
2623 * 0xffffffff) byte count but stale data, and end up
2624 * generating a packet with bad headers.
2625 *
2626 * The first inline segment's byte_count field doesn't
2627 * need a barrier, because it comes after a
2628 * control/MLX segment and therefore is at an offset
2629 * of 16 mod 64.
2630 */
2631 wmb();
2632 inl->byte_count = cpu_to_be32(1 << 31 | (header_size - spc));
2633 i = 2;
2634 }
2635
Roland Dreierf4380002008-04-16 21:09:28 -07002636 *mlx_seg_len =
2637 ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + header_size, 16);
2638 return 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002639}
2640
2641static int mlx4_wq_overflow(struct mlx4_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
2642{
2643 unsigned cur;
2644 struct mlx4_ib_cq *cq;
2645
2646 cur = wq->head - wq->tail;
Roland Dreier0e6e7412007-06-18 08:13:48 -07002647 if (likely(cur + nreq < wq->max_post))
Roland Dreier225c7b12007-05-08 18:00:38 -07002648 return 0;
2649
2650 cq = to_mcq(ib_cq);
2651 spin_lock(&cq->lock);
2652 cur = wq->head - wq->tail;
2653 spin_unlock(&cq->lock);
2654
Roland Dreier0e6e7412007-06-18 08:13:48 -07002655 return cur + nreq >= wq->max_post;
Roland Dreier225c7b12007-05-08 18:00:38 -07002656}
2657
Roland Dreier95d04f02008-07-23 08:12:26 -07002658static __be32 convert_access(int acc)
2659{
Shani Michaeli6ff63e12013-02-06 16:19:15 +00002660 return (acc & IB_ACCESS_REMOTE_ATOMIC ?
2661 cpu_to_be32(MLX4_WQE_FMR_AND_BIND_PERM_ATOMIC) : 0) |
2662 (acc & IB_ACCESS_REMOTE_WRITE ?
2663 cpu_to_be32(MLX4_WQE_FMR_AND_BIND_PERM_REMOTE_WRITE) : 0) |
2664 (acc & IB_ACCESS_REMOTE_READ ?
2665 cpu_to_be32(MLX4_WQE_FMR_AND_BIND_PERM_REMOTE_READ) : 0) |
Roland Dreier95d04f02008-07-23 08:12:26 -07002666 (acc & IB_ACCESS_LOCAL_WRITE ? cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_WRITE) : 0) |
2667 cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_READ);
2668}
2669
Sagi Grimberg1b2cd0f2015-10-13 19:11:27 +03002670static void set_reg_seg(struct mlx4_wqe_fmr_seg *fseg,
2671 struct ib_reg_wr *wr)
2672{
2673 struct mlx4_ib_mr *mr = to_mmr(wr->mr);
2674
2675 fseg->flags = convert_access(wr->access);
2676 fseg->mem_key = cpu_to_be32(wr->key);
2677 fseg->buf_list = cpu_to_be64(mr->page_map);
2678 fseg->start_addr = cpu_to_be64(mr->ibmr.iova);
2679 fseg->reg_len = cpu_to_be64(mr->ibmr.length);
2680 fseg->offset = 0; /* XXX -- is this just for ZBVA? */
2681 fseg->page_size = cpu_to_be32(ilog2(mr->ibmr.page_size));
2682 fseg->reserved[0] = 0;
2683 fseg->reserved[1] = 0;
2684}
2685
Roland Dreier95d04f02008-07-23 08:12:26 -07002686static void set_local_inv_seg(struct mlx4_wqe_local_inval_seg *iseg, u32 rkey)
2687{
Shani Michaeliaee38fa2013-02-06 16:19:07 +00002688 memset(iseg, 0, sizeof(*iseg));
2689 iseg->mem_key = cpu_to_be32(rkey);
Roland Dreier95d04f02008-07-23 08:12:26 -07002690}
2691
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002692static __always_inline void set_raddr_seg(struct mlx4_wqe_raddr_seg *rseg,
2693 u64 remote_addr, u32 rkey)
2694{
2695 rseg->raddr = cpu_to_be64(remote_addr);
2696 rseg->rkey = cpu_to_be32(rkey);
2697 rseg->reserved = 0;
2698}
2699
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002700static void set_atomic_seg(struct mlx4_wqe_atomic_seg *aseg,
2701 struct ib_atomic_wr *wr)
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002702{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002703 if (wr->wr.opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
2704 aseg->swap_add = cpu_to_be64(wr->swap);
2705 aseg->compare = cpu_to_be64(wr->compare_add);
2706 } else if (wr->wr.opcode == IB_WR_MASKED_ATOMIC_FETCH_AND_ADD) {
2707 aseg->swap_add = cpu_to_be64(wr->compare_add);
2708 aseg->compare = cpu_to_be64(wr->compare_add_mask);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002709 } else {
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002710 aseg->swap_add = cpu_to_be64(wr->compare_add);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002711 aseg->compare = 0;
2712 }
2713
2714}
2715
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03002716static void set_masked_atomic_seg(struct mlx4_wqe_masked_atomic_seg *aseg,
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002717 struct ib_atomic_wr *wr)
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03002718{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002719 aseg->swap_add = cpu_to_be64(wr->swap);
2720 aseg->swap_add_mask = cpu_to_be64(wr->swap_mask);
2721 aseg->compare = cpu_to_be64(wr->compare_add);
2722 aseg->compare_mask = cpu_to_be64(wr->compare_add_mask);
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03002723}
2724
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002725static void set_datagram_seg(struct mlx4_wqe_datagram_seg *dseg,
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002726 struct ib_ud_wr *wr)
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002727{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002728 memcpy(dseg->av, &to_mah(wr->ah)->av, sizeof (struct mlx4_av));
2729 dseg->dqpn = cpu_to_be32(wr->remote_qpn);
2730 dseg->qkey = cpu_to_be32(wr->remote_qkey);
2731 dseg->vlan = to_mah(wr->ah)->av.eth.vlan;
2732 memcpy(dseg->mac, to_mah(wr->ah)->av.eth.mac, 6);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002733}
2734
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002735static void set_tunnel_datagram_seg(struct mlx4_ib_dev *dev,
2736 struct mlx4_wqe_datagram_seg *dseg,
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002737 struct ib_ud_wr *wr,
Jack Morgenstein97982f52014-05-29 16:31:02 +03002738 enum mlx4_ib_qp_type qpt)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002739{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002740 union mlx4_ext_av *av = &to_mah(wr->ah)->av;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002741 struct mlx4_av sqp_av = {0};
2742 int port = *((u8 *) &av->ib.port_pd) & 0x3;
2743
2744 /* force loopback */
2745 sqp_av.port_pd = av->ib.port_pd | cpu_to_be32(0x80000000);
2746 sqp_av.g_slid = av->ib.g_slid & 0x7f; /* no GRH */
2747 sqp_av.sl_tclass_flowlabel = av->ib.sl_tclass_flowlabel &
2748 cpu_to_be32(0xf0000000);
2749
2750 memcpy(dseg->av, &sqp_av, sizeof (struct mlx4_av));
Jack Morgenstein97982f52014-05-29 16:31:02 +03002751 if (qpt == MLX4_IB_QPT_PROXY_GSI)
2752 dseg->dqpn = cpu_to_be32(dev->dev->caps.qp1_tunnel[port - 1]);
2753 else
2754 dseg->dqpn = cpu_to_be32(dev->dev->caps.qp0_tunnel[port - 1]);
Jack Morgenstein47605df2012-08-03 08:40:57 +00002755 /* Use QKEY from the QP context, which is set by master */
2756 dseg->qkey = cpu_to_be32(IB_QP_SET_QKEY);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002757}
2758
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002759static void build_tunnel_header(struct ib_ud_wr *wr, void *wqe, unsigned *mlx_seg_len)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002760{
2761 struct mlx4_wqe_inline_seg *inl = wqe;
2762 struct mlx4_ib_tunnel_header hdr;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002763 struct mlx4_ib_ah *ah = to_mah(wr->ah);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002764 int spc;
2765 int i;
2766
2767 memcpy(&hdr.av, &ah->av, sizeof hdr.av);
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002768 hdr.remote_qpn = cpu_to_be32(wr->remote_qpn);
2769 hdr.pkey_index = cpu_to_be16(wr->pkey_index);
2770 hdr.qkey = cpu_to_be32(wr->remote_qkey);
Jack Morgenstein5ea8bbf2014-03-12 12:00:41 +02002771 memcpy(hdr.mac, ah->av.eth.mac, 6);
2772 hdr.vlan = ah->av.eth.vlan;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002773
2774 spc = MLX4_INLINE_ALIGN -
2775 ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
2776 if (sizeof (hdr) <= spc) {
2777 memcpy(inl + 1, &hdr, sizeof (hdr));
2778 wmb();
2779 inl->byte_count = cpu_to_be32(1 << 31 | sizeof (hdr));
2780 i = 1;
2781 } else {
2782 memcpy(inl + 1, &hdr, spc);
2783 wmb();
2784 inl->byte_count = cpu_to_be32(1 << 31 | spc);
2785
2786 inl = (void *) (inl + 1) + spc;
2787 memcpy(inl + 1, (void *) &hdr + spc, sizeof (hdr) - spc);
2788 wmb();
2789 inl->byte_count = cpu_to_be32(1 << 31 | (sizeof (hdr) - spc));
2790 i = 2;
2791 }
2792
2793 *mlx_seg_len =
2794 ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + sizeof (hdr), 16);
2795}
2796
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07002797static void set_mlx_icrc_seg(void *dseg)
Roland Dreierd420d9e2007-07-18 11:46:27 -07002798{
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07002799 u32 *t = dseg;
2800 struct mlx4_wqe_inline_seg *iseg = dseg;
2801
2802 t[1] = 0;
2803
2804 /*
2805 * Need a barrier here before writing the byte_count field to
2806 * make sure that all the data is visible before the
2807 * byte_count field is set. Otherwise, if the segment begins
2808 * a new cacheline, the HCA prefetcher could grab the 64-byte
2809 * chunk and get a valid (!= * 0xffffffff) byte count but
2810 * stale data, and end up sending the wrong data.
2811 */
2812 wmb();
2813
2814 iseg->byte_count = cpu_to_be32((1 << 31) | 4);
2815}
2816
2817static void set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
2818{
Roland Dreierd420d9e2007-07-18 11:46:27 -07002819 dseg->lkey = cpu_to_be32(sg->lkey);
2820 dseg->addr = cpu_to_be64(sg->addr);
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07002821
2822 /*
2823 * Need a barrier here before writing the byte_count field to
2824 * make sure that all the data is visible before the
2825 * byte_count field is set. Otherwise, if the segment begins
2826 * a new cacheline, the HCA prefetcher could grab the 64-byte
2827 * chunk and get a valid (!= * 0xffffffff) byte count but
2828 * stale data, and end up sending the wrong data.
2829 */
2830 wmb();
2831
2832 dseg->byte_count = cpu_to_be32(sg->length);
Roland Dreierd420d9e2007-07-18 11:46:27 -07002833}
2834
Roland Dreier2242fa42007-10-09 19:59:05 -07002835static void __set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
2836{
2837 dseg->byte_count = cpu_to_be32(sg->length);
2838 dseg->lkey = cpu_to_be32(sg->lkey);
2839 dseg->addr = cpu_to_be64(sg->addr);
2840}
2841
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002842static int build_lso_seg(struct mlx4_wqe_lso_seg *wqe, struct ib_ud_wr *wr,
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08002843 struct mlx4_ib_qp *qp, unsigned *lso_seg_len,
Eli Cohen417608c2009-11-12 11:19:44 -08002844 __be32 *lso_hdr_sz, __be32 *blh)
Eli Cohenb832be12008-04-16 21:09:27 -07002845{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002846 unsigned halign = ALIGN(sizeof *wqe + wr->hlen, 16);
Eli Cohenb832be12008-04-16 21:09:27 -07002847
Eli Cohen417608c2009-11-12 11:19:44 -08002848 if (unlikely(halign > MLX4_IB_CACHE_LINE_SIZE))
2849 *blh = cpu_to_be32(1 << 6);
Eli Cohenb832be12008-04-16 21:09:27 -07002850
2851 if (unlikely(!(qp->flags & MLX4_IB_QP_LSO) &&
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002852 wr->wr.num_sge > qp->sq.max_gs - (halign >> 4)))
Eli Cohenb832be12008-04-16 21:09:27 -07002853 return -EINVAL;
2854
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002855 memcpy(wqe->header, wr->header, wr->hlen);
Eli Cohenb832be12008-04-16 21:09:27 -07002856
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002857 *lso_hdr_sz = cpu_to_be32(wr->mss << 16 | wr->hlen);
Eli Cohenb832be12008-04-16 21:09:27 -07002858 *lso_seg_len = halign;
2859 return 0;
2860}
2861
Roland Dreier95d04f02008-07-23 08:12:26 -07002862static __be32 send_ieth(struct ib_send_wr *wr)
2863{
2864 switch (wr->opcode) {
2865 case IB_WR_SEND_WITH_IMM:
2866 case IB_WR_RDMA_WRITE_WITH_IMM:
2867 return wr->ex.imm_data;
2868
2869 case IB_WR_SEND_WITH_INV:
2870 return cpu_to_be32(wr->ex.invalidate_rkey);
2871
2872 default:
2873 return 0;
2874 }
2875}
2876
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002877static void add_zero_len_inline(void *wqe)
2878{
2879 struct mlx4_wqe_inline_seg *inl = wqe;
2880 memset(wqe, 0, 16);
2881 inl->byte_count = cpu_to_be32(1 << 31);
2882}
2883
Roland Dreier225c7b12007-05-08 18:00:38 -07002884int mlx4_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
2885 struct ib_send_wr **bad_wr)
2886{
2887 struct mlx4_ib_qp *qp = to_mqp(ibqp);
2888 void *wqe;
2889 struct mlx4_wqe_ctrl_seg *ctrl;
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07002890 struct mlx4_wqe_data_seg *dseg;
Roland Dreier225c7b12007-05-08 18:00:38 -07002891 unsigned long flags;
2892 int nreq;
2893 int err = 0;
Jack Morgensteinea54b102008-01-28 10:40:59 +02002894 unsigned ind;
2895 int uninitialized_var(stamp);
2896 int uninitialized_var(size);
Andrew Mortona3d8e152008-05-16 14:28:30 -07002897 unsigned uninitialized_var(seglen);
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08002898 __be32 dummy;
2899 __be32 *lso_wqe;
2900 __be32 uninitialized_var(lso_hdr_sz);
Eli Cohen417608c2009-11-12 11:19:44 -08002901 __be32 blh;
Roland Dreier225c7b12007-05-08 18:00:38 -07002902 int i;
Yishai Hadas35f05da2015-02-08 11:49:34 +02002903 struct mlx4_ib_dev *mdev = to_mdev(ibqp->device);
Roland Dreier225c7b12007-05-08 18:00:38 -07002904
Moni Shouae1b866c2016-01-14 17:50:42 +02002905 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI) {
2906 struct mlx4_ib_sqp *sqp = to_msqp(qp);
2907
2908 if (sqp->roce_v2_gsi) {
2909 struct mlx4_ib_ah *ah = to_mah(ud_wr(wr)->ah);
2910 struct ib_gid_attr gid_attr;
2911 union ib_gid gid;
2912
2913 if (!ib_get_cached_gid(ibqp->device,
2914 be32_to_cpu(ah->av.ib.port_pd) >> 24,
2915 ah->av.ib.gid_index, &gid,
2916 &gid_attr)) {
2917 if (gid_attr.ndev)
2918 dev_put(gid_attr.ndev);
2919 qp = (gid_attr.gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP) ?
2920 to_mqp(sqp->roce_v2_gsi) : qp;
2921 } else {
2922 pr_err("Failed to get gid at index %d. RoCEv2 will not work properly\n",
2923 ah->av.ib.gid_index);
2924 }
2925 }
2926 }
2927
Roland Dreier96db0e02007-10-30 10:53:54 -07002928 spin_lock_irqsave(&qp->sq.lock, flags);
Yishai Hadas35f05da2015-02-08 11:49:34 +02002929 if (mdev->dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) {
2930 err = -EIO;
2931 *bad_wr = wr;
2932 nreq = 0;
2933 goto out;
2934 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002935
Jack Morgensteinea54b102008-01-28 10:40:59 +02002936 ind = qp->sq_next_wqe;
Roland Dreier225c7b12007-05-08 18:00:38 -07002937
2938 for (nreq = 0; wr; ++nreq, wr = wr->next) {
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08002939 lso_wqe = &dummy;
Eli Cohen417608c2009-11-12 11:19:44 -08002940 blh = 0;
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08002941
Roland Dreier225c7b12007-05-08 18:00:38 -07002942 if (mlx4_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
2943 err = -ENOMEM;
2944 *bad_wr = wr;
2945 goto out;
2946 }
2947
2948 if (unlikely(wr->num_sge > qp->sq.max_gs)) {
2949 err = -EINVAL;
2950 *bad_wr = wr;
2951 goto out;
2952 }
2953
Roland Dreier0e6e7412007-06-18 08:13:48 -07002954 ctrl = wqe = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
Jack Morgensteinea54b102008-01-28 10:40:59 +02002955 qp->sq.wrid[(qp->sq.head + nreq) & (qp->sq.wqe_cnt - 1)] = wr->wr_id;
Roland Dreier225c7b12007-05-08 18:00:38 -07002956
2957 ctrl->srcrb_flags =
2958 (wr->send_flags & IB_SEND_SIGNALED ?
2959 cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE) : 0) |
2960 (wr->send_flags & IB_SEND_SOLICITED ?
2961 cpu_to_be32(MLX4_WQE_CTRL_SOLICITED) : 0) |
Eli Cohen8ff095e2008-04-16 21:01:10 -07002962 ((wr->send_flags & IB_SEND_IP_CSUM) ?
2963 cpu_to_be32(MLX4_WQE_CTRL_IP_CSUM |
2964 MLX4_WQE_CTRL_TCP_UDP_CSUM) : 0) |
Roland Dreier225c7b12007-05-08 18:00:38 -07002965 qp->sq_signal_bits;
2966
Roland Dreier95d04f02008-07-23 08:12:26 -07002967 ctrl->imm = send_ieth(wr);
Roland Dreier225c7b12007-05-08 18:00:38 -07002968
2969 wqe += sizeof *ctrl;
2970 size = sizeof *ctrl / 16;
2971
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002972 switch (qp->mlx4_ib_qp_type) {
2973 case MLX4_IB_QPT_RC:
2974 case MLX4_IB_QPT_UC:
Roland Dreier225c7b12007-05-08 18:00:38 -07002975 switch (wr->opcode) {
2976 case IB_WR_ATOMIC_CMP_AND_SWP:
2977 case IB_WR_ATOMIC_FETCH_AND_ADD:
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03002978 case IB_WR_MASKED_ATOMIC_FETCH_AND_ADD:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002979 set_raddr_seg(wqe, atomic_wr(wr)->remote_addr,
2980 atomic_wr(wr)->rkey);
Roland Dreier225c7b12007-05-08 18:00:38 -07002981 wqe += sizeof (struct mlx4_wqe_raddr_seg);
2982
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002983 set_atomic_seg(wqe, atomic_wr(wr));
Roland Dreier225c7b12007-05-08 18:00:38 -07002984 wqe += sizeof (struct mlx4_wqe_atomic_seg);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07002985
Roland Dreier225c7b12007-05-08 18:00:38 -07002986 size += (sizeof (struct mlx4_wqe_raddr_seg) +
2987 sizeof (struct mlx4_wqe_atomic_seg)) / 16;
2988
2989 break;
2990
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03002991 case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002992 set_raddr_seg(wqe, atomic_wr(wr)->remote_addr,
2993 atomic_wr(wr)->rkey);
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03002994 wqe += sizeof (struct mlx4_wqe_raddr_seg);
2995
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002996 set_masked_atomic_seg(wqe, atomic_wr(wr));
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03002997 wqe += sizeof (struct mlx4_wqe_masked_atomic_seg);
2998
2999 size += (sizeof (struct mlx4_wqe_raddr_seg) +
3000 sizeof (struct mlx4_wqe_masked_atomic_seg)) / 16;
3001
3002 break;
3003
Roland Dreier225c7b12007-05-08 18:00:38 -07003004 case IB_WR_RDMA_READ:
3005 case IB_WR_RDMA_WRITE:
3006 case IB_WR_RDMA_WRITE_WITH_IMM:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003007 set_raddr_seg(wqe, rdma_wr(wr)->remote_addr,
3008 rdma_wr(wr)->rkey);
Roland Dreier225c7b12007-05-08 18:00:38 -07003009 wqe += sizeof (struct mlx4_wqe_raddr_seg);
3010 size += sizeof (struct mlx4_wqe_raddr_seg) / 16;
Roland Dreier225c7b12007-05-08 18:00:38 -07003011 break;
3012
Roland Dreier95d04f02008-07-23 08:12:26 -07003013 case IB_WR_LOCAL_INV:
Jack Morgenstein2ac6bf42009-06-05 10:36:24 -07003014 ctrl->srcrb_flags |=
3015 cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
Roland Dreier95d04f02008-07-23 08:12:26 -07003016 set_local_inv_seg(wqe, wr->ex.invalidate_rkey);
3017 wqe += sizeof (struct mlx4_wqe_local_inval_seg);
3018 size += sizeof (struct mlx4_wqe_local_inval_seg) / 16;
3019 break;
3020
Sagi Grimberg1b2cd0f2015-10-13 19:11:27 +03003021 case IB_WR_REG_MR:
3022 ctrl->srcrb_flags |=
3023 cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
3024 set_reg_seg(wqe, reg_wr(wr));
3025 wqe += sizeof(struct mlx4_wqe_fmr_seg);
3026 size += sizeof(struct mlx4_wqe_fmr_seg) / 16;
3027 break;
3028
Roland Dreier225c7b12007-05-08 18:00:38 -07003029 default:
3030 /* No extra segments required for sends */
3031 break;
3032 }
3033 break;
3034
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003035 case MLX4_IB_QPT_TUN_SMI_OWNER:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003036 err = build_sriov_qp0_header(to_msqp(qp), ud_wr(wr),
3037 ctrl, &seglen);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003038 if (unlikely(err)) {
3039 *bad_wr = wr;
3040 goto out;
3041 }
3042 wqe += seglen;
3043 size += seglen / 16;
3044 break;
3045 case MLX4_IB_QPT_TUN_SMI:
3046 case MLX4_IB_QPT_TUN_GSI:
3047 /* this is a UD qp used in MAD responses to slaves. */
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003048 set_datagram_seg(wqe, ud_wr(wr));
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003049 /* set the forced-loopback bit in the data seg av */
3050 *(__be32 *) wqe |= cpu_to_be32(0x80000000);
3051 wqe += sizeof (struct mlx4_wqe_datagram_seg);
3052 size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
3053 break;
3054 case MLX4_IB_QPT_UD:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003055 set_datagram_seg(wqe, ud_wr(wr));
Roland Dreier225c7b12007-05-08 18:00:38 -07003056 wqe += sizeof (struct mlx4_wqe_datagram_seg);
3057 size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
Eli Cohenb832be12008-04-16 21:09:27 -07003058
3059 if (wr->opcode == IB_WR_LSO) {
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003060 err = build_lso_seg(wqe, ud_wr(wr), qp, &seglen,
3061 &lso_hdr_sz, &blh);
Eli Cohenb832be12008-04-16 21:09:27 -07003062 if (unlikely(err)) {
3063 *bad_wr = wr;
3064 goto out;
3065 }
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08003066 lso_wqe = (__be32 *) wqe;
Eli Cohenb832be12008-04-16 21:09:27 -07003067 wqe += seglen;
3068 size += seglen / 16;
3069 }
Roland Dreier225c7b12007-05-08 18:00:38 -07003070 break;
3071
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003072 case MLX4_IB_QPT_PROXY_SMI_OWNER:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003073 err = build_sriov_qp0_header(to_msqp(qp), ud_wr(wr),
3074 ctrl, &seglen);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003075 if (unlikely(err)) {
3076 *bad_wr = wr;
3077 goto out;
3078 }
3079 wqe += seglen;
3080 size += seglen / 16;
3081 /* to start tunnel header on a cache-line boundary */
3082 add_zero_len_inline(wqe);
3083 wqe += 16;
3084 size++;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003085 build_tunnel_header(ud_wr(wr), wqe, &seglen);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003086 wqe += seglen;
3087 size += seglen / 16;
3088 break;
3089 case MLX4_IB_QPT_PROXY_SMI:
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003090 case MLX4_IB_QPT_PROXY_GSI:
3091 /* If we are tunneling special qps, this is a UD qp.
3092 * In this case we first add a UD segment targeting
3093 * the tunnel qp, and then add a header with address
3094 * information */
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003095 set_tunnel_datagram_seg(to_mdev(ibqp->device), wqe,
3096 ud_wr(wr),
Jack Morgenstein97982f52014-05-29 16:31:02 +03003097 qp->mlx4_ib_qp_type);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003098 wqe += sizeof (struct mlx4_wqe_datagram_seg);
3099 size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003100 build_tunnel_header(ud_wr(wr), wqe, &seglen);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003101 wqe += seglen;
3102 size += seglen / 16;
3103 break;
3104
3105 case MLX4_IB_QPT_SMI:
3106 case MLX4_IB_QPT_GSI:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003107 err = build_mlx_header(to_msqp(qp), ud_wr(wr), ctrl,
3108 &seglen);
Roland Dreierf4380002008-04-16 21:09:28 -07003109 if (unlikely(err)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07003110 *bad_wr = wr;
3111 goto out;
3112 }
Roland Dreierf4380002008-04-16 21:09:28 -07003113 wqe += seglen;
3114 size += seglen / 16;
Roland Dreier225c7b12007-05-08 18:00:38 -07003115 break;
3116
3117 default:
3118 break;
3119 }
3120
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003121 /*
3122 * Write data segments in reverse order, so as to
3123 * overwrite cacheline stamp last within each
3124 * cacheline. This avoids issues with WQE
3125 * prefetching.
3126 */
Roland Dreier225c7b12007-05-08 18:00:38 -07003127
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003128 dseg = wqe;
3129 dseg += wr->num_sge - 1;
3130 size += wr->num_sge * (sizeof (struct mlx4_wqe_data_seg) / 16);
Roland Dreier225c7b12007-05-08 18:00:38 -07003131
3132 /* Add one more inline data segment for ICRC for MLX sends */
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003133 if (unlikely(qp->mlx4_ib_qp_type == MLX4_IB_QPT_SMI ||
3134 qp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI ||
3135 qp->mlx4_ib_qp_type &
3136 (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER))) {
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003137 set_mlx_icrc_seg(dseg + 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07003138 size += sizeof (struct mlx4_wqe_data_seg) / 16;
3139 }
3140
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003141 for (i = wr->num_sge - 1; i >= 0; --i, --dseg)
3142 set_data_seg(dseg, wr->sg_list + i);
3143
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08003144 /*
3145 * Possibly overwrite stamping in cacheline with LSO
3146 * segment only after making sure all data segments
3147 * are written.
3148 */
3149 wmb();
3150 *lso_wqe = lso_hdr_sz;
3151
Roland Dreier225c7b12007-05-08 18:00:38 -07003152 ctrl->fence_size = (wr->send_flags & IB_SEND_FENCE ?
3153 MLX4_WQE_CTRL_FENCE : 0) | size;
3154
3155 /*
3156 * Make sure descriptor is fully written before
3157 * setting ownership bit (because HW can start
3158 * executing as soon as we do).
3159 */
3160 wmb();
3161
Roland Dreier59b0ed122007-05-19 08:51:58 -07003162 if (wr->opcode < 0 || wr->opcode >= ARRAY_SIZE(mlx4_ib_opcode)) {
Eli Cohen4ba6b8e2012-02-09 18:52:50 +02003163 *bad_wr = wr;
Roland Dreier225c7b12007-05-08 18:00:38 -07003164 err = -EINVAL;
3165 goto out;
3166 }
3167
3168 ctrl->owner_opcode = mlx4_ib_opcode[wr->opcode] |
Eli Cohen417608c2009-11-12 11:19:44 -08003169 (ind & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0) | blh;
Roland Dreier0e6e7412007-06-18 08:13:48 -07003170
Jack Morgensteinea54b102008-01-28 10:40:59 +02003171 stamp = ind + qp->sq_spare_wqes;
3172 ind += DIV_ROUND_UP(size * 16, 1U << qp->sq.wqe_shift);
3173
Roland Dreier0e6e7412007-06-18 08:13:48 -07003174 /*
3175 * We can improve latency by not stamping the last
3176 * send queue WQE until after ringing the doorbell, so
3177 * only stamp here if there are still more WQEs to post.
Jack Morgensteinea54b102008-01-28 10:40:59 +02003178 *
3179 * Same optimization applies to padding with NOP wqe
3180 * in case of WQE shrinking (used to prevent wrap-around
3181 * in the middle of WR).
Roland Dreier0e6e7412007-06-18 08:13:48 -07003182 */
Jack Morgensteinea54b102008-01-28 10:40:59 +02003183 if (wr->next) {
3184 stamp_send_wqe(qp, stamp, size * 16);
3185 ind = pad_wraparound(qp, ind);
3186 }
Roland Dreier225c7b12007-05-08 18:00:38 -07003187 }
3188
3189out:
3190 if (likely(nreq)) {
3191 qp->sq.head += nreq;
3192
3193 /*
3194 * Make sure that descriptors are written before
3195 * doorbell record.
3196 */
3197 wmb();
3198
3199 writel(qp->doorbell_qpn,
3200 to_mdev(ibqp->device)->uar_map + MLX4_SEND_DOORBELL);
3201
3202 /*
3203 * Make sure doorbells don't leak out of SQ spinlock
3204 * and reach the HCA out of order.
3205 */
3206 mmiowb();
Roland Dreier0e6e7412007-06-18 08:13:48 -07003207
Jack Morgensteinea54b102008-01-28 10:40:59 +02003208 stamp_send_wqe(qp, stamp, size * 16);
3209
3210 ind = pad_wraparound(qp, ind);
3211 qp->sq_next_wqe = ind;
Roland Dreier225c7b12007-05-08 18:00:38 -07003212 }
3213
Roland Dreier96db0e02007-10-30 10:53:54 -07003214 spin_unlock_irqrestore(&qp->sq.lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -07003215
3216 return err;
3217}
3218
3219int mlx4_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
3220 struct ib_recv_wr **bad_wr)
3221{
3222 struct mlx4_ib_qp *qp = to_mqp(ibqp);
3223 struct mlx4_wqe_data_seg *scat;
3224 unsigned long flags;
3225 int err = 0;
3226 int nreq;
3227 int ind;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003228 int max_gs;
Roland Dreier225c7b12007-05-08 18:00:38 -07003229 int i;
Yishai Hadas35f05da2015-02-08 11:49:34 +02003230 struct mlx4_ib_dev *mdev = to_mdev(ibqp->device);
Roland Dreier225c7b12007-05-08 18:00:38 -07003231
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003232 max_gs = qp->rq.max_gs;
Roland Dreier225c7b12007-05-08 18:00:38 -07003233 spin_lock_irqsave(&qp->rq.lock, flags);
3234
Yishai Hadas35f05da2015-02-08 11:49:34 +02003235 if (mdev->dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) {
3236 err = -EIO;
3237 *bad_wr = wr;
3238 nreq = 0;
3239 goto out;
3240 }
3241
Roland Dreier0e6e7412007-06-18 08:13:48 -07003242 ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07003243
3244 for (nreq = 0; wr; ++nreq, wr = wr->next) {
Or Gerlitz2b946072010-01-06 12:51:30 -08003245 if (mlx4_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07003246 err = -ENOMEM;
3247 *bad_wr = wr;
3248 goto out;
3249 }
3250
3251 if (unlikely(wr->num_sge > qp->rq.max_gs)) {
3252 err = -EINVAL;
3253 *bad_wr = wr;
3254 goto out;
3255 }
3256
3257 scat = get_recv_wqe(qp, ind);
3258
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003259 if (qp->mlx4_ib_qp_type & (MLX4_IB_QPT_PROXY_SMI_OWNER |
3260 MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI)) {
3261 ib_dma_sync_single_for_device(ibqp->device,
3262 qp->sqp_proxy_rcv[ind].map,
3263 sizeof (struct mlx4_ib_proxy_sqp_hdr),
3264 DMA_FROM_DEVICE);
3265 scat->byte_count =
3266 cpu_to_be32(sizeof (struct mlx4_ib_proxy_sqp_hdr));
3267 /* use dma lkey from upper layer entry */
3268 scat->lkey = cpu_to_be32(wr->sg_list->lkey);
3269 scat->addr = cpu_to_be64(qp->sqp_proxy_rcv[ind].map);
3270 scat++;
3271 max_gs--;
3272 }
3273
Roland Dreier2242fa42007-10-09 19:59:05 -07003274 for (i = 0; i < wr->num_sge; ++i)
3275 __set_data_seg(scat + i, wr->sg_list + i);
Roland Dreier225c7b12007-05-08 18:00:38 -07003276
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003277 if (i < max_gs) {
Roland Dreier225c7b12007-05-08 18:00:38 -07003278 scat[i].byte_count = 0;
3279 scat[i].lkey = cpu_to_be32(MLX4_INVALID_LKEY);
3280 scat[i].addr = 0;
3281 }
3282
3283 qp->rq.wrid[ind] = wr->wr_id;
3284
Roland Dreier0e6e7412007-06-18 08:13:48 -07003285 ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07003286 }
3287
3288out:
3289 if (likely(nreq)) {
3290 qp->rq.head += nreq;
3291
3292 /*
3293 * Make sure that descriptors are written before
3294 * doorbell record.
3295 */
3296 wmb();
3297
3298 *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
3299 }
3300
3301 spin_unlock_irqrestore(&qp->rq.lock, flags);
3302
3303 return err;
3304}
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003305
3306static inline enum ib_qp_state to_ib_qp_state(enum mlx4_qp_state mlx4_state)
3307{
3308 switch (mlx4_state) {
3309 case MLX4_QP_STATE_RST: return IB_QPS_RESET;
3310 case MLX4_QP_STATE_INIT: return IB_QPS_INIT;
3311 case MLX4_QP_STATE_RTR: return IB_QPS_RTR;
3312 case MLX4_QP_STATE_RTS: return IB_QPS_RTS;
3313 case MLX4_QP_STATE_SQ_DRAINING:
3314 case MLX4_QP_STATE_SQD: return IB_QPS_SQD;
3315 case MLX4_QP_STATE_SQER: return IB_QPS_SQE;
3316 case MLX4_QP_STATE_ERR: return IB_QPS_ERR;
3317 default: return -1;
3318 }
3319}
3320
3321static inline enum ib_mig_state to_ib_mig_state(int mlx4_mig_state)
3322{
3323 switch (mlx4_mig_state) {
3324 case MLX4_QP_PM_ARMED: return IB_MIG_ARMED;
3325 case MLX4_QP_PM_REARM: return IB_MIG_REARM;
3326 case MLX4_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
3327 default: return -1;
3328 }
3329}
3330
3331static int to_ib_qp_access_flags(int mlx4_flags)
3332{
3333 int ib_flags = 0;
3334
3335 if (mlx4_flags & MLX4_QP_BIT_RRE)
3336 ib_flags |= IB_ACCESS_REMOTE_READ;
3337 if (mlx4_flags & MLX4_QP_BIT_RWE)
3338 ib_flags |= IB_ACCESS_REMOTE_WRITE;
3339 if (mlx4_flags & MLX4_QP_BIT_RAE)
3340 ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
3341
3342 return ib_flags;
3343}
3344
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003345static void to_ib_ah_attr(struct mlx4_ib_dev *ibdev, struct ib_ah_attr *ib_ah_attr,
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003346 struct mlx4_qp_path *path)
3347{
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003348 struct mlx4_dev *dev = ibdev->dev;
3349 int is_eth;
3350
Dotan Barak8fcea952007-07-15 15:00:09 +03003351 memset(ib_ah_attr, 0, sizeof *ib_ah_attr);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003352 ib_ah_attr->port_num = path->sched_queue & 0x40 ? 2 : 1;
3353
3354 if (ib_ah_attr->port_num == 0 || ib_ah_attr->port_num > dev->caps.num_ports)
3355 return;
3356
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003357 is_eth = rdma_port_get_link_layer(&ibdev->ib_dev, ib_ah_attr->port_num) ==
3358 IB_LINK_LAYER_ETHERNET;
3359 if (is_eth)
3360 ib_ah_attr->sl = ((path->sched_queue >> 3) & 0x7) |
3361 ((path->sched_queue & 4) << 1);
3362 else
3363 ib_ah_attr->sl = (path->sched_queue >> 2) & 0xf;
3364
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003365 ib_ah_attr->dlid = be16_to_cpu(path->rlid);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003366 ib_ah_attr->src_path_bits = path->grh_mylmc & 0x7f;
3367 ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
3368 ib_ah_attr->ah_flags = (path->grh_mylmc & (1 << 7)) ? IB_AH_GRH : 0;
3369 if (ib_ah_attr->ah_flags) {
3370 ib_ah_attr->grh.sgid_index = path->mgid_index;
3371 ib_ah_attr->grh.hop_limit = path->hop_limit;
3372 ib_ah_attr->grh.traffic_class =
3373 (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
3374 ib_ah_attr->grh.flow_label =
Jack Morgenstein586bb582007-07-17 18:37:38 -07003375 be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003376 memcpy(ib_ah_attr->grh.dgid.raw,
3377 path->rgid, sizeof ib_ah_attr->grh.dgid.raw);
3378 }
3379}
3380
3381int mlx4_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
3382 struct ib_qp_init_attr *qp_init_attr)
3383{
3384 struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
3385 struct mlx4_ib_qp *qp = to_mqp(ibqp);
3386 struct mlx4_qp_context context;
3387 int mlx4_state;
Dotan Barak0df670302008-04-16 21:09:34 -07003388 int err = 0;
3389
3390 mutex_lock(&qp->mutex);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003391
3392 if (qp->state == IB_QPS_RESET) {
3393 qp_attr->qp_state = IB_QPS_RESET;
3394 goto done;
3395 }
3396
3397 err = mlx4_qp_query(dev->dev, &qp->mqp, &context);
Dotan Barak0df670302008-04-16 21:09:34 -07003398 if (err) {
3399 err = -EINVAL;
3400 goto out;
3401 }
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003402
3403 mlx4_state = be32_to_cpu(context.flags) >> 28;
3404
Dotan Barak0df670302008-04-16 21:09:34 -07003405 qp->state = to_ib_qp_state(mlx4_state);
3406 qp_attr->qp_state = qp->state;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003407 qp_attr->path_mtu = context.mtu_msgmax >> 5;
3408 qp_attr->path_mig_state =
3409 to_ib_mig_state((be32_to_cpu(context.flags) >> 11) & 0x3);
3410 qp_attr->qkey = be32_to_cpu(context.qkey);
3411 qp_attr->rq_psn = be32_to_cpu(context.rnr_nextrecvpsn) & 0xffffff;
3412 qp_attr->sq_psn = be32_to_cpu(context.next_send_psn) & 0xffffff;
3413 qp_attr->dest_qp_num = be32_to_cpu(context.remote_qpn) & 0xffffff;
3414 qp_attr->qp_access_flags =
3415 to_ib_qp_access_flags(be32_to_cpu(context.params2));
3416
3417 if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003418 to_ib_ah_attr(dev, &qp_attr->ah_attr, &context.pri_path);
3419 to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context.alt_path);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003420 qp_attr->alt_pkey_index = context.alt_path.pkey_index & 0x7f;
3421 qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
3422 }
3423
3424 qp_attr->pkey_index = context.pri_path.pkey_index & 0x7f;
Jack Morgenstein1c27cb72007-07-17 18:37:38 -07003425 if (qp_attr->qp_state == IB_QPS_INIT)
3426 qp_attr->port_num = qp->port;
3427 else
3428 qp_attr->port_num = context.pri_path.sched_queue & 0x40 ? 2 : 1;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003429
3430 /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
3431 qp_attr->sq_draining = mlx4_state == MLX4_QP_STATE_SQ_DRAINING;
3432
3433 qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context.params1) >> 21) & 0x7);
3434
3435 qp_attr->max_dest_rd_atomic =
3436 1 << ((be32_to_cpu(context.params2) >> 21) & 0x7);
3437 qp_attr->min_rnr_timer =
3438 (be32_to_cpu(context.rnr_nextrecvpsn) >> 24) & 0x1f;
3439 qp_attr->timeout = context.pri_path.ackto >> 3;
3440 qp_attr->retry_cnt = (be32_to_cpu(context.params1) >> 16) & 0x7;
3441 qp_attr->rnr_retry = (be32_to_cpu(context.params1) >> 13) & 0x7;
3442 qp_attr->alt_timeout = context.alt_path.ackto >> 3;
3443
3444done:
3445 qp_attr->cur_qp_state = qp_attr->qp_state;
Roland Dreier7f5eb9b2007-07-17 20:59:02 -07003446 qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
3447 qp_attr->cap.max_recv_sge = qp->rq.max_gs;
3448
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003449 if (!ibqp->uobject) {
Roland Dreier7f5eb9b2007-07-17 20:59:02 -07003450 qp_attr->cap.max_send_wr = qp->sq.wqe_cnt;
3451 qp_attr->cap.max_send_sge = qp->sq.max_gs;
3452 } else {
3453 qp_attr->cap.max_send_wr = 0;
3454 qp_attr->cap.max_send_sge = 0;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003455 }
3456
Roland Dreier7f5eb9b2007-07-17 20:59:02 -07003457 /*
3458 * We don't support inline sends for kernel QPs (yet), and we
3459 * don't know what userspace's value should be.
3460 */
3461 qp_attr->cap.max_inline_data = 0;
3462
3463 qp_init_attr->cap = qp_attr->cap;
3464
Ron Livne521e5752008-07-14 23:48:48 -07003465 qp_init_attr->create_flags = 0;
3466 if (qp->flags & MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK)
3467 qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
3468
3469 if (qp->flags & MLX4_IB_QP_LSO)
3470 qp_init_attr->create_flags |= IB_QP_CREATE_IPOIB_UD_LSO;
3471
Matan Barakc1c98502013-11-07 15:25:17 +02003472 if (qp->flags & MLX4_IB_QP_NETIF)
3473 qp_init_attr->create_flags |= IB_QP_CREATE_NETIF_QP;
3474
Dotan Barak46db5672012-08-23 14:09:03 +00003475 qp_init_attr->sq_sig_type =
3476 qp->sq_signal_bits == cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE) ?
3477 IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
3478
Dotan Barak0df670302008-04-16 21:09:34 -07003479out:
3480 mutex_unlock(&qp->mutex);
3481 return err;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003482}
3483