blob: c7592f168bbdcc1e51b9de81afe7ff791bd49466 [file] [log] [blame]
Haojian Zhuang2f7e8fa2009-12-04 09:41:28 -05001/*
2 * linux/arch/arm/mach-mmp/mmp2.c
3 *
4 * code name MMP2
5 *
6 * Copyright (C) 2009 Marvell International Ltd.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
Haojian Zhuang2f7e8fa2009-12-04 09:41:28 -050012#include <linux/module.h>
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/io.h>
Haojian Zhuang157d2642011-10-17 20:37:52 +080016#include <linux/platform_device.h>
Haojian Zhuang2f7e8fa2009-12-04 09:41:28 -050017
Haojian Zhuang66b19642010-04-28 10:59:45 -040018#include <asm/hardware/cache-tauros2.h>
19
Eric Miao4d4a3392010-07-15 21:54:20 +080020#include <asm/mach/time.h>
Haojian Zhuang2f7e8fa2009-12-04 09:41:28 -050021#include <mach/addr-map.h>
22#include <mach/regs-apbc.h>
Haojian Zhuang2f7e8fa2009-12-04 09:41:28 -050023#include <mach/cputype.h>
24#include <mach/irqs.h>
Haojian Zhuangf4557872010-04-28 15:24:24 -040025#include <mach/dma.h>
Haojian Zhuang2f7e8fa2009-12-04 09:41:28 -050026#include <mach/mfp.h>
27#include <mach/devices.h>
Eric Miao27287012010-07-15 22:22:33 +080028#include <mach/mmp2.h>
Haojian Zhuang2f7e8fa2009-12-04 09:41:28 -050029
30#include "common.h"
Haojian Zhuang2f7e8fa2009-12-04 09:41:28 -050031
32#define MFPR_VIRT_BASE (APB_VIRT_BASE + 0x1e000)
33
Haojian Zhuang247b4592010-01-25 06:03:25 -050034static struct mfp_addr_map mmp2_addr_map[] __initdata = {
Haojian Zhuang7f394032010-04-28 15:18:59 -040035
36 MFP_ADDR_X(GPIO0, GPIO58, 0x54),
37 MFP_ADDR_X(GPIO59, GPIO73, 0x280),
38 MFP_ADDR_X(GPIO74, GPIO101, 0x170),
39
40 MFP_ADDR(GPIO102, 0x0),
41 MFP_ADDR(GPIO103, 0x4),
42 MFP_ADDR(GPIO104, 0x1fc),
43 MFP_ADDR(GPIO105, 0x1f8),
44 MFP_ADDR(GPIO106, 0x1f4),
45 MFP_ADDR(GPIO107, 0x1f0),
46 MFP_ADDR(GPIO108, 0x21c),
47 MFP_ADDR(GPIO109, 0x218),
48 MFP_ADDR(GPIO110, 0x214),
49 MFP_ADDR(GPIO111, 0x200),
50 MFP_ADDR(GPIO112, 0x244),
51 MFP_ADDR(GPIO113, 0x25c),
52 MFP_ADDR(GPIO114, 0x164),
53 MFP_ADDR_X(GPIO115, GPIO122, 0x260),
54
55 MFP_ADDR(GPIO123, 0x148),
56 MFP_ADDR_X(GPIO124, GPIO141, 0xc),
57
58 MFP_ADDR(GPIO142, 0x8),
59 MFP_ADDR_X(GPIO143, GPIO151, 0x220),
60 MFP_ADDR_X(GPIO152, GPIO153, 0x248),
61 MFP_ADDR_X(GPIO154, GPIO155, 0x254),
62 MFP_ADDR_X(GPIO156, GPIO159, 0x14c),
63
64 MFP_ADDR(GPIO160, 0x250),
65 MFP_ADDR(GPIO161, 0x210),
66 MFP_ADDR(GPIO162, 0x20c),
67 MFP_ADDR(GPIO163, 0x208),
68 MFP_ADDR(GPIO164, 0x204),
69 MFP_ADDR(GPIO165, 0x1ec),
70 MFP_ADDR(GPIO166, 0x1e8),
71 MFP_ADDR(GPIO167, 0x1e4),
72 MFP_ADDR(GPIO168, 0x1e0),
73
74 MFP_ADDR_X(TWSI1_SCL, TWSI1_SDA, 0x140),
75 MFP_ADDR_X(TWSI4_SCL, TWSI4_SDA, 0x2bc),
76
Haojian Zhuang247b4592010-01-25 06:03:25 -050077 MFP_ADDR(PMIC_INT, 0x2c4),
Haojian Zhuang7f394032010-04-28 15:18:59 -040078 MFP_ADDR(CLK_REQ, 0x160),
Haojian Zhuang247b4592010-01-25 06:03:25 -050079
80 MFP_ADDR_END,
81};
82
Haojian Zhuangdf0c3822010-02-03 10:01:18 -050083void mmp2_clear_pmic_int(void)
84{
Arnd Bergmann97b09da2011-10-01 22:03:45 +020085 void __iomem *mfpr_pmic;
86 unsigned long data;
Haojian Zhuangdf0c3822010-02-03 10:01:18 -050087
88 mfpr_pmic = APB_VIRT_BASE + 0x1e000 + 0x2c4;
89 data = __raw_readl(mfpr_pmic);
90 __raw_writel(data | (1 << 6), mfpr_pmic);
91 __raw_writel(data, mfpr_pmic);
92}
93
Haojian Zhuang16144bf2010-01-25 06:03:54 -050094void __init mmp2_init_irq(void)
95{
96 mmp2_init_icu();
Haojian Zhuang16144bf2010-01-25 06:03:54 -050097}
98
Haojian Zhuang2f7e8fa2009-12-04 09:41:28 -050099static int __init mmp2_init(void)
100{
101 if (cpu_is_mmp2()) {
Haojian Zhuang66b19642010-04-28 10:59:45 -0400102#ifdef CONFIG_CACHE_TAUROS2
Chao Xie5cc58152012-07-31 14:13:13 +0800103 tauros2_init(0);
Haojian Zhuang66b19642010-04-28 10:59:45 -0400104#endif
Haojian Zhuang2f7e8fa2009-12-04 09:41:28 -0500105 mfp_init_base(MFPR_VIRT_BASE);
Haojian Zhuang247b4592010-01-25 06:03:25 -0500106 mfp_init_addr(mmp2_addr_map);
Haojian Zhuangf4557872010-04-28 15:24:24 -0400107 pxa_init_dma(IRQ_MMP2_DMA_RIQ, 16);
Chao Xie84303052012-08-27 10:54:02 +0800108 mmp2_clk_init();
Haojian Zhuang2f7e8fa2009-12-04 09:41:28 -0500109 }
110
111 return 0;
112}
113postcore_initcall(mmp2_init);
114
Chao Xie84303052012-08-27 10:54:02 +0800115#define APBC_TIMERS APBC_REG(0x024)
116
Stephen Warren6bb27d72012-11-08 12:40:59 -0700117void __init mmp2_timer_init(void)
Eric Miao4d4a3392010-07-15 21:54:20 +0800118{
119 unsigned long clk_rst;
120
Chao Xie84303052012-08-27 10:54:02 +0800121 __raw_writel(APBC_APBCLK | APBC_RST, APBC_TIMERS);
Eric Miao4d4a3392010-07-15 21:54:20 +0800122
123 /*
124 * enable bus/functional clock, enable 6.5MHz (divider 4),
125 * release reset
126 */
127 clk_rst = APBC_APBCLK | APBC_FNCLK | APBC_FNCLKSEL(1);
Chao Xie84303052012-08-27 10:54:02 +0800128 __raw_writel(clk_rst, APBC_TIMERS);
Eric Miao4d4a3392010-07-15 21:54:20 +0800129
130 timer_init(IRQ_MMP2_TIMER1);
131}
132
Haojian Zhuang2f7e8fa2009-12-04 09:41:28 -0500133/* on-chip devices */
134MMP2_DEVICE(uart1, "pxa2xx-uart", 0, UART1, 0xd4030000, 0x30, 4, 5);
135MMP2_DEVICE(uart2, "pxa2xx-uart", 1, UART2, 0xd4017000, 0x30, 20, 21);
136MMP2_DEVICE(uart3, "pxa2xx-uart", 2, UART3, 0xd4018000, 0x30, 22, 23);
137MMP2_DEVICE(uart4, "pxa2xx-uart", 3, UART4, 0xd4016000, 0x30, 18, 19);
138MMP2_DEVICE(twsi1, "pxa2xx-i2c", 0, TWSI1, 0xd4011000, 0x70);
139MMP2_DEVICE(twsi2, "pxa2xx-i2c", 1, TWSI2, 0xd4031000, 0x70);
140MMP2_DEVICE(twsi3, "pxa2xx-i2c", 2, TWSI3, 0xd4032000, 0x70);
141MMP2_DEVICE(twsi4, "pxa2xx-i2c", 3, TWSI4, 0xd4033000, 0x70);
142MMP2_DEVICE(twsi5, "pxa2xx-i2c", 4, TWSI5, 0xd4033800, 0x70);
143MMP2_DEVICE(twsi6, "pxa2xx-i2c", 5, TWSI6, 0xd4034000, 0x70);
144MMP2_DEVICE(nand, "pxa3xx-nand", -1, NAND, 0xd4283000, 0x100, 28, 29);
Zhangfei Gao6f984f32011-06-08 17:41:59 +0800145MMP2_DEVICE(sdh0, "sdhci-pxav3", 0, MMC, 0xd4280000, 0x120);
146MMP2_DEVICE(sdh1, "sdhci-pxav3", 1, MMC2, 0xd4280800, 0x120);
147MMP2_DEVICE(sdh2, "sdhci-pxav3", 2, MMC3, 0xd4281000, 0x120);
148MMP2_DEVICE(sdh3, "sdhci-pxav3", 3, MMC4, 0xd4281800, 0x120);
Leo Yan101bf4c2011-08-15 11:09:53 +0800149MMP2_DEVICE(asram, "asram", -1, NONE, 0xe0000000, 0x4000);
Leo Yanbca7ab32011-08-15 11:09:54 +0800150/* 0xd1000000 ~ 0xd101ffff is reserved for secure processor */
151MMP2_DEVICE(isram, "isram", -1, NONE, 0xd1020000, 0x18000);
Haojian Zhuang2f7e8fa2009-12-04 09:41:28 -0500152
Haojian Zhuang157d2642011-10-17 20:37:52 +0800153struct resource mmp2_resource_gpio[] = {
154 {
155 .start = 0xd4019000,
156 .end = 0xd4019fff,
157 .flags = IORESOURCE_MEM,
158 }, {
159 .start = IRQ_MMP2_GPIO,
160 .end = IRQ_MMP2_GPIO,
Haojian Zhuang93413c32012-02-27 10:37:02 +0800161 .name = "gpio_mux",
Haojian Zhuang157d2642011-10-17 20:37:52 +0800162 .flags = IORESOURCE_IRQ,
163 },
164};
165
166struct platform_device mmp2_device_gpio = {
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800167 .name = "mmp2-gpio",
Haojian Zhuang157d2642011-10-17 20:37:52 +0800168 .id = -1,
169 .num_resources = ARRAY_SIZE(mmp2_resource_gpio),
170 .resource = mmp2_resource_gpio,
171};