blob: adbde1adad95ddf0bde124e25b2b16ac41dba83b [file] [log] [blame]
Kukjin Kimb074abb2012-02-10 13:12:21 +09001/*
2 * SAMSUNG EXYNOS5250 SoC device tree source
3 *
4 * Copyright (c) 2012 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * SAMSUNG EXYNOS5250 SoC device nodes are listed in this file.
8 * EXYNOS5250 based board files can include this file and provide
9 * values for board specfic bindings.
10 *
11 * Note: This file does not include device nodes for all the controllers in
12 * EXYNOS5250 SoC. As device tree coverage for EXYNOS5250 increases,
13 * additional nodes can be added to this file.
14 *
15 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
18*/
19
Andrzej Hajdafe273c32014-02-26 09:53:30 +090020#include <dt-bindings/clock/exynos5250.h>
Chander Kashyape6c21cb2013-06-19 00:29:34 +090021#include "exynos5.dtsi"
Padmavathi Venna37992792013-06-18 00:02:08 +090022#include "exynos5250-pinctrl.dtsi"
Lukasz Majewski9843a222015-01-30 08:26:03 +090023#include "exynos4-cpu-thermal.dtsi"
Tushar Behera602408e2014-03-21 04:31:30 +090024#include <dt-bindings/clock/exynos-audss-clk.h>
Kukjin Kimb074abb2012-02-10 13:12:21 +090025
26/ {
Sachin Kamat8bdb31b2014-03-21 02:17:22 +090027 compatible = "samsung,exynos5250", "samsung,exynos5";
Kukjin Kimb074abb2012-02-10 13:12:21 +090028
Thomas Abraham79989ba2012-07-14 10:45:36 +090029 aliases {
30 spi0 = &spi_0;
31 spi1 = &spi_1;
32 spi2 = &spi_2;
Shaik Ameer Basha11286582012-09-07 14:13:08 +090033 gsc0 = &gsc_0;
34 gsc1 = &gsc_1;
35 gsc2 = &gsc_2;
36 gsc3 = &gsc_3;
Yuvaraj Kumar C Dc8149df2013-10-21 05:48:16 +090037 mshc0 = &mmc_0;
38 mshc1 = &mmc_1;
39 mshc2 = &mmc_2;
40 mshc3 = &mmc_3;
Abhilash Kesavanb9fa3e72012-11-20 18:20:40 +090041 i2c0 = &i2c_0;
42 i2c1 = &i2c_1;
43 i2c2 = &i2c_2;
44 i2c3 = &i2c_3;
45 i2c4 = &i2c_4;
46 i2c5 = &i2c_5;
47 i2c6 = &i2c_6;
48 i2c7 = &i2c_7;
49 i2c8 = &i2c_8;
Yuvaraj Kumar C Dba0d7ed2014-03-18 07:49:14 +090050 i2c9 = &i2c_9;
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +090051 pinctrl0 = &pinctrl_0;
52 pinctrl1 = &pinctrl_1;
53 pinctrl2 = &pinctrl_2;
54 pinctrl3 = &pinctrl_3;
Thomas Abraham79989ba2012-07-14 10:45:36 +090055 };
56
Chander Kashyap1897d2f2013-06-19 00:29:34 +090057 cpus {
58 #address-cells = <1>;
59 #size-cells = <0>;
60
Lukasz Majewskibf4a0be2015-01-30 08:26:02 +090061 cpu0: cpu@0 {
Chander Kashyap1897d2f2013-06-19 00:29:34 +090062 device_type = "cpu";
63 compatible = "arm,cortex-a15";
64 reg = <0>;
Sachin Kamat0da80562013-12-12 06:54:34 +090065 clock-frequency = <1700000000>;
Lukasz Majewskibf4a0be2015-01-30 08:26:02 +090066 cooling-min-level = <15>;
67 cooling-max-level = <9>;
68 #cooling-cells = <2>; /* min followed by max */
Chander Kashyap1897d2f2013-06-19 00:29:34 +090069 };
70 cpu@1 {
71 device_type = "cpu";
72 compatible = "arm,cortex-a15";
73 reg = <1>;
Sachin Kamat0da80562013-12-12 06:54:34 +090074 clock-frequency = <1700000000>;
Chander Kashyap1897d2f2013-06-19 00:29:34 +090075 };
Kukjin Kimb074abb2012-02-10 13:12:21 +090076 };
77
Sachin Kamatb3205de2014-05-13 07:13:44 +090078 sysram@02020000 {
79 compatible = "mmio-sram";
80 reg = <0x02020000 0x30000>;
81 #address-cells = <1>;
82 #size-cells = <1>;
83 ranges = <0 0x02020000 0x30000>;
84
85 smp-sysram@0 {
86 compatible = "samsung,exynos4210-sysram";
87 reg = <0x0 0x1000>;
88 };
89
90 smp-sysram@2f000 {
91 compatible = "samsung,exynos4210-sysram-ns";
92 reg = <0x2f000 0x1000>;
93 };
94 };
95
Lee Jonesc31f5662013-08-06 03:04:55 +090096 pd_gsc: gsc-power-domain@10044000 {
Prasanna Kumar6f9e95e2013-02-12 15:27:43 -080097 compatible = "samsung,exynos4210-pd";
98 reg = <0x10044000 0x20>;
Marek Szyprowski0da65872015-01-24 13:16:15 +090099 #power-domain-cells = <0>;
Prasanna Kumar6f9e95e2013-02-12 15:27:43 -0800100 };
101
Lee Jonesc31f5662013-08-06 03:04:55 +0900102 pd_mfc: mfc-power-domain@10044040 {
Prasanna Kumar6f9e95e2013-02-12 15:27:43 -0800103 compatible = "samsung,exynos4210-pd";
104 reg = <0x10044040 0x20>;
Marek Szyprowski0da65872015-01-24 13:16:15 +0900105 #power-domain-cells = <0>;
Prasanna Kumar6f9e95e2013-02-12 15:27:43 -0800106 };
107
Andrzej Hajda2d2c9a82015-02-04 23:44:16 +0900108 pd_disp1: disp1-power-domain@100440A0 {
109 compatible = "samsung,exynos4210-pd";
110 reg = <0x100440A0 0x20>;
111 #power-domain-cells = <0>;
112 };
113
Lee Jonesc31f5662013-08-06 03:04:55 +0900114 clock: clock-controller@10010000 {
Thomas Abrahamd8bafc82013-03-09 17:11:33 +0900115 compatible = "samsung,exynos5250-clock";
116 reg = <0x10010000 0x30000>;
117 #clock-cells = <1>;
118 };
119
Padmavathi Vennabba23d92013-06-18 00:02:21 +0900120 clock_audss: audss-clock-controller@3810000 {
121 compatible = "samsung,exynos5250-audss-clock";
122 reg = <0x03810000 0x0C>;
123 #clock-cells = <1>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900124 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_FOUT_EPLL>,
125 <&clock CLK_SCLK_AUDIO0>, <&clock CLK_DIV_PCM0>;
Andrew Brestickerc08ceea2013-09-25 14:12:50 -0700126 clock-names = "pll_ref", "pll_in", "sclk_audio", "sclk_pcm_in";
Padmavathi Vennabba23d92013-06-18 00:02:21 +0900127 };
128
Alexander Graf2b7da982013-04-04 14:30:16 +0900129 timer {
130 compatible = "arm,armv7-timer";
131 interrupts = <1 13 0xf08>,
132 <1 14 0xf08>,
133 <1 11 0xf08>,
134 <1 10 0xf08>;
Yuvaraj Kumar C D4d594dd2013-09-18 15:41:53 +0530135 /* Unfortunately we need this since some versions of U-Boot
136 * on Exynos don't set the CNTFRQ register, so we need the
137 * value from DT.
138 */
139 clock-frequency = <24000000>;
Kukjin Kimb074abb2012-02-10 13:12:21 +0900140 };
141
Thomas Abrahambbd97002013-03-09 16:12:35 +0900142 mct@101C0000 {
143 compatible = "samsung,exynos4210-mct";
144 reg = <0x101C0000 0x800>;
145 interrupt-controller;
146 #interrups-cells = <2>;
147 interrupt-parent = <&mct_map>;
148 interrupts = <0 0>, <1 0>, <2 0>, <3 0>,
149 <4 0>, <5 0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900150 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MCT>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900151 clock-names = "fin_pll", "mct";
Thomas Abrahambbd97002013-03-09 16:12:35 +0900152
153 mct_map: mct-map {
154 #interrupt-cells = <2>;
155 #address-cells = <0>;
156 #size-cells = <0>;
157 interrupt-map = <0x0 0 &combiner 23 3>,
158 <0x1 0 &combiner 23 4>,
159 <0x2 0 &combiner 25 2>,
160 <0x3 0 &combiner 25 3>,
161 <0x4 0 &gic 0 120 0>,
162 <0x5 0 &gic 0 121 0>;
163 };
164 };
165
Chanho Park4f801e52012-12-12 14:03:59 +0900166 pmu {
167 compatible = "arm,cortex-a15-pmu";
168 interrupt-parent = <&combiner>;
169 interrupts = <1 2>, <22 4>;
170 };
171
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900172 pinctrl_0: pinctrl@11400000 {
173 compatible = "samsung,exynos5250-pinctrl";
174 reg = <0x11400000 0x1000>;
175 interrupts = <0 46 0>;
176
177 wakup_eint: wakeup-interrupt-controller {
178 compatible = "samsung,exynos4210-wakeup-eint";
179 interrupt-parent = <&gic>;
180 interrupts = <0 32 0>;
181 };
182 };
183
184 pinctrl_1: pinctrl@13400000 {
185 compatible = "samsung,exynos5250-pinctrl";
186 reg = <0x13400000 0x1000>;
187 interrupts = <0 45 0>;
188 };
189
190 pinctrl_2: pinctrl@10d10000 {
191 compatible = "samsung,exynos5250-pinctrl";
192 reg = <0x10d10000 0x1000>;
193 interrupts = <0 50 0>;
194 };
195
Padmavathi Venna0abb6ae2013-06-12 13:53:44 +0530196 pinctrl_3: pinctrl@03860000 {
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900197 compatible = "samsung,exynos5250-pinctrl";
Padmavathi Venna0abb6ae2013-06-12 13:53:44 +0530198 reg = <0x03860000 0x1000>;
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900199 interrupts = <0 47 0>;
200 };
201
Leela Krishna Amudalac6800362014-02-16 01:57:56 +0900202 pmu_system_controller: system-controller@10040000 {
203 compatible = "samsung,exynos5250-pmu", "syscon";
204 reg = <0x10040000 0x5000>;
Tomasz Figad19bb392014-06-24 18:08:27 +0200205 clock-names = "clkout16";
206 clocks = <&clock CLK_FIN_PLL>;
207 #clock-cells = <1>;
Leela Krishna Amudalac6800362014-02-16 01:57:56 +0900208 };
209
Vivek Gautamdfbbdbf2014-05-22 07:49:13 +0900210 sysreg_system_controller: syscon@10050000 {
211 compatible = "samsung,exynos5-sysreg", "syscon";
212 reg = <0x10050000 0x5000>;
213 };
214
Leela Krishna Amudala1d287622014-02-16 01:58:29 +0900215 watchdog@101D0000 {
216 compatible = "samsung,exynos5250-wdt";
217 reg = <0x101D0000 0x100>;
218 interrupts = <0 42 0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900219 clocks = <&clock CLK_WDT>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900220 clock-names = "watchdog";
Leela Krishna Amudala1d287622014-02-16 01:58:29 +0900221 samsung,syscon-phandle = <&pmu_system_controller>;
Kukjin Kimb074abb2012-02-10 13:12:21 +0900222 };
223
Sachin Kamat21aa5212013-07-31 21:07:53 +0900224 g2d@10850000 {
225 compatible = "samsung,exynos5250-g2d";
226 reg = <0x10850000 0x1000>;
227 interrupts = <0 91 0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900228 clocks = <&clock CLK_G2D>;
Sachin Kamat21aa5212013-07-31 21:07:53 +0900229 clock-names = "fimg2d";
230 };
231
Andreas Faerber19fd45bf2014-09-23 07:20:52 +0900232 mfc: codec@11000000 {
Arun Kumar K2eae6132012-10-23 22:51:33 +0900233 compatible = "samsung,mfc-v6";
234 reg = <0x11000000 0x10000>;
235 interrupts = <0 96 0>;
Marek Szyprowski0da65872015-01-24 13:16:15 +0900236 power-domains = <&pd_mfc>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900237 clocks = <&clock CLK_MFC>;
Arun Kumar K8b6bea32013-08-19 04:43:01 +0900238 clock-names = "mfc";
Arun Kumar K2eae6132012-10-23 22:51:33 +0900239 };
240
Andreas Faerber19fd45bf2014-09-23 07:20:52 +0900241 rtc: rtc@101E0000 {
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900242 clocks = <&clock CLK_RTC>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900243 clock-names = "rtc";
Sachin Kamat65cedf02014-02-24 08:47:28 +0900244 status = "disabled";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900245 };
246
Lukasz Majewski9843a222015-01-30 08:26:03 +0900247 tmu: tmu@10060000 {
Amit Daniel Kachhapef405e02012-10-29 21:23:29 +0900248 compatible = "samsung,exynos5250-tmu";
249 reg = <0x10060000 0x100>;
250 interrupts = <0 65 0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900251 clocks = <&clock CLK_TMU>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900252 clock-names = "tmu_apbif";
Lukasz Majewski9843a222015-01-30 08:26:03 +0900253 #include "exynos4412-tmu-sensor-conf.dtsi"
Amit Daniel Kachhapef405e02012-10-29 21:23:29 +0900254 };
255
Lukasz Majewskibf4a0be2015-01-30 08:26:02 +0900256 thermal-zones {
257 cpu_thermal: cpu-thermal {
Lukasz Majewski9843a222015-01-30 08:26:03 +0900258 polling-delay-passive = <0>;
259 polling-delay = <0>;
260 thermal-sensors = <&tmu 0>;
261
Lukasz Majewskibf4a0be2015-01-30 08:26:02 +0900262 cooling-maps {
263 map0 {
264 /* Corresponds to 800MHz at freq_table */
265 cooling-device = <&cpu0 9 9>;
266 };
267 map1 {
268 /* Corresponds to 200MHz at freq_table */
269 cooling-device = <&cpu0 15 15>;
270 };
271 };
272 };
273 };
274
Kukjin Kimb074abb2012-02-10 13:12:21 +0900275 serial@12C00000 {
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900276 clocks = <&clock CLK_UART0>, <&clock CLK_SCLK_UART0>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900277 clock-names = "uart", "clk_uart_baud0";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900278 };
279
280 serial@12C10000 {
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900281 clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900282 clock-names = "uart", "clk_uart_baud0";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900283 };
284
285 serial@12C20000 {
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900286 clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900287 clock-names = "uart", "clk_uart_baud0";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900288 };
289
290 serial@12C30000 {
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900291 clocks = <&clock CLK_UART3>, <&clock CLK_SCLK_UART3>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900292 clock-names = "uart", "clk_uart_baud0";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900293 };
294
Andreas Faerber19fd45bf2014-09-23 07:20:52 +0900295 sata: sata@122F0000 {
Yuvaraj Kumar C Dba0d7ed2014-03-18 07:49:14 +0900296 compatible = "snps,dwc-ahci";
297 samsung,sata-freq = <66>;
Vasanth Ananthanc47d2442012-11-20 21:02:11 +0900298 reg = <0x122F0000 0x1ff>;
299 interrupts = <0 115 0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900300 clocks = <&clock CLK_SATA>, <&clock CLK_SCLK_SATA>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900301 clock-names = "sata", "sclk_sata";
Yuvaraj Kumar C Dba0d7ed2014-03-18 07:49:14 +0900302 phys = <&sata_phy>;
303 phy-names = "sata-phy";
304 status = "disabled";
Vasanth Ananthanc47d2442012-11-20 21:02:11 +0900305 };
306
Yuvaraj Kumar C Dba0d7ed2014-03-18 07:49:14 +0900307 sata_phy: sata-phy@12170000 {
308 compatible = "samsung,exynos5250-sata-phy";
Vasanth Ananthanc47d2442012-11-20 21:02:11 +0900309 reg = <0x12170000 0x1ff>;
Beomho Seoe06e1062014-05-23 02:38:47 +0900310 clocks = <&clock CLK_SATA_PHYCTRL>;
Yuvaraj Kumar C Dba0d7ed2014-03-18 07:49:14 +0900311 clock-names = "sata_phyctrl";
312 #phy-cells = <0>;
313 samsung,syscon-phandle = <&pmu_system_controller>;
314 status = "disabled";
Vasanth Ananthanc47d2442012-11-20 21:02:11 +0900315 };
316
Abhilash Kesavanb9fa3e72012-11-20 18:20:40 +0900317 i2c_0: i2c@12C60000 {
Kukjin Kimb074abb2012-02-10 13:12:21 +0900318 compatible = "samsung,s3c2440-i2c";
319 reg = <0x12C60000 0x100>;
320 interrupts = <0 56 0>;
Thomas Abraham009f7c92012-05-15 23:47:53 +0900321 #address-cells = <1>;
322 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900323 clocks = <&clock CLK_I2C0>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900324 clock-names = "i2c";
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900325 pinctrl-names = "default";
326 pinctrl-0 = <&i2c0_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900327 samsung,sysreg-phandle = <&sysreg_system_controller>;
Mark Brown6ad8ebf2013-12-21 08:33:23 +0900328 status = "disabled";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900329 };
330
Abhilash Kesavanb9fa3e72012-11-20 18:20:40 +0900331 i2c_1: i2c@12C70000 {
Kukjin Kimb074abb2012-02-10 13:12:21 +0900332 compatible = "samsung,s3c2440-i2c";
333 reg = <0x12C70000 0x100>;
334 interrupts = <0 57 0>;
Thomas Abraham009f7c92012-05-15 23:47:53 +0900335 #address-cells = <1>;
336 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900337 clocks = <&clock CLK_I2C1>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900338 clock-names = "i2c";
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900339 pinctrl-names = "default";
340 pinctrl-0 = <&i2c1_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900341 samsung,sysreg-phandle = <&sysreg_system_controller>;
Mark Brown6ad8ebf2013-12-21 08:33:23 +0900342 status = "disabled";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900343 };
344
Abhilash Kesavanb9fa3e72012-11-20 18:20:40 +0900345 i2c_2: i2c@12C80000 {
Kukjin Kimb074abb2012-02-10 13:12:21 +0900346 compatible = "samsung,s3c2440-i2c";
347 reg = <0x12C80000 0x100>;
348 interrupts = <0 58 0>;
Thomas Abraham009f7c92012-05-15 23:47:53 +0900349 #address-cells = <1>;
350 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900351 clocks = <&clock CLK_I2C2>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900352 clock-names = "i2c";
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900353 pinctrl-names = "default";
354 pinctrl-0 = <&i2c2_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900355 samsung,sysreg-phandle = <&sysreg_system_controller>;
Mark Brown6ad8ebf2013-12-21 08:33:23 +0900356 status = "disabled";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900357 };
358
Abhilash Kesavanb9fa3e72012-11-20 18:20:40 +0900359 i2c_3: i2c@12C90000 {
Kukjin Kimb074abb2012-02-10 13:12:21 +0900360 compatible = "samsung,s3c2440-i2c";
361 reg = <0x12C90000 0x100>;
362 interrupts = <0 59 0>;
Thomas Abraham009f7c92012-05-15 23:47:53 +0900363 #address-cells = <1>;
364 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900365 clocks = <&clock CLK_I2C3>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900366 clock-names = "i2c";
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900367 pinctrl-names = "default";
368 pinctrl-0 = <&i2c3_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900369 samsung,sysreg-phandle = <&sysreg_system_controller>;
Mark Brown6ad8ebf2013-12-21 08:33:23 +0900370 status = "disabled";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900371 };
372
Abhilash Kesavanb9fa3e72012-11-20 18:20:40 +0900373 i2c_4: i2c@12CA0000 {
Kukjin Kimb074abb2012-02-10 13:12:21 +0900374 compatible = "samsung,s3c2440-i2c";
375 reg = <0x12CA0000 0x100>;
376 interrupts = <0 60 0>;
Thomas Abraham009f7c92012-05-15 23:47:53 +0900377 #address-cells = <1>;
378 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900379 clocks = <&clock CLK_I2C4>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900380 clock-names = "i2c";
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900381 pinctrl-names = "default";
382 pinctrl-0 = <&i2c4_bus>;
Mark Brown6ad8ebf2013-12-21 08:33:23 +0900383 status = "disabled";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900384 };
385
Abhilash Kesavanb9fa3e72012-11-20 18:20:40 +0900386 i2c_5: i2c@12CB0000 {
Kukjin Kimb074abb2012-02-10 13:12:21 +0900387 compatible = "samsung,s3c2440-i2c";
388 reg = <0x12CB0000 0x100>;
389 interrupts = <0 61 0>;
Thomas Abraham009f7c92012-05-15 23:47:53 +0900390 #address-cells = <1>;
391 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900392 clocks = <&clock CLK_I2C5>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900393 clock-names = "i2c";
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900394 pinctrl-names = "default";
395 pinctrl-0 = <&i2c5_bus>;
Mark Brown6ad8ebf2013-12-21 08:33:23 +0900396 status = "disabled";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900397 };
398
Abhilash Kesavanb9fa3e72012-11-20 18:20:40 +0900399 i2c_6: i2c@12CC0000 {
Kukjin Kimb074abb2012-02-10 13:12:21 +0900400 compatible = "samsung,s3c2440-i2c";
401 reg = <0x12CC0000 0x100>;
402 interrupts = <0 62 0>;
Thomas Abraham009f7c92012-05-15 23:47:53 +0900403 #address-cells = <1>;
404 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900405 clocks = <&clock CLK_I2C6>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900406 clock-names = "i2c";
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900407 pinctrl-names = "default";
408 pinctrl-0 = <&i2c6_bus>;
Mark Brown6ad8ebf2013-12-21 08:33:23 +0900409 status = "disabled";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900410 };
411
Abhilash Kesavanb9fa3e72012-11-20 18:20:40 +0900412 i2c_7: i2c@12CD0000 {
Kukjin Kimb074abb2012-02-10 13:12:21 +0900413 compatible = "samsung,s3c2440-i2c";
414 reg = <0x12CD0000 0x100>;
415 interrupts = <0 63 0>;
Thomas Abraham009f7c92012-05-15 23:47:53 +0900416 #address-cells = <1>;
417 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900418 clocks = <&clock CLK_I2C7>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900419 clock-names = "i2c";
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900420 pinctrl-names = "default";
421 pinctrl-0 = <&i2c7_bus>;
Mark Brown6ad8ebf2013-12-21 08:33:23 +0900422 status = "disabled";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900423 };
424
Abhilash Kesavanb9fa3e72012-11-20 18:20:40 +0900425 i2c_8: i2c@12CE0000 {
Rahul Sharma3e3e9ce2012-10-29 21:51:42 +0900426 compatible = "samsung,s3c2440-hdmiphy-i2c";
427 reg = <0x12CE0000 0x1000>;
428 interrupts = <0 64 0>;
429 #address-cells = <1>;
430 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900431 clocks = <&clock CLK_I2C_HDMI>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900432 clock-names = "i2c";
Mark Brown6ad8ebf2013-12-21 08:33:23 +0900433 status = "disabled";
Rahul Sharma3e3e9ce2012-10-29 21:51:42 +0900434 };
435
Yuvaraj Kumar C Dba0d7ed2014-03-18 07:49:14 +0900436 i2c_9: i2c@121D0000 {
Vasanth Ananthanc47d2442012-11-20 21:02:11 +0900437 compatible = "samsung,exynos5-sata-phy-i2c";
438 reg = <0x121D0000 0x100>;
439 #address-cells = <1>;
440 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900441 clocks = <&clock CLK_SATA_PHYI2C>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900442 clock-names = "i2c";
Mark Brown6ad8ebf2013-12-21 08:33:23 +0900443 status = "disabled";
Vasanth Ananthanc47d2442012-11-20 21:02:11 +0900444 };
445
Thomas Abraham79989ba2012-07-14 10:45:36 +0900446 spi_0: spi@12d20000 {
447 compatible = "samsung,exynos4210-spi";
Mark Brownfae93f72013-12-21 08:31:30 +0900448 status = "disabled";
Thomas Abraham79989ba2012-07-14 10:45:36 +0900449 reg = <0x12d20000 0x100>;
450 interrupts = <0 66 0>;
Padmavathi Vennaa4a8a9d2013-01-18 17:17:07 +0530451 dmas = <&pdma0 5
452 &pdma0 4>;
453 dma-names = "tx", "rx";
Thomas Abraham79989ba2012-07-14 10:45:36 +0900454 #address-cells = <1>;
455 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900456 clocks = <&clock CLK_SPI0>, <&clock CLK_SCLK_SPI0>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900457 clock-names = "spi", "spi_busclk0";
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900458 pinctrl-names = "default";
459 pinctrl-0 = <&spi0_bus>;
Thomas Abraham79989ba2012-07-14 10:45:36 +0900460 };
461
462 spi_1: spi@12d30000 {
463 compatible = "samsung,exynos4210-spi";
Mark Brownfae93f72013-12-21 08:31:30 +0900464 status = "disabled";
Thomas Abraham79989ba2012-07-14 10:45:36 +0900465 reg = <0x12d30000 0x100>;
466 interrupts = <0 67 0>;
Padmavathi Vennaa4a8a9d2013-01-18 17:17:07 +0530467 dmas = <&pdma1 5
468 &pdma1 4>;
469 dma-names = "tx", "rx";
Thomas Abraham79989ba2012-07-14 10:45:36 +0900470 #address-cells = <1>;
471 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900472 clocks = <&clock CLK_SPI1>, <&clock CLK_SCLK_SPI1>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900473 clock-names = "spi", "spi_busclk0";
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900474 pinctrl-names = "default";
475 pinctrl-0 = <&spi1_bus>;
Thomas Abraham79989ba2012-07-14 10:45:36 +0900476 };
477
478 spi_2: spi@12d40000 {
479 compatible = "samsung,exynos4210-spi";
Mark Brownfae93f72013-12-21 08:31:30 +0900480 status = "disabled";
Thomas Abraham79989ba2012-07-14 10:45:36 +0900481 reg = <0x12d40000 0x100>;
482 interrupts = <0 68 0>;
Padmavathi Vennaa4a8a9d2013-01-18 17:17:07 +0530483 dmas = <&pdma0 7
484 &pdma0 6>;
485 dma-names = "tx", "rx";
Thomas Abraham79989ba2012-07-14 10:45:36 +0900486 #address-cells = <1>;
487 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900488 clocks = <&clock CLK_SPI2>, <&clock CLK_SCLK_SPI2>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900489 clock-names = "spi", "spi_busclk0";
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900490 pinctrl-names = "default";
491 pinctrl-0 = <&spi2_bus>;
Thomas Abraham79989ba2012-07-14 10:45:36 +0900492 };
493
Yuvaraj Kumar C Dc8149df2013-10-21 05:48:16 +0900494 mmc_0: mmc@12200000 {
Yuvaraj Kumar C D906fd842013-10-21 05:47:14 +0900495 compatible = "samsung,exynos5250-dw-mshc";
496 interrupts = <0 75 0>;
497 #address-cells = <1>;
498 #size-cells = <0>;
Thomas Abraham84bd48a2012-09-26 09:02:59 +0900499 reg = <0x12200000 0x1000>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900500 clocks = <&clock CLK_SDMMC0>, <&clock CLK_SCLK_MMC0>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900501 clock-names = "biu", "ciu";
Yuvaraj Kumar C D46285a92013-10-21 05:48:11 +0900502 fifo-depth = <0x80>;
Yuvaraj Kumar C De908d5c2013-10-21 05:48:06 +0900503 status = "disabled";
Thomas Abraham84bd48a2012-09-26 09:02:59 +0900504 };
505
Yuvaraj Kumar C Dc8149df2013-10-21 05:48:16 +0900506 mmc_1: mmc@12210000 {
Yuvaraj Kumar C D906fd842013-10-21 05:47:14 +0900507 compatible = "samsung,exynos5250-dw-mshc";
508 interrupts = <0 76 0>;
509 #address-cells = <1>;
510 #size-cells = <0>;
Thomas Abraham84bd48a2012-09-26 09:02:59 +0900511 reg = <0x12210000 0x1000>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900512 clocks = <&clock CLK_SDMMC1>, <&clock CLK_SCLK_MMC1>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900513 clock-names = "biu", "ciu";
Yuvaraj Kumar C D46285a92013-10-21 05:48:11 +0900514 fifo-depth = <0x80>;
Yuvaraj Kumar C De908d5c2013-10-21 05:48:06 +0900515 status = "disabled";
Thomas Abraham84bd48a2012-09-26 09:02:59 +0900516 };
517
Yuvaraj Kumar C Dc8149df2013-10-21 05:48:16 +0900518 mmc_2: mmc@12220000 {
Yuvaraj Kumar C D906fd842013-10-21 05:47:14 +0900519 compatible = "samsung,exynos5250-dw-mshc";
520 interrupts = <0 77 0>;
521 #address-cells = <1>;
522 #size-cells = <0>;
Thomas Abraham84bd48a2012-09-26 09:02:59 +0900523 reg = <0x12220000 0x1000>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900524 clocks = <&clock CLK_SDMMC2>, <&clock CLK_SCLK_MMC2>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900525 clock-names = "biu", "ciu";
Yuvaraj Kumar C D46285a92013-10-21 05:48:11 +0900526 fifo-depth = <0x80>;
Yuvaraj Kumar C De908d5c2013-10-21 05:48:06 +0900527 status = "disabled";
Thomas Abraham84bd48a2012-09-26 09:02:59 +0900528 };
529
Yuvaraj Kumar C Dc8149df2013-10-21 05:48:16 +0900530 mmc_3: mmc@12230000 {
Thomas Abraham84bd48a2012-09-26 09:02:59 +0900531 compatible = "samsung,exynos5250-dw-mshc";
532 reg = <0x12230000 0x1000>;
533 interrupts = <0 78 0>;
534 #address-cells = <1>;
535 #size-cells = <0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900536 clocks = <&clock CLK_SDMMC3>, <&clock CLK_SCLK_MMC3>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900537 clock-names = "biu", "ciu";
Yuvaraj Kumar C D46285a92013-10-21 05:48:11 +0900538 fifo-depth = <0x80>;
Yuvaraj Kumar C De908d5c2013-10-21 05:48:06 +0900539 status = "disabled";
Thomas Abraham84bd48a2012-09-26 09:02:59 +0900540 };
541
Padmavathi Venna28a48052013-01-18 17:17:06 +0530542 i2s0: i2s@03830000 {
Padmavathi Venna64183652013-08-16 09:56:18 +0530543 compatible = "samsung,s5pv210-i2s";
Mark Brown328aee42013-10-07 23:13:47 +0900544 status = "disabled";
Mark Browna0b5f812013-08-16 01:37:12 +0100545 reg = <0x03830000 0x100>;
Padmavathi Venna4c4c7462013-01-18 17:17:04 +0530546 dmas = <&pdma0 10
547 &pdma0 9
548 &pdma0 8>;
549 dma-names = "tx", "rx", "tx-sec";
Padmavathi Venna916ec472013-06-18 00:02:26 +0900550 clocks = <&clock_audss EXYNOS_I2S_BUS>,
551 <&clock_audss EXYNOS_I2S_BUS>,
552 <&clock_audss EXYNOS_SCLK_I2S>;
553 clock-names = "iis", "i2s_opclk0", "i2s_opclk1";
Mark Browna0b5f812013-08-16 01:37:12 +0100554 samsung,idma-addr = <0x03000000>;
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900555 pinctrl-names = "default";
556 pinctrl-0 = <&i2s0_bus>;
Padmavathi Venna4c4c7462013-01-18 17:17:04 +0530557 };
558
Padmavathi Venna28a48052013-01-18 17:17:06 +0530559 i2s1: i2s@12D60000 {
Padmavathi Venna64183652013-08-16 09:56:18 +0530560 compatible = "samsung,s3c6410-i2s";
Mark Brown328aee42013-10-07 23:13:47 +0900561 status = "disabled";
Mark Browna0b5f812013-08-16 01:37:12 +0100562 reg = <0x12D60000 0x100>;
563 dmas = <&pdma1 12
564 &pdma1 11>;
565 dma-names = "tx", "rx";
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900566 clocks = <&clock CLK_I2S1>, <&clock CLK_DIV_I2S1>;
Padmavathi Venna916ec472013-06-18 00:02:26 +0900567 clock-names = "iis", "i2s_opclk0";
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900568 pinctrl-names = "default";
569 pinctrl-0 = <&i2s1_bus>;
Padmavathi Venna4c4c7462013-01-18 17:17:04 +0530570 };
571
Padmavathi Venna28a48052013-01-18 17:17:06 +0530572 i2s2: i2s@12D70000 {
Padmavathi Venna64183652013-08-16 09:56:18 +0530573 compatible = "samsung,s3c6410-i2s";
Mark Brown328aee42013-10-07 23:13:47 +0900574 status = "disabled";
Mark Browna0b5f812013-08-16 01:37:12 +0100575 reg = <0x12D70000 0x100>;
576 dmas = <&pdma0 12
577 &pdma0 11>;
578 dma-names = "tx", "rx";
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900579 clocks = <&clock CLK_I2S2>, <&clock CLK_DIV_I2S2>;
Padmavathi Venna916ec472013-06-18 00:02:26 +0900580 clock-names = "iis", "i2s_opclk0";
Thomas Abrahamf8bfe2b2013-04-04 14:16:11 +0900581 pinctrl-names = "default";
582 pinctrl-0 = <&i2s2_bus>;
Padmavathi Venna4c4c7462013-01-18 17:17:04 +0530583 };
584
Vivek Gautam0b3dc972013-04-10 19:38:36 +0900585 usb@12000000 {
586 compatible = "samsung,exynos5250-dwusb3";
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900587 clocks = <&clock CLK_USB3>;
Vivek Gautam0b3dc972013-04-10 19:38:36 +0900588 clock-names = "usbdrd30";
589 #address-cells = <1>;
590 #size-cells = <1>;
591 ranges;
592
Sjoerd Simons0526f272014-11-19 16:52:15 +0900593 usbdrd_dwc3: dwc3 {
Vivek Gautam0b3dc972013-04-10 19:38:36 +0900594 compatible = "synopsys,dwc3";
595 reg = <0x12000000 0x10000>;
596 interrupts = <0 72 0>;
Vivek Gautam7a4cf0f2014-05-16 06:38:15 +0900597 phys = <&usbdrd_phy 0>, <&usbdrd_phy 1>;
598 phy-names = "usb2-phy", "usb3-phy";
Vivek Gautam896db3b2013-04-10 19:31:34 +0900599 };
600 };
601
Vivek Gautam517083f2014-05-16 06:38:10 +0900602 usbdrd_phy: phy@12100000 {
603 compatible = "samsung,exynos5250-usbdrd-phy";
604 reg = <0x12100000 0x100>;
605 clocks = <&clock CLK_USB3>, <&clock CLK_FIN_PLL>;
606 clock-names = "phy", "ref";
607 samsung,pmu-syscon = <&pmu_system_controller>;
608 #phy-cells = <1>;
609 };
610
Andreas Faerber19fd45bf2014-09-23 07:20:52 +0900611 ehci: usb@12110000 {
Vivek Gautam13cbd1e2013-02-12 15:24:15 -0800612 compatible = "samsung,exynos4210-ehci";
613 reg = <0x12110000 0x100>;
614 interrupts = <0 71 0>;
Doug Andersonb3cd7d82013-04-04 15:04:58 +0900615
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900616 clocks = <&clock CLK_USB2>;
Doug Andersonb3cd7d82013-04-04 15:04:58 +0900617 clock-names = "usbhost";
Kamil Debskidba2f052014-05-22 07:50:48 +0900618 #address-cells = <1>;
619 #size-cells = <0>;
620 port@0 {
621 reg = <0>;
622 phys = <&usb2_phy_gen 1>;
623 };
Vivek Gautam13cbd1e2013-02-12 15:24:15 -0800624 };
625
Andreas Faerber19fd45bf2014-09-23 07:20:52 +0900626 ohci: usb@12120000 {
Vivek Gautam7d40d862013-02-12 15:24:19 -0800627 compatible = "samsung,exynos4210-ohci";
628 reg = <0x12120000 0x100>;
629 interrupts = <0 71 0>;
Doug Andersonb3cd7d82013-04-04 15:04:58 +0900630
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900631 clocks = <&clock CLK_USB2>;
Doug Andersonb3cd7d82013-04-04 15:04:58 +0900632 clock-names = "usbhost";
Kamil Debskidba2f052014-05-22 07:50:48 +0900633 #address-cells = <1>;
634 #size-cells = <0>;
635 port@0 {
636 reg = <0>;
637 phys = <&usb2_phy_gen 1>;
638 };
Vivek Gautam7d40d862013-02-12 15:24:19 -0800639 };
640
Kamil Debskidba2f052014-05-22 07:50:48 +0900641 usb2_phy_gen: phy@12130000 {
642 compatible = "samsung,exynos5250-usb2-phy";
643 reg = <0x12130000 0x100>;
644 clocks = <&clock CLK_USB2>, <&clock CLK_FIN_PLL>;
645 clock-names = "phy", "ref";
646 #phy-cells = <1>;
647 samsung,sysreg-phandle = <&sysreg_system_controller>;
648 samsung,pmureg-phandle = <&pmu_system_controller>;
649 };
650
Leela Krishna Amudala022cf302013-12-19 02:41:02 +0900651 pwm: pwm@12dd0000 {
652 compatible = "samsung,exynos4210-pwm";
653 reg = <0x12dd0000 0x100>;
654 samsung,pwm-outputs = <0>, <1>, <2>, <3>;
655 #pwm-cells = <3>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900656 clocks = <&clock CLK_PWM>;
Leela Krishna Amudala022cf302013-12-19 02:41:02 +0900657 clock-names = "timers";
658 };
659
Kukjin Kimb074abb2012-02-10 13:12:21 +0900660 amba {
661 #address-cells = <1>;
662 #size-cells = <1>;
663 compatible = "arm,amba-bus";
664 interrupt-parent = <&gic>;
665 ranges;
666
667 pdma0: pdma@121A0000 {
668 compatible = "arm,pl330", "arm,primecell";
669 reg = <0x121A0000 0x1000>;
670 interrupts = <0 34 0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900671 clocks = <&clock CLK_PDMA0>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900672 clock-names = "apb_pclk";
Padmavathi Venna42cf2092013-02-14 09:10:08 +0530673 #dma-cells = <1>;
674 #dma-channels = <8>;
675 #dma-requests = <32>;
Kukjin Kimb074abb2012-02-10 13:12:21 +0900676 };
677
678 pdma1: pdma@121B0000 {
679 compatible = "arm,pl330", "arm,primecell";
680 reg = <0x121B0000 0x1000>;
681 interrupts = <0 35 0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900682 clocks = <&clock CLK_PDMA1>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900683 clock-names = "apb_pclk";
Padmavathi Venna42cf2092013-02-14 09:10:08 +0530684 #dma-cells = <1>;
685 #dma-channels = <8>;
686 #dma-requests = <32>;
Kukjin Kimb074abb2012-02-10 13:12:21 +0900687 };
688
Thomas Abraham009f7c92012-05-15 23:47:53 +0900689 mdma0: mdma@10800000 {
Kukjin Kimb074abb2012-02-10 13:12:21 +0900690 compatible = "arm,pl330", "arm,primecell";
691 reg = <0x10800000 0x1000>;
692 interrupts = <0 33 0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900693 clocks = <&clock CLK_MDMA0>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900694 clock-names = "apb_pclk";
Padmavathi Venna42cf2092013-02-14 09:10:08 +0530695 #dma-cells = <1>;
696 #dma-channels = <8>;
697 #dma-requests = <1>;
Kukjin Kimb074abb2012-02-10 13:12:21 +0900698 };
699
Thomas Abraham009f7c92012-05-15 23:47:53 +0900700 mdma1: mdma@11C10000 {
Kukjin Kimb074abb2012-02-10 13:12:21 +0900701 compatible = "arm,pl330", "arm,primecell";
702 reg = <0x11C10000 0x1000>;
703 interrupts = <0 124 0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900704 clocks = <&clock CLK_MDMA1>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900705 clock-names = "apb_pclk";
Padmavathi Venna42cf2092013-02-14 09:10:08 +0530706 #dma-cells = <1>;
707 #dma-channels = <8>;
708 #dma-requests = <1>;
Kukjin Kimb074abb2012-02-10 13:12:21 +0900709 };
710 };
711
Lee Jonesc31f5662013-08-06 03:04:55 +0900712 gsc_0: gsc@13e00000 {
Shaik Ameer Basha11286582012-09-07 14:13:08 +0900713 compatible = "samsung,exynos5-gsc";
714 reg = <0x13e00000 0x1000>;
715 interrupts = <0 85 0>;
Marek Szyprowski0da65872015-01-24 13:16:15 +0900716 power-domains = <&pd_gsc>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900717 clocks = <&clock CLK_GSCL0>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900718 clock-names = "gscl";
Shaik Ameer Basha11286582012-09-07 14:13:08 +0900719 };
720
Lee Jonesc31f5662013-08-06 03:04:55 +0900721 gsc_1: gsc@13e10000 {
Shaik Ameer Basha11286582012-09-07 14:13:08 +0900722 compatible = "samsung,exynos5-gsc";
723 reg = <0x13e10000 0x1000>;
724 interrupts = <0 86 0>;
Marek Szyprowski0da65872015-01-24 13:16:15 +0900725 power-domains = <&pd_gsc>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900726 clocks = <&clock CLK_GSCL1>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900727 clock-names = "gscl";
Shaik Ameer Basha11286582012-09-07 14:13:08 +0900728 };
729
Lee Jonesc31f5662013-08-06 03:04:55 +0900730 gsc_2: gsc@13e20000 {
Shaik Ameer Basha11286582012-09-07 14:13:08 +0900731 compatible = "samsung,exynos5-gsc";
732 reg = <0x13e20000 0x1000>;
733 interrupts = <0 87 0>;
Marek Szyprowski0da65872015-01-24 13:16:15 +0900734 power-domains = <&pd_gsc>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900735 clocks = <&clock CLK_GSCL2>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900736 clock-names = "gscl";
Shaik Ameer Basha11286582012-09-07 14:13:08 +0900737 };
738
Lee Jonesc31f5662013-08-06 03:04:55 +0900739 gsc_3: gsc@13e30000 {
Shaik Ameer Basha11286582012-09-07 14:13:08 +0900740 compatible = "samsung,exynos5-gsc";
741 reg = <0x13e30000 0x1000>;
742 interrupts = <0 88 0>;
Marek Szyprowski0da65872015-01-24 13:16:15 +0900743 power-domains = <&pd_gsc>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900744 clocks = <&clock CLK_GSCL3>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900745 clock-names = "gscl";
Shaik Ameer Basha11286582012-09-07 14:13:08 +0900746 };
Rahul Sharma566cf8e2012-10-29 21:48:43 +0900747
Andreas Faerber19fd45bf2014-09-23 07:20:52 +0900748 hdmi: hdmi {
Rahul Sharma0d1fc822013-06-19 18:21:09 +0530749 compatible = "samsung,exynos4212-hdmi";
Sean Paul101250c2012-12-27 10:35:51 -0800750 reg = <0x14530000 0x70000>;
Andrzej Hajda2d2c9a82015-02-04 23:44:16 +0900751 power-domains = <&pd_disp1>;
Rahul Sharma566cf8e2012-10-29 21:48:43 +0900752 interrupts = <0 95 0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900753 clocks = <&clock CLK_HDMI>, <&clock CLK_SCLK_HDMI>,
754 <&clock CLK_SCLK_PIXEL>, <&clock CLK_SCLK_HDMIPHY>,
755 <&clock CLK_MOUT_HDMI>;
Thomas Abraham2de68472013-03-09 17:18:14 +0900756 clock-names = "hdmi", "sclk_hdmi", "sclk_pixel",
Rahul Sharma27c16d12013-10-08 06:49:46 +0900757 "sclk_hdmiphy", "mout_hdmi";
Rahul Sharmae54d90e2014-05-23 02:45:42 +0900758 samsung,syscon-phandle = <&pmu_system_controller>;
Rahul Sharma566cf8e2012-10-29 21:48:43 +0900759 };
Rahul Sharma5af0d8a2012-10-29 21:51:36 +0900760
761 mixer {
Rahul Sharma0d1fc822013-06-19 18:21:09 +0530762 compatible = "samsung,exynos5250-mixer";
Rahul Sharma5af0d8a2012-10-29 21:51:36 +0900763 reg = <0x14450000 0x10000>;
Andrzej Hajda2d2c9a82015-02-04 23:44:16 +0900764 power-domains = <&pd_disp1>;
Rahul Sharma5af0d8a2012-10-29 21:51:36 +0900765 interrupts = <0 94 0>;
Marek Szyprowskic950ea62015-02-04 23:44:16 +0900766 clocks = <&clock CLK_MIXER>, <&clock CLK_HDMI>,
767 <&clock CLK_SCLK_HDMI>;
768 clock-names = "mixer", "hdmi", "sclk_hdmi";
Rahul Sharma5af0d8a2012-10-29 21:51:36 +0900769 };
Jingoo Hanad4aebe2013-02-12 11:11:58 -0800770
Vikas Sajjan77899d52013-08-14 17:15:00 +0900771 dp_phy: video-phy@10040720 {
772 compatible = "samsung,exynos5250-dp-video-phy";
Vivek Gautame93e5452015-01-09 01:08:48 +0900773 samsung,pmu-syscon = <&pmu_system_controller>;
Vikas Sajjan77899d52013-08-14 17:15:00 +0900774 #phy-cells = <0>;
Jingoo Hanad4aebe2013-02-12 11:11:58 -0800775 };
Leela Krishna Amudalaa7389cb2013-04-04 15:58:47 +0900776
Andreas Faerber19fd45bf2014-09-23 07:20:52 +0900777 dp: dp-controller@145B0000 {
Andrzej Hajda2d2c9a82015-02-04 23:44:16 +0900778 power-domains = <&pd_disp1>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900779 clocks = <&clock CLK_DP>;
Kukjin Kimb074abb2012-02-10 13:12:21 +0900780 clock-names = "dp";
Vikas Sajjan77899d52013-08-14 17:15:00 +0900781 phys = <&dp_phy>;
782 phy-names = "dp";
Kukjin Kimb074abb2012-02-10 13:12:21 +0900783 };
784
Andreas Faerber19fd45bf2014-09-23 07:20:52 +0900785 fimd: fimd@14400000 {
Andrzej Hajda2d2c9a82015-02-04 23:44:16 +0900786 power-domains = <&pd_disp1>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900787 clocks = <&clock CLK_SCLK_FIMD1>, <&clock CLK_FIMD1>;
Kukjin Kimb074abb2012-02-10 13:12:21 +0900788 clock-names = "sclk_fimd", "fimd";
789 };
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900790
791 adc: adc@12D10000 {
792 compatible = "samsung,exynos-adc-v1";
Naveen Krishna Chatradhidb9bf4d62014-09-16 09:58:00 +0100793 reg = <0x12D10000 0x100>;
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900794 interrupts = <0 106 0>;
Andrzej Hajdafe273c32014-02-26 09:53:30 +0900795 clocks = <&clock CLK_ADC>;
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900796 clock-names = "adc";
797 #io-channel-cells = <1>;
798 io-channel-ranges;
Naveen Krishna Chatradhidb9bf4d62014-09-16 09:58:00 +0100799 samsung,syscon-phandle = <&pmu_system_controller>;
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900800 status = "disabled";
801 };
Naveen Krishna Chatradhi183af252014-03-18 07:38:04 +0900802
803 sss@10830000 {
804 compatible = "samsung,exynos4210-secss";
805 reg = <0x10830000 0x10000>;
806 interrupts = <0 112 0>;
Beomho Seoe06e1062014-05-23 02:38:47 +0900807 clocks = <&clock CLK_SSS>;
Naveen Krishna Chatradhi183af252014-03-18 07:38:04 +0900808 clock-names = "secss";
809 };
Kukjin Kimb074abb2012-02-10 13:12:21 +0900810};