blob: 93d03bc0661b019fd6e051678c88158c3245995a [file] [log] [blame]
Mark Brown2159ad92012-10-11 11:54:02 +09001/*
2 * wm_adsp.c -- Wolfson ADSP support
3 *
4 * Copyright 2012 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/delay.h>
17#include <linux/firmware.h>
18#include <linux/pm.h>
19#include <linux/pm_runtime.h>
20#include <linux/regmap.h>
Mark Brown973838a2012-11-28 17:20:32 +000021#include <linux/regulator/consumer.h>
Mark Brown2159ad92012-10-11 11:54:02 +090022#include <linux/slab.h>
23#include <sound/core.h>
24#include <sound/pcm.h>
25#include <sound/pcm_params.h>
26#include <sound/soc.h>
27#include <sound/jack.h>
28#include <sound/initval.h>
29#include <sound/tlv.h>
30
31#include <linux/mfd/arizona/registers.h>
32
33#include "wm_adsp.h"
34
35#define adsp_crit(_dsp, fmt, ...) \
36 dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
37#define adsp_err(_dsp, fmt, ...) \
38 dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
39#define adsp_warn(_dsp, fmt, ...) \
40 dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
41#define adsp_info(_dsp, fmt, ...) \
42 dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
43#define adsp_dbg(_dsp, fmt, ...) \
44 dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
45
46#define ADSP1_CONTROL_1 0x00
47#define ADSP1_CONTROL_2 0x02
48#define ADSP1_CONTROL_3 0x03
49#define ADSP1_CONTROL_4 0x04
50#define ADSP1_CONTROL_5 0x06
51#define ADSP1_CONTROL_6 0x07
52#define ADSP1_CONTROL_7 0x08
53#define ADSP1_CONTROL_8 0x09
54#define ADSP1_CONTROL_9 0x0A
55#define ADSP1_CONTROL_10 0x0B
56#define ADSP1_CONTROL_11 0x0C
57#define ADSP1_CONTROL_12 0x0D
58#define ADSP1_CONTROL_13 0x0F
59#define ADSP1_CONTROL_14 0x10
60#define ADSP1_CONTROL_15 0x11
61#define ADSP1_CONTROL_16 0x12
62#define ADSP1_CONTROL_17 0x13
63#define ADSP1_CONTROL_18 0x14
64#define ADSP1_CONTROL_19 0x16
65#define ADSP1_CONTROL_20 0x17
66#define ADSP1_CONTROL_21 0x18
67#define ADSP1_CONTROL_22 0x1A
68#define ADSP1_CONTROL_23 0x1B
69#define ADSP1_CONTROL_24 0x1C
70#define ADSP1_CONTROL_25 0x1E
71#define ADSP1_CONTROL_26 0x20
72#define ADSP1_CONTROL_27 0x21
73#define ADSP1_CONTROL_28 0x22
74#define ADSP1_CONTROL_29 0x23
75#define ADSP1_CONTROL_30 0x24
76#define ADSP1_CONTROL_31 0x26
77
78/*
79 * ADSP1 Control 19
80 */
81#define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
82#define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
83#define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
84
85
86/*
87 * ADSP1 Control 30
88 */
89#define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
90#define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
91#define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
92#define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
93#define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
94#define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
95#define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
96#define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
97#define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
98#define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
99#define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
100#define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
101#define ADSP1_START 0x0001 /* DSP1_START */
102#define ADSP1_START_MASK 0x0001 /* DSP1_START */
103#define ADSP1_START_SHIFT 0 /* DSP1_START */
104#define ADSP1_START_WIDTH 1 /* DSP1_START */
105
Mark Brown2d30b572013-01-28 20:18:17 +0800106#define ADSP2_CONTROL 0x0
107#define ADSP2_CLOCKING 0x1
108#define ADSP2_STATUS1 0x4
109#define ADSP2_WDMA_CONFIG_1 0x30
110#define ADSP2_WDMA_CONFIG_2 0x31
111#define ADSP2_RDMA_CONFIG_1 0x34
Mark Brown2159ad92012-10-11 11:54:02 +0900112
113/*
114 * ADSP2 Control
115 */
116
117#define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
118#define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
119#define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
120#define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
121#define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
122#define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
123#define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
124#define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
125#define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
126#define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
127#define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
128#define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
129#define ADSP2_START 0x0001 /* DSP1_START */
130#define ADSP2_START_MASK 0x0001 /* DSP1_START */
131#define ADSP2_START_SHIFT 0 /* DSP1_START */
132#define ADSP2_START_WIDTH 1 /* DSP1_START */
133
134/*
Mark Brown973838a2012-11-28 17:20:32 +0000135 * ADSP2 clocking
136 */
137#define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
138#define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
139#define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
140
141/*
Mark Brown2159ad92012-10-11 11:54:02 +0900142 * ADSP2 Status 1
143 */
144#define ADSP2_RAM_RDY 0x0001
145#define ADSP2_RAM_RDY_MASK 0x0001
146#define ADSP2_RAM_RDY_SHIFT 0
147#define ADSP2_RAM_RDY_WIDTH 1
148
149
150static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
151 int type)
152{
153 int i;
154
155 for (i = 0; i < dsp->num_mems; i++)
156 if (dsp->mem[i].type == type)
157 return &dsp->mem[i];
158
159 return NULL;
160}
161
162static int wm_adsp_load(struct wm_adsp *dsp)
163{
164 const struct firmware *firmware;
165 struct regmap *regmap = dsp->regmap;
166 unsigned int pos = 0;
167 const struct wmfw_header *header;
168 const struct wmfw_adsp1_sizes *adsp1_sizes;
169 const struct wmfw_adsp2_sizes *adsp2_sizes;
170 const struct wmfw_footer *footer;
171 const struct wmfw_region *region;
172 const struct wm_adsp_region *mem;
173 const char *region_name;
174 char *file, *text;
Mark Browna76fefa2013-01-07 19:03:17 +0000175 void *buf;
Mark Brown2159ad92012-10-11 11:54:02 +0900176 unsigned int reg;
177 int regions = 0;
178 int ret, offset, type, sizes;
179
180 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
181 if (file == NULL)
182 return -ENOMEM;
183
184 snprintf(file, PAGE_SIZE, "%s-dsp%d.wmfw", dsp->part, dsp->num);
185 file[PAGE_SIZE - 1] = '\0';
186
187 ret = request_firmware(&firmware, file, dsp->dev);
188 if (ret != 0) {
189 adsp_err(dsp, "Failed to request '%s'\n", file);
190 goto out;
191 }
192 ret = -EINVAL;
193
194 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
195 if (pos >= firmware->size) {
196 adsp_err(dsp, "%s: file too short, %zu bytes\n",
197 file, firmware->size);
198 goto out_fw;
199 }
200
201 header = (void*)&firmware->data[0];
202
203 if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
204 adsp_err(dsp, "%s: invalid magic\n", file);
205 goto out_fw;
206 }
207
208 if (header->ver != 0) {
209 adsp_err(dsp, "%s: unknown file format %d\n",
210 file, header->ver);
211 goto out_fw;
212 }
213
214 if (header->core != dsp->type) {
215 adsp_err(dsp, "%s: invalid core %d != %d\n",
216 file, header->core, dsp->type);
217 goto out_fw;
218 }
219
220 switch (dsp->type) {
221 case WMFW_ADSP1:
222 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
223 adsp1_sizes = (void *)&(header[1]);
224 footer = (void *)&(adsp1_sizes[1]);
225 sizes = sizeof(*adsp1_sizes);
226
227 adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
228 file, le32_to_cpu(adsp1_sizes->dm),
229 le32_to_cpu(adsp1_sizes->pm),
230 le32_to_cpu(adsp1_sizes->zm));
231 break;
232
233 case WMFW_ADSP2:
234 pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
235 adsp2_sizes = (void *)&(header[1]);
236 footer = (void *)&(adsp2_sizes[1]);
237 sizes = sizeof(*adsp2_sizes);
238
239 adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
240 file, le32_to_cpu(adsp2_sizes->xm),
241 le32_to_cpu(adsp2_sizes->ym),
242 le32_to_cpu(adsp2_sizes->pm),
243 le32_to_cpu(adsp2_sizes->zm));
244 break;
245
246 default:
247 BUG_ON(NULL == "Unknown DSP type");
248 goto out_fw;
249 }
250
251 if (le32_to_cpu(header->len) != sizeof(*header) +
252 sizes + sizeof(*footer)) {
253 adsp_err(dsp, "%s: unexpected header length %d\n",
254 file, le32_to_cpu(header->len));
255 goto out_fw;
256 }
257
258 adsp_dbg(dsp, "%s: timestamp %llu\n", file,
259 le64_to_cpu(footer->timestamp));
260
261 while (pos < firmware->size &&
262 pos - firmware->size > sizeof(*region)) {
263 region = (void *)&(firmware->data[pos]);
264 region_name = "Unknown";
265 reg = 0;
266 text = NULL;
267 offset = le32_to_cpu(region->offset) & 0xffffff;
268 type = be32_to_cpu(region->type) & 0xff;
269 mem = wm_adsp_find_region(dsp, type);
270
271 switch (type) {
272 case WMFW_NAME_TEXT:
273 region_name = "Firmware name";
274 text = kzalloc(le32_to_cpu(region->len) + 1,
275 GFP_KERNEL);
276 break;
277 case WMFW_INFO_TEXT:
278 region_name = "Information";
279 text = kzalloc(le32_to_cpu(region->len) + 1,
280 GFP_KERNEL);
281 break;
282 case WMFW_ABSOLUTE:
283 region_name = "Absolute";
284 reg = offset;
285 break;
286 case WMFW_ADSP1_PM:
287 BUG_ON(!mem);
288 region_name = "PM";
289 reg = mem->base + (offset * 3);
290 break;
291 case WMFW_ADSP1_DM:
292 BUG_ON(!mem);
293 region_name = "DM";
294 reg = mem->base + (offset * 2);
295 break;
296 case WMFW_ADSP2_XM:
297 BUG_ON(!mem);
298 region_name = "XM";
299 reg = mem->base + (offset * 2);
300 break;
301 case WMFW_ADSP2_YM:
302 BUG_ON(!mem);
303 region_name = "YM";
304 reg = mem->base + (offset * 2);
305 break;
306 case WMFW_ADSP1_ZM:
307 BUG_ON(!mem);
308 region_name = "ZM";
309 reg = mem->base + (offset * 2);
310 break;
311 default:
312 adsp_warn(dsp,
313 "%s.%d: Unknown region type %x at %d(%x)\n",
314 file, regions, type, pos, pos);
315 break;
316 }
317
318 adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
319 regions, le32_to_cpu(region->len), offset,
320 region_name);
321
322 if (text) {
323 memcpy(text, region->data, le32_to_cpu(region->len));
324 adsp_info(dsp, "%s: %s\n", file, text);
325 kfree(text);
326 }
327
328 if (reg) {
Mark Browna76fefa2013-01-07 19:03:17 +0000329 buf = kmemdup(region->data, le32_to_cpu(region->len),
Mark Brown7881fd02013-01-20 19:01:03 +0900330 GFP_KERNEL | GFP_DMA);
Mark Browna76fefa2013-01-07 19:03:17 +0000331 if (!buf) {
332 adsp_err(dsp, "Out of memory\n");
333 return -ENOMEM;
334 }
335
336 ret = regmap_raw_write(regmap, reg, buf,
Mark Brown2159ad92012-10-11 11:54:02 +0900337 le32_to_cpu(region->len));
Mark Browna76fefa2013-01-07 19:03:17 +0000338
339 kfree(buf);
340
Mark Brown2159ad92012-10-11 11:54:02 +0900341 if (ret != 0) {
342 adsp_err(dsp,
343 "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
344 file, regions,
345 le32_to_cpu(region->len), offset,
346 region_name, ret);
347 goto out_fw;
348 }
349 }
350
351 pos += le32_to_cpu(region->len) + sizeof(*region);
352 regions++;
353 }
354
355 if (pos > firmware->size)
356 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
357 file, regions, pos - firmware->size);
358
359out_fw:
360 release_firmware(firmware);
361out:
362 kfree(file);
363
364 return ret;
365}
366
367static int wm_adsp_load_coeff(struct wm_adsp *dsp)
368{
369 struct regmap *regmap = dsp->regmap;
370 struct wmfw_coeff_hdr *hdr;
371 struct wmfw_coeff_item *blk;
372 const struct firmware *firmware;
373 const char *region_name;
374 int ret, pos, blocks, type, offset, reg;
375 char *file;
Mark Browna76fefa2013-01-07 19:03:17 +0000376 void *buf;
Mark Brown2159ad92012-10-11 11:54:02 +0900377
378 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
379 if (file == NULL)
380 return -ENOMEM;
381
382 snprintf(file, PAGE_SIZE, "%s-dsp%d.bin", dsp->part, dsp->num);
383 file[PAGE_SIZE - 1] = '\0';
384
385 ret = request_firmware(&firmware, file, dsp->dev);
386 if (ret != 0) {
387 adsp_warn(dsp, "Failed to request '%s'\n", file);
388 ret = 0;
389 goto out;
390 }
391 ret = -EINVAL;
392
393 if (sizeof(*hdr) >= firmware->size) {
394 adsp_err(dsp, "%s: file too short, %zu bytes\n",
395 file, firmware->size);
396 goto out_fw;
397 }
398
399 hdr = (void*)&firmware->data[0];
400 if (memcmp(hdr->magic, "WMDR", 4) != 0) {
401 adsp_err(dsp, "%s: invalid magic\n", file);
Charles Keepaxa4cdbec2013-01-21 09:02:31 +0000402 goto out_fw;
Mark Brown2159ad92012-10-11 11:54:02 +0900403 }
404
405 adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
406 (le32_to_cpu(hdr->ver) >> 16) & 0xff,
407 (le32_to_cpu(hdr->ver) >> 8) & 0xff,
408 le32_to_cpu(hdr->ver) & 0xff);
409
410 pos = le32_to_cpu(hdr->len);
411
412 blocks = 0;
413 while (pos < firmware->size &&
414 pos - firmware->size > sizeof(*blk)) {
415 blk = (void*)(&firmware->data[pos]);
416
417 type = be32_to_cpu(blk->type) & 0xff;
418 offset = le32_to_cpu(blk->offset) & 0xffffff;
419
420 adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
421 file, blocks, le32_to_cpu(blk->id),
422 (le32_to_cpu(blk->ver) >> 16) & 0xff,
423 (le32_to_cpu(blk->ver) >> 8) & 0xff,
424 le32_to_cpu(blk->ver) & 0xff);
425 adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
426 file, blocks, le32_to_cpu(blk->len), offset, type);
427
428 reg = 0;
429 region_name = "Unknown";
430 switch (type) {
431 case WMFW_NAME_TEXT:
432 case WMFW_INFO_TEXT:
433 break;
434 case WMFW_ABSOLUTE:
435 region_name = "register";
436 reg = offset;
437 break;
438 default:
439 adsp_err(dsp, "Unknown region type %x\n", type);
440 break;
441 }
442
443 if (reg) {
Mark Browna76fefa2013-01-07 19:03:17 +0000444 buf = kmemdup(blk->data, le32_to_cpu(blk->len),
Mark Brown7881fd02013-01-20 19:01:03 +0900445 GFP_KERNEL | GFP_DMA);
Mark Browna76fefa2013-01-07 19:03:17 +0000446 if (!buf) {
447 adsp_err(dsp, "Out of memory\n");
448 return -ENOMEM;
449 }
450
Mark Brown2159ad92012-10-11 11:54:02 +0900451 ret = regmap_raw_write(regmap, reg, blk->data,
452 le32_to_cpu(blk->len));
453 if (ret != 0) {
454 adsp_err(dsp,
455 "%s.%d: Failed to write to %x in %s\n",
456 file, blocks, reg, region_name);
457 }
Mark Browna76fefa2013-01-07 19:03:17 +0000458
459 kfree(buf);
Mark Brown2159ad92012-10-11 11:54:02 +0900460 }
461
462 pos += le32_to_cpu(blk->len) + sizeof(*blk);
463 blocks++;
464 }
465
466 if (pos > firmware->size)
467 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
468 file, blocks, pos - firmware->size);
469
470out_fw:
471 release_firmware(firmware);
472out:
473 kfree(file);
474 return 0;
475}
476
477int wm_adsp1_event(struct snd_soc_dapm_widget *w,
478 struct snd_kcontrol *kcontrol,
479 int event)
480{
481 struct snd_soc_codec *codec = w->codec;
482 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
483 struct wm_adsp *dsp = &dsps[w->shift];
484 int ret;
485
486 switch (event) {
487 case SND_SOC_DAPM_POST_PMU:
488 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
489 ADSP1_SYS_ENA, ADSP1_SYS_ENA);
490
491 ret = wm_adsp_load(dsp);
492 if (ret != 0)
493 goto err;
494
495 ret = wm_adsp_load_coeff(dsp);
496 if (ret != 0)
497 goto err;
498
499 /* Start the core running */
500 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
501 ADSP1_CORE_ENA | ADSP1_START,
502 ADSP1_CORE_ENA | ADSP1_START);
503 break;
504
505 case SND_SOC_DAPM_PRE_PMD:
506 /* Halt the core */
507 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
508 ADSP1_CORE_ENA | ADSP1_START, 0);
509
510 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
511 ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
512
513 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
514 ADSP1_SYS_ENA, 0);
515 break;
516
517 default:
518 break;
519 }
520
521 return 0;
522
523err:
524 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
525 ADSP1_SYS_ENA, 0);
526 return ret;
527}
528EXPORT_SYMBOL_GPL(wm_adsp1_event);
529
530static int wm_adsp2_ena(struct wm_adsp *dsp)
531{
532 unsigned int val;
533 int ret, count;
534
535 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
536 ADSP2_SYS_ENA, ADSP2_SYS_ENA);
537 if (ret != 0)
538 return ret;
539
540 /* Wait for the RAM to start, should be near instantaneous */
541 count = 0;
542 do {
543 ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
544 &val);
545 if (ret != 0)
546 return ret;
547 } while (!(val & ADSP2_RAM_RDY) && ++count < 10);
548
549 if (!(val & ADSP2_RAM_RDY)) {
550 adsp_err(dsp, "Failed to start DSP RAM\n");
551 return -EBUSY;
552 }
553
554 adsp_dbg(dsp, "RAM ready after %d polls\n", count);
555 adsp_info(dsp, "RAM ready after %d polls\n", count);
556
557 return 0;
558}
559
560int wm_adsp2_event(struct snd_soc_dapm_widget *w,
561 struct snd_kcontrol *kcontrol, int event)
562{
563 struct snd_soc_codec *codec = w->codec;
564 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
565 struct wm_adsp *dsp = &dsps[w->shift];
Mark Brown973838a2012-11-28 17:20:32 +0000566 unsigned int val;
Mark Brown2159ad92012-10-11 11:54:02 +0900567 int ret;
568
569 switch (event) {
570 case SND_SOC_DAPM_POST_PMU:
Mark Browndd49e2c2012-12-02 21:50:46 +0900571 /*
572 * For simplicity set the DSP clock rate to be the
573 * SYSCLK rate rather than making it configurable.
574 */
575 ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
576 if (ret != 0) {
577 adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
578 ret);
579 return ret;
580 }
581 val = (val & ARIZONA_SYSCLK_FREQ_MASK)
582 >> ARIZONA_SYSCLK_FREQ_SHIFT;
583
584 ret = regmap_update_bits(dsp->regmap,
585 dsp->base + ADSP2_CLOCKING,
586 ADSP2_CLK_SEL_MASK, val);
587 if (ret != 0) {
588 adsp_err(dsp, "Failed to set clock rate: %d\n",
589 ret);
590 return ret;
591 }
592
Mark Brown973838a2012-11-28 17:20:32 +0000593 if (dsp->dvfs) {
594 ret = regmap_read(dsp->regmap,
595 dsp->base + ADSP2_CLOCKING, &val);
596 if (ret != 0) {
597 dev_err(dsp->dev,
598 "Failed to read clocking: %d\n", ret);
599 return ret;
600 }
601
Mark Brown25c6fdb2012-11-29 15:16:10 +0000602 if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
Mark Brown973838a2012-11-28 17:20:32 +0000603 ret = regulator_enable(dsp->dvfs);
604 if (ret != 0) {
605 dev_err(dsp->dev,
606 "Failed to enable supply: %d\n",
607 ret);
608 return ret;
609 }
610
611 ret = regulator_set_voltage(dsp->dvfs,
612 1800000,
613 1800000);
614 if (ret != 0) {
615 dev_err(dsp->dev,
616 "Failed to raise supply: %d\n",
617 ret);
618 return ret;
619 }
620 }
621 }
622
Mark Brown2159ad92012-10-11 11:54:02 +0900623 ret = wm_adsp2_ena(dsp);
624 if (ret != 0)
625 return ret;
626
627 ret = wm_adsp_load(dsp);
628 if (ret != 0)
629 goto err;
630
631 ret = wm_adsp_load_coeff(dsp);
632 if (ret != 0)
633 goto err;
634
635 ret = regmap_update_bits(dsp->regmap,
636 dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +0000637 ADSP2_CORE_ENA | ADSP2_START,
638 ADSP2_CORE_ENA | ADSP2_START);
Mark Brown2159ad92012-10-11 11:54:02 +0900639 if (ret != 0)
640 goto err;
641 break;
642
643 case SND_SOC_DAPM_PRE_PMD:
644 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +0000645 ADSP2_SYS_ENA | ADSP2_CORE_ENA |
646 ADSP2_START, 0);
Mark Brown973838a2012-11-28 17:20:32 +0000647
Mark Brown2d30b572013-01-28 20:18:17 +0800648 /* Make sure DMAs are quiesced */
649 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
650 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
651 regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
652
Mark Brown973838a2012-11-28 17:20:32 +0000653 if (dsp->dvfs) {
654 ret = regulator_set_voltage(dsp->dvfs, 1200000,
655 1800000);
656 if (ret != 0)
657 dev_warn(dsp->dev,
658 "Failed to lower supply: %d\n",
659 ret);
660
661 ret = regulator_disable(dsp->dvfs);
662 if (ret != 0)
663 dev_err(dsp->dev,
664 "Failed to enable supply: %d\n",
665 ret);
666 }
Mark Brown2159ad92012-10-11 11:54:02 +0900667 break;
668
669 default:
670 break;
671 }
672
673 return 0;
674err:
675 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +0000676 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
Mark Brown2159ad92012-10-11 11:54:02 +0900677 return ret;
678}
679EXPORT_SYMBOL_GPL(wm_adsp2_event);
Mark Brown973838a2012-11-28 17:20:32 +0000680
681int wm_adsp2_init(struct wm_adsp *adsp, bool dvfs)
682{
683 int ret;
684
Mark Brown10a2b662012-12-02 21:37:00 +0900685 /*
686 * Disable the DSP memory by default when in reset for a small
687 * power saving.
688 */
689 ret = regmap_update_bits(adsp->regmap, adsp->base + ADSP2_CONTROL,
690 ADSP2_MEM_ENA, 0);
691 if (ret != 0) {
692 adsp_err(adsp, "Failed to clear memory retention: %d\n", ret);
693 return ret;
694 }
695
Mark Brown973838a2012-11-28 17:20:32 +0000696 if (dvfs) {
697 adsp->dvfs = devm_regulator_get(adsp->dev, "DCVDD");
698 if (IS_ERR(adsp->dvfs)) {
699 ret = PTR_ERR(adsp->dvfs);
700 dev_err(adsp->dev, "Failed to get DCVDD: %d\n", ret);
701 return ret;
702 }
703
704 ret = regulator_enable(adsp->dvfs);
705 if (ret != 0) {
706 dev_err(adsp->dev, "Failed to enable DCVDD: %d\n",
707 ret);
708 return ret;
709 }
710
711 ret = regulator_set_voltage(adsp->dvfs, 1200000, 1800000);
712 if (ret != 0) {
713 dev_err(adsp->dev, "Failed to initialise DVFS: %d\n",
714 ret);
715 return ret;
716 }
717
718 ret = regulator_disable(adsp->dvfs);
719 if (ret != 0) {
720 dev_err(adsp->dev, "Failed to disable DCVDD: %d\n",
721 ret);
722 return ret;
723 }
724 }
725
726 return 0;
727}
728EXPORT_SYMBOL_GPL(wm_adsp2_init);