blob: 1ed3d2d5cf67a0d008a1b66c4bae1e2d6fa0bfb9 [file] [log] [blame]
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001/* Copyright (c) 2012-2017, The Linux Foundation. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#ifndef __VIDC_HFI_API_H__
15#define __VIDC_HFI_API_H__
16
17#include <linux/log2.h>
18#include <linux/platform_device.h>
19#include <linux/types.h>
20#include <media/msm_vidc.h>
21#include "msm_vidc_resources.h"
22
23#define CONTAINS(__a, __sz, __t) ({\
24 int __rc = __t >= __a && \
25 __t < __a + __sz; \
26 __rc; \
27})
28
29#define OVERLAPS(__t, __tsz, __a, __asz) ({\
30 int __rc = __t <= __a && \
31 __t + __tsz >= __a + __asz; \
32 __rc; \
33})
34
35#define HAL_BUFFERFLAG_EOS 0x00000001
36#define HAL_BUFFERFLAG_STARTTIME 0x00000002
37#define HAL_BUFFERFLAG_DECODEONLY 0x00000004
38#define HAL_BUFFERFLAG_DATACORRUPT 0x00000008
39#define HAL_BUFFERFLAG_ENDOFFRAME 0x00000010
40#define HAL_BUFFERFLAG_SYNCFRAME 0x00000020
41#define HAL_BUFFERFLAG_EXTRADATA 0x00000040
42#define HAL_BUFFERFLAG_CODECCONFIG 0x00000080
43#define HAL_BUFFERFLAG_TIMESTAMPINVALID 0x00000100
44#define HAL_BUFFERFLAG_READONLY 0x00000200
45#define HAL_BUFFERFLAG_ENDOFSUBFRAME 0x00000400
46#define HAL_BUFFERFLAG_EOSEQ 0x00200000
47#define HAL_BUFFERFLAG_MBAFF 0x08000000
48#define HAL_BUFFERFLAG_YUV_601_709_CSC_CLAMP 0x10000000
49#define HAL_BUFFERFLAG_DROP_FRAME 0x20000000
50#define HAL_BUFFERFLAG_TS_DISCONTINUITY 0x40000000
51#define HAL_BUFFERFLAG_TS_ERROR 0x80000000
52
53
54
55#define HAL_DEBUG_MSG_LOW 0x00000001
56#define HAL_DEBUG_MSG_MEDIUM 0x00000002
57#define HAL_DEBUG_MSG_HIGH 0x00000004
58#define HAL_DEBUG_MSG_ERROR 0x00000008
59#define HAL_DEBUG_MSG_FATAL 0x00000010
60#define MAX_PROFILE_COUNT 16
61
62#define HAL_MAX_MATRIX_COEFFS 9
63#define HAL_MAX_BIAS_COEFFS 3
64#define HAL_MAX_LIMIT_COEFFS 6
65#define VENUS_VERSION_LENGTH 128
66
67/* 16 encoder and 16 decoder sessions */
68#define VIDC_MAX_SESSIONS 32
69
70enum vidc_status {
71 VIDC_ERR_NONE = 0x0,
72 VIDC_ERR_FAIL = 0x80000000,
73 VIDC_ERR_ALLOC_FAIL,
74 VIDC_ERR_ILLEGAL_OP,
75 VIDC_ERR_BAD_PARAM,
76 VIDC_ERR_BAD_HANDLE,
77 VIDC_ERR_NOT_SUPPORTED,
78 VIDC_ERR_BAD_STATE,
79 VIDC_ERR_MAX_CLIENTS,
80 VIDC_ERR_IFRAME_EXPECTED,
81 VIDC_ERR_HW_FATAL,
82 VIDC_ERR_BITSTREAM_ERR,
83 VIDC_ERR_INDEX_NOMORE,
84 VIDC_ERR_SEQHDR_PARSE_FAIL,
85 VIDC_ERR_INSUFFICIENT_BUFFER,
86 VIDC_ERR_BAD_POWER_STATE,
87 VIDC_ERR_NO_VALID_SESSION,
88 VIDC_ERR_TIMEOUT,
89 VIDC_ERR_CMDQFULL,
90 VIDC_ERR_START_CODE_NOT_FOUND,
91 VIDC_ERR_CLIENT_PRESENT = 0x90000001,
92 VIDC_ERR_CLIENT_FATAL,
93 VIDC_ERR_CMD_QUEUE_FULL,
94 VIDC_ERR_UNUSED = 0x10000000
95};
96
97enum hal_extradata_id {
98 HAL_EXTRADATA_NONE,
99 HAL_EXTRADATA_MB_QUANTIZATION,
100 HAL_EXTRADATA_INTERLACE_VIDEO,
101 HAL_EXTRADATA_VC1_FRAMEDISP,
102 HAL_EXTRADATA_VC1_SEQDISP,
103 HAL_EXTRADATA_TIMESTAMP,
104 HAL_EXTRADATA_S3D_FRAME_PACKING,
105 HAL_EXTRADATA_FRAME_RATE,
106 HAL_EXTRADATA_PANSCAN_WINDOW,
107 HAL_EXTRADATA_RECOVERY_POINT_SEI,
108 HAL_EXTRADATA_MULTISLICE_INFO,
109 HAL_EXTRADATA_INDEX,
110 HAL_EXTRADATA_NUM_CONCEALED_MB,
111 HAL_EXTRADATA_METADATA_FILLER,
112 HAL_EXTRADATA_ASPECT_RATIO,
113 HAL_EXTRADATA_MPEG2_SEQDISP,
114 HAL_EXTRADATA_STREAM_USERDATA,
115 HAL_EXTRADATA_FRAME_QP,
116 HAL_EXTRADATA_FRAME_BITS_INFO,
117 HAL_EXTRADATA_INPUT_CROP,
118 HAL_EXTRADATA_DIGITAL_ZOOM,
119 HAL_EXTRADATA_LTR_INFO,
120 HAL_EXTRADATA_METADATA_MBI,
121 HAL_EXTRADATA_VQZIP_SEI,
122 HAL_EXTRADATA_YUV_STATS,
123 HAL_EXTRADATA_ROI_QP,
124 HAL_EXTRADATA_OUTPUT_CROP,
125 HAL_EXTRADATA_MASTERING_DISPLAY_COLOUR_SEI,
126 HAL_EXTRADATA_CONTENT_LIGHT_LEVEL_SEI,
127 HAL_EXTRADATA_PQ_INFO,
128 HAL_EXTRADATA_VUI_DISPLAY_INFO,
129 HAL_EXTRADATA_VPX_COLORSPACE,
130};
131
132enum hal_property {
133 HAL_CONFIG_FRAME_RATE = 0x04000001,
134 HAL_PARAM_UNCOMPRESSED_FORMAT_SELECT,
135 HAL_PARAM_UNCOMPRESSED_PLANE_ACTUAL_CONSTRAINTS_INFO,
136 HAL_PARAM_UNCOMPRESSED_PLANE_ACTUAL_INFO,
137 HAL_PARAM_EXTRA_DATA_HEADER_CONFIG,
138 HAL_PARAM_INDEX_EXTRADATA,
139 HAL_PARAM_FRAME_SIZE,
140 HAL_CONFIG_REALTIME,
141 HAL_PARAM_BUFFER_COUNT_ACTUAL,
142 HAL_PARAM_BUFFER_SIZE_MINIMUM,
143 HAL_PARAM_NAL_STREAM_FORMAT_SELECT,
144 HAL_PARAM_VDEC_OUTPUT_ORDER,
145 HAL_PARAM_VDEC_PICTURE_TYPE_DECODE,
146 HAL_PARAM_VDEC_OUTPUT2_KEEP_ASPECT_RATIO,
147 HAL_CONFIG_VDEC_POST_LOOP_DEBLOCKER,
148 HAL_PARAM_VDEC_MULTI_STREAM,
149 HAL_PARAM_VDEC_DISPLAY_PICTURE_BUFFER_COUNT,
150 HAL_PARAM_DIVX_FORMAT,
151 HAL_CONFIG_VDEC_MB_ERROR_MAP_REPORTING,
152 HAL_PARAM_VDEC_CONTINUE_DATA_TRANSFER,
153 HAL_CONFIG_VDEC_MB_ERROR_MAP,
154 HAL_CONFIG_VENC_REQUEST_IFRAME,
155 HAL_PARAM_VENC_MPEG4_SHORT_HEADER,
156 HAL_PARAM_VENC_MPEG4_AC_PREDICTION,
157 HAL_CONFIG_VENC_TARGET_BITRATE,
158 HAL_PARAM_PROFILE_LEVEL_CURRENT,
159 HAL_PARAM_VENC_H264_ENTROPY_CONTROL,
160 HAL_PARAM_VENC_RATE_CONTROL,
161 HAL_PARAM_VENC_MPEG4_TIME_RESOLUTION,
162 HAL_PARAM_VENC_MPEG4_HEADER_EXTENSION,
163 HAL_PARAM_VENC_H264_DEBLOCK_CONTROL,
164 HAL_PARAM_VENC_TEMPORAL_SPATIAL_TRADEOFF,
165 HAL_PARAM_VENC_SESSION_QP,
166 HAL_PARAM_VENC_SESSION_QP_RANGE,
167 HAL_CONFIG_VENC_INTRA_PERIOD,
168 HAL_CONFIG_VENC_IDR_PERIOD,
169 HAL_CONFIG_VPE_OPERATIONS,
170 HAL_PARAM_VENC_INTRA_REFRESH,
171 HAL_PARAM_VENC_MULTI_SLICE_CONTROL,
172 HAL_CONFIG_VPE_DEINTERLACE,
173 HAL_SYS_DEBUG_CONFIG,
174 HAL_CONFIG_BUFFER_REQUIREMENTS,
175 HAL_CONFIG_PRIORITY,
176 HAL_CONFIG_BATCH_INFO,
177 HAL_PARAM_METADATA_PASS_THROUGH,
178 HAL_SYS_IDLE_INDICATOR,
179 HAL_PARAM_UNCOMPRESSED_FORMAT_SUPPORTED,
180 HAL_PARAM_INTERLACE_FORMAT_SUPPORTED,
181 HAL_PARAM_CHROMA_SITE,
182 HAL_PARAM_PROPERTIES_SUPPORTED,
183 HAL_PARAM_PROFILE_LEVEL_SUPPORTED,
184 HAL_PARAM_CAPABILITY_SUPPORTED,
185 HAL_PARAM_NAL_STREAM_FORMAT_SUPPORTED,
186 HAL_PARAM_MULTI_VIEW_FORMAT,
187 HAL_PARAM_MAX_SEQUENCE_HEADER_SIZE,
188 HAL_PARAM_CODEC_SUPPORTED,
189 HAL_PARAM_VDEC_MULTI_VIEW_SELECT,
190 HAL_PARAM_VDEC_MB_QUANTIZATION,
191 HAL_PARAM_VDEC_NUM_CONCEALED_MB,
192 HAL_PARAM_VDEC_H264_ENTROPY_SWITCHING,
193 HAL_PARAM_VENC_SLICE_DELIVERY_MODE,
194 HAL_PARAM_VENC_MPEG4_DATA_PARTITIONING,
195 HAL_CONFIG_BUFFER_COUNT_ACTUAL,
196 HAL_CONFIG_VDEC_MULTI_STREAM,
197 HAL_PARAM_VENC_MULTI_SLICE_INFO,
198 HAL_CONFIG_VENC_TIMESTAMP_SCALE,
199 HAL_PARAM_VENC_SYNC_FRAME_SEQUENCE_HEADER,
200 HAL_PARAM_VDEC_SYNC_FRAME_DECODE,
201 HAL_PARAM_VENC_H264_ENTROPY_CABAC_MODEL,
202 HAL_CONFIG_VENC_MAX_BITRATE,
203 HAL_PARAM_VENC_H264_VUI_TIMING_INFO,
204 HAL_PARAM_VENC_H264_GENERATE_AUDNAL,
205 HAL_PARAM_VENC_MAX_NUM_B_FRAMES,
206 HAL_PARAM_BUFFER_ALLOC_MODE,
207 HAL_PARAM_VDEC_FRAME_ASSEMBLY,
208 HAL_PARAM_VENC_H264_VUI_BITSTREAM_RESTRC,
209 HAL_PARAM_VENC_PRESERVE_TEXT_QUALITY,
210 HAL_PARAM_VDEC_CONCEAL_COLOR,
211 HAL_PARAM_VDEC_SCS_THRESHOLD,
212 HAL_PARAM_GET_BUFFER_REQUIREMENTS,
213 HAL_PARAM_MVC_BUFFER_LAYOUT,
214 HAL_PARAM_VENC_LTRMODE,
215 HAL_CONFIG_VENC_MARKLTRFRAME,
216 HAL_CONFIG_VENC_USELTRFRAME,
217 HAL_CONFIG_VENC_LTRPERIOD,
218 HAL_CONFIG_VENC_HIER_P_NUM_FRAMES,
219 HAL_PARAM_VENC_HIER_P_MAX_ENH_LAYERS,
220 HAL_PARAM_VENC_DISABLE_RC_TIMESTAMP,
221 HAL_PARAM_VENC_ENABLE_INITIAL_QP,
222 HAL_PARAM_VENC_SEARCH_RANGE,
223 HAL_PARAM_VPE_COLOR_SPACE_CONVERSION,
224 HAL_PARAM_VENC_VPX_ERROR_RESILIENCE_MODE,
225 HAL_PARAM_VENC_H264_NAL_SVC_EXT,
226 HAL_CONFIG_VENC_PERF_MODE,
227 HAL_PARAM_VENC_HIER_B_MAX_ENH_LAYERS,
228 HAL_PARAM_VDEC_NON_SECURE_OUTPUT2,
229 HAL_PARAM_VENC_HIER_P_HYBRID_MODE,
230 HAL_PARAM_VENC_MBI_STATISTICS_MODE,
231 HAL_PARAM_SYNC_BASED_INTERRUPT,
232 HAL_CONFIG_VENC_FRAME_QP,
233 HAL_CONFIG_VENC_BASELAYER_PRIORITYID,
234 HAL_PARAM_VENC_VQZIP_SEI,
235 HAL_PROPERTY_PARAM_VENC_ASPECT_RATIO,
236 HAL_CONFIG_VDEC_ENTROPY,
237 HAL_PARAM_VENC_BITRATE_TYPE,
238 HAL_PARAM_VENC_H264_PIC_ORDER_CNT,
239 HAL_PARAM_VENC_LOW_LATENCY,
240 HAL_PARAM_VENC_CONSTRAINED_INTRA_PRED,
241 HAL_CONFIG_VENC_BLUR_RESOLUTION,
242 HAL_PARAM_VENC_SESSION_QP_RANGE_PACKED,
243 HAL_PARAM_VENC_H264_TRANSFORM_8x8,
244 HAL_PARAM_VENC_VIDEO_SIGNAL_INFO,
245 HAL_PARAM_VENC_IFRAMESIZE_TYPE,
246};
247
248enum hal_domain {
249 HAL_VIDEO_DOMAIN_VPE,
250 HAL_VIDEO_DOMAIN_ENCODER,
251 HAL_VIDEO_DOMAIN_DECODER,
252 HAL_UNUSED_DOMAIN = 0x10000000,
253};
254
255enum multi_stream {
256 HAL_VIDEO_DECODER_NONE = 0x00000000,
257 HAL_VIDEO_DECODER_PRIMARY = 0x00000001,
258 HAL_VIDEO_DECODER_SECONDARY = 0x00000002,
259 HAL_VIDEO_DECODER_BOTH_OUTPUTS = 0x00000004,
260 HAL_VIDEO_UNUSED_OUTPUTS = 0x10000000,
261};
262
263enum hal_core_capabilities {
264 HAL_VIDEO_ENCODER_ROTATION_CAPABILITY = 0x00000001,
265 HAL_VIDEO_ENCODER_SCALING_CAPABILITY = 0x00000002,
266 HAL_VIDEO_ENCODER_DEINTERLACE_CAPABILITY = 0x00000004,
267 HAL_VIDEO_DECODER_MULTI_STREAM_CAPABILITY = 0x00000008,
268 HAL_VIDEO_UNUSED_CAPABILITY = 0x10000000,
269};
270
271enum hal_default_properties {
272 HAL_VIDEO_DYNAMIC_BUF_MODE = 0x00000001,
273 HAL_VIDEO_CONTINUE_DATA_TRANSFER = 0x00000002,
274};
275
276enum hal_video_codec {
277 HAL_VIDEO_CODEC_UNKNOWN = 0x00000000,
278 HAL_VIDEO_CODEC_MVC = 0x00000001,
279 HAL_VIDEO_CODEC_H264 = 0x00000002,
280 HAL_VIDEO_CODEC_H263 = 0x00000004,
281 HAL_VIDEO_CODEC_MPEG1 = 0x00000008,
282 HAL_VIDEO_CODEC_MPEG2 = 0x00000010,
283 HAL_VIDEO_CODEC_MPEG4 = 0x00000020,
284 HAL_VIDEO_CODEC_DIVX_311 = 0x00000040,
285 HAL_VIDEO_CODEC_DIVX = 0x00000080,
286 HAL_VIDEO_CODEC_VC1 = 0x00000100,
287 HAL_VIDEO_CODEC_SPARK = 0x00000200,
288 HAL_VIDEO_CODEC_VP6 = 0x00000400,
289 HAL_VIDEO_CODEC_VP7 = 0x00000800,
290 HAL_VIDEO_CODEC_VP8 = 0x00001000,
291 HAL_VIDEO_CODEC_HEVC = 0x00002000,
292 HAL_VIDEO_CODEC_VP9 = 0x00004000,
293 HAL_VIDEO_CODEC_HEVC_HYBRID = 0x80000000,
294 HAL_UNUSED_CODEC = 0x10000000,
295};
296
297enum hal_h263_profile {
298 HAL_H263_PROFILE_BASELINE = 0x00000001,
299 HAL_H263_PROFILE_H320CODING = 0x00000002,
300 HAL_H263_PROFILE_BACKWARDCOMPATIBLE = 0x00000004,
301 HAL_H263_PROFILE_ISWV2 = 0x00000008,
302 HAL_H263_PROFILE_ISWV3 = 0x00000010,
303 HAL_H263_PROFILE_HIGHCOMPRESSION = 0x00000020,
304 HAL_H263_PROFILE_INTERNET = 0x00000040,
305 HAL_H263_PROFILE_INTERLACE = 0x00000080,
306 HAL_H263_PROFILE_HIGHLATENCY = 0x00000100,
307 HAL_UNUSED_H263_PROFILE = 0x10000000,
308};
309
310enum hal_h263_level {
311 HAL_H263_LEVEL_10 = 0x00000001,
312 HAL_H263_LEVEL_20 = 0x00000002,
313 HAL_H263_LEVEL_30 = 0x00000004,
314 HAL_H263_LEVEL_40 = 0x00000008,
315 HAL_H263_LEVEL_45 = 0x00000010,
316 HAL_H263_LEVEL_50 = 0x00000020,
317 HAL_H263_LEVEL_60 = 0x00000040,
318 HAL_H263_LEVEL_70 = 0x00000080,
319 HAL_UNUSED_H263_LEVEL = 0x10000000,
320};
321
322enum hal_mpeg2_profile {
323 HAL_MPEG2_PROFILE_SIMPLE = 0x00000001,
324 HAL_MPEG2_PROFILE_MAIN = 0x00000002,
325 HAL_MPEG2_PROFILE_422 = 0x00000004,
326 HAL_MPEG2_PROFILE_SNR = 0x00000008,
327 HAL_MPEG2_PROFILE_SPATIAL = 0x00000010,
328 HAL_MPEG2_PROFILE_HIGH = 0x00000020,
329 HAL_UNUSED_MPEG2_PROFILE = 0x10000000,
330};
331
332enum hal_mpeg2_level {
333 HAL_MPEG2_LEVEL_LL = 0x00000001,
334 HAL_MPEG2_LEVEL_ML = 0x00000002,
335 HAL_MPEG2_LEVEL_H14 = 0x00000004,
336 HAL_MPEG2_LEVEL_HL = 0x00000008,
337 HAL_UNUSED_MEPG2_LEVEL = 0x10000000,
338};
339
340enum hal_mpeg4_profile {
341 HAL_MPEG4_PROFILE_SIMPLE = 0x00000001,
342 HAL_MPEG4_PROFILE_ADVANCEDSIMPLE = 0x00000002,
343 HAL_MPEG4_PROFILE_CORE = 0x00000004,
344 HAL_MPEG4_PROFILE_MAIN = 0x00000008,
345 HAL_MPEG4_PROFILE_NBIT = 0x00000010,
346 HAL_MPEG4_PROFILE_SCALABLETEXTURE = 0x00000020,
347 HAL_MPEG4_PROFILE_SIMPLEFACE = 0x00000040,
348 HAL_MPEG4_PROFILE_SIMPLEFBA = 0x00000080,
349 HAL_MPEG4_PROFILE_BASICANIMATED = 0x00000100,
350 HAL_MPEG4_PROFILE_HYBRID = 0x00000200,
351 HAL_MPEG4_PROFILE_ADVANCEDREALTIME = 0x00000400,
352 HAL_MPEG4_PROFILE_CORESCALABLE = 0x00000800,
353 HAL_MPEG4_PROFILE_ADVANCEDCODING = 0x00001000,
354 HAL_MPEG4_PROFILE_ADVANCEDCORE = 0x00002000,
355 HAL_MPEG4_PROFILE_ADVANCEDSCALABLE = 0x00004000,
356 HAL_MPEG4_PROFILE_SIMPLESCALABLE = 0x00008000,
357 HAL_UNUSED_MPEG4_PROFILE = 0x10000000,
358};
359
360enum hal_mpeg4_level {
361 HAL_MPEG4_LEVEL_0 = 0x00000001,
362 HAL_MPEG4_LEVEL_0b = 0x00000002,
363 HAL_MPEG4_LEVEL_1 = 0x00000004,
364 HAL_MPEG4_LEVEL_2 = 0x00000008,
365 HAL_MPEG4_LEVEL_3 = 0x00000010,
366 HAL_MPEG4_LEVEL_4 = 0x00000020,
367 HAL_MPEG4_LEVEL_4a = 0x00000040,
368 HAL_MPEG4_LEVEL_5 = 0x00000080,
369 HAL_MPEG4_LEVEL_VENDOR_START_UNUSED = 0x7F000000,
370 HAL_MPEG4_LEVEL_6 = 0x7F000001,
371 HAL_MPEG4_LEVEL_7 = 0x7F000002,
372 HAL_MPEG4_LEVEL_8 = 0x7F000003,
373 HAL_MPEG4_LEVEL_9 = 0x7F000004,
374 HAL_MPEG4_LEVEL_3b = 0x7F000005,
375 HAL_UNUSED_MPEG4_LEVEL = 0x10000000,
376};
377
378enum hal_h264_profile {
379 HAL_H264_PROFILE_BASELINE = 0x00000001,
380 HAL_H264_PROFILE_MAIN = 0x00000002,
381 HAL_H264_PROFILE_HIGH = 0x00000004,
382 HAL_H264_PROFILE_EXTENDED = 0x00000008,
383 HAL_H264_PROFILE_HIGH10 = 0x00000010,
384 HAL_H264_PROFILE_HIGH422 = 0x00000020,
385 HAL_H264_PROFILE_HIGH444 = 0x00000040,
386 HAL_H264_PROFILE_CONSTRAINED_BASE = 0x00000080,
387 HAL_H264_PROFILE_CONSTRAINED_HIGH = 0x00000100,
388 HAL_UNUSED_H264_PROFILE = 0x10000000,
389};
390
391enum hal_h264_level {
392 HAL_H264_LEVEL_1 = 0x00000001,
393 HAL_H264_LEVEL_1b = 0x00000002,
394 HAL_H264_LEVEL_11 = 0x00000004,
395 HAL_H264_LEVEL_12 = 0x00000008,
396 HAL_H264_LEVEL_13 = 0x00000010,
397 HAL_H264_LEVEL_2 = 0x00000020,
398 HAL_H264_LEVEL_21 = 0x00000040,
399 HAL_H264_LEVEL_22 = 0x00000080,
400 HAL_H264_LEVEL_3 = 0x00000100,
401 HAL_H264_LEVEL_31 = 0x00000200,
402 HAL_H264_LEVEL_32 = 0x00000400,
403 HAL_H264_LEVEL_4 = 0x00000800,
404 HAL_H264_LEVEL_41 = 0x00001000,
405 HAL_H264_LEVEL_42 = 0x00002000,
406 HAL_H264_LEVEL_5 = 0x00004000,
407 HAL_H264_LEVEL_51 = 0x00008000,
408 HAL_H264_LEVEL_52 = 0x00010000,
409 HAL_UNUSED_H264_LEVEL = 0x10000000,
410};
411
412enum hal_hevc_profile {
413 HAL_HEVC_PROFILE_MAIN = 0x00000001,
414 HAL_HEVC_PROFILE_MAIN10 = 0x00000002,
415 HAL_HEVC_PROFILE_MAIN_STILL_PIC = 0x00000004,
416 HAL_UNUSED_HEVC_PROFILE = 0x10000000,
417};
418
419enum hal_hevc_level {
420 HAL_HEVC_MAIN_TIER_LEVEL_1 = 0x10000001,
421 HAL_HEVC_MAIN_TIER_LEVEL_2 = 0x10000002,
422 HAL_HEVC_MAIN_TIER_LEVEL_2_1 = 0x10000004,
423 HAL_HEVC_MAIN_TIER_LEVEL_3 = 0x10000008,
424 HAL_HEVC_MAIN_TIER_LEVEL_3_1 = 0x10000010,
425 HAL_HEVC_MAIN_TIER_LEVEL_4 = 0x10000020,
426 HAL_HEVC_MAIN_TIER_LEVEL_4_1 = 0x10000040,
427 HAL_HEVC_MAIN_TIER_LEVEL_5 = 0x10000080,
428 HAL_HEVC_MAIN_TIER_LEVEL_5_1 = 0x10000100,
429 HAL_HEVC_MAIN_TIER_LEVEL_5_2 = 0x10000200,
430 HAL_HEVC_MAIN_TIER_LEVEL_6 = 0x10000400,
431 HAL_HEVC_MAIN_TIER_LEVEL_6_1 = 0x10000800,
432 HAL_HEVC_MAIN_TIER_LEVEL_6_2 = 0x10001000,
433 HAL_HEVC_HIGH_TIER_LEVEL_1 = 0x20000001,
434 HAL_HEVC_HIGH_TIER_LEVEL_2 = 0x20000002,
435 HAL_HEVC_HIGH_TIER_LEVEL_2_1 = 0x20000004,
436 HAL_HEVC_HIGH_TIER_LEVEL_3 = 0x20000008,
437 HAL_HEVC_HIGH_TIER_LEVEL_3_1 = 0x20000010,
438 HAL_HEVC_HIGH_TIER_LEVEL_4 = 0x20000020,
439 HAL_HEVC_HIGH_TIER_LEVEL_4_1 = 0x20000040,
440 HAL_HEVC_HIGH_TIER_LEVEL_5 = 0x20000080,
441 HAL_HEVC_HIGH_TIER_LEVEL_5_1 = 0x20000100,
442 HAL_HEVC_HIGH_TIER_LEVEL_5_2 = 0x20000200,
443 HAL_HEVC_HIGH_TIER_LEVEL_6 = 0x20000400,
444 HAL_HEVC_HIGH_TIER_LEVEL_6_1 = 0x20000800,
445 HAL_HEVC_HIGH_TIER_LEVEL_6_2 = 0x20001000,
446 HAL_UNUSED_HEVC_TIER_LEVEL = 0x80000000,
447};
448
449enum hal_hevc_tier {
450 HAL_HEVC_TIER_MAIN = 0x00000001,
451 HAL_HEVC_TIER_HIGH = 0x00000002,
452 HAL_UNUSED_HEVC_TIER = 0x10000000,
453};
454
455enum hal_vpx_profile {
456 HAL_VPX_PROFILE_SIMPLE = 0x00000001,
457 HAL_VPX_PROFILE_ADVANCED = 0x00000002,
458 HAL_VPX_PROFILE_VERSION_0 = 0x00000004,
459 HAL_VPX_PROFILE_VERSION_1 = 0x00000008,
460 HAL_VPX_PROFILE_VERSION_2 = 0x00000010,
461 HAL_VPX_PROFILE_VERSION_3 = 0x00000020,
462 HAL_VPX_PROFILE_UNUSED = 0x10000000,
463};
464
465enum hal_vc1_profile {
466 HAL_VC1_PROFILE_SIMPLE = 0x00000001,
467 HAL_VC1_PROFILE_MAIN = 0x00000002,
468 HAL_VC1_PROFILE_ADVANCED = 0x00000004,
469 HAL_UNUSED_VC1_PROFILE = 0x10000000,
470};
471
472enum hal_vc1_level {
473 HAL_VC1_LEVEL_LOW = 0x00000001,
474 HAL_VC1_LEVEL_MEDIUM = 0x00000002,
475 HAL_VC1_LEVEL_HIGH = 0x00000004,
476 HAL_VC1_LEVEL_0 = 0x00000008,
477 HAL_VC1_LEVEL_1 = 0x00000010,
478 HAL_VC1_LEVEL_2 = 0x00000020,
479 HAL_VC1_LEVEL_3 = 0x00000040,
480 HAL_VC1_LEVEL_4 = 0x00000080,
481 HAL_UNUSED_VC1_LEVEL = 0x10000000,
482};
483
484enum hal_divx_format {
485 HAL_DIVX_FORMAT_4,
486 HAL_DIVX_FORMAT_5,
487 HAL_DIVX_FORMAT_6,
488 HAL_UNUSED_DIVX_FORMAT = 0x10000000,
489};
490
491enum hal_divx_profile {
492 HAL_DIVX_PROFILE_QMOBILE = 0x00000001,
493 HAL_DIVX_PROFILE_MOBILE = 0x00000002,
494 HAL_DIVX_PROFILE_MT = 0x00000004,
495 HAL_DIVX_PROFILE_HT = 0x00000008,
496 HAL_DIVX_PROFILE_HD = 0x00000010,
497 HAL_UNUSED_DIVX_PROFILE = 0x10000000,
498};
499
500enum hal_mvc_profile {
501 HAL_MVC_PROFILE_STEREO_HIGH = 0x00001000,
502 HAL_UNUSED_MVC_PROFILE = 0x10000000,
503};
504
505enum hal_mvc_level {
506 HAL_MVC_LEVEL_1 = 0x00000001,
507 HAL_MVC_LEVEL_1b = 0x00000002,
508 HAL_MVC_LEVEL_11 = 0x00000004,
509 HAL_MVC_LEVEL_12 = 0x00000008,
510 HAL_MVC_LEVEL_13 = 0x00000010,
511 HAL_MVC_LEVEL_2 = 0x00000020,
512 HAL_MVC_LEVEL_21 = 0x00000040,
513 HAL_MVC_LEVEL_22 = 0x00000080,
514 HAL_MVC_LEVEL_3 = 0x00000100,
515 HAL_MVC_LEVEL_31 = 0x00000200,
516 HAL_MVC_LEVEL_32 = 0x00000400,
517 HAL_MVC_LEVEL_4 = 0x00000800,
518 HAL_MVC_LEVEL_41 = 0x00001000,
519 HAL_MVC_LEVEL_42 = 0x00002000,
520 HAL_MVC_LEVEL_5 = 0x00004000,
521 HAL_MVC_LEVEL_51 = 0x00008000,
522 HAL_UNUSED_MVC_LEVEL = 0x10000000,
523};
524
525struct hal_frame_rate {
526 enum hal_buffer buffer_type;
527 u32 frame_rate;
528};
529
530enum hal_uncompressed_format {
531 HAL_COLOR_FORMAT_MONOCHROME = 0x00000001,
532 HAL_COLOR_FORMAT_NV12 = 0x00000002,
533 HAL_COLOR_FORMAT_NV21 = 0x00000004,
534 HAL_COLOR_FORMAT_NV12_4x4TILE = 0x00000008,
535 HAL_COLOR_FORMAT_NV21_4x4TILE = 0x00000010,
536 HAL_COLOR_FORMAT_YUYV = 0x00000020,
537 HAL_COLOR_FORMAT_YVYU = 0x00000040,
538 HAL_COLOR_FORMAT_UYVY = 0x00000080,
539 HAL_COLOR_FORMAT_VYUY = 0x00000100,
540 HAL_COLOR_FORMAT_RGB565 = 0x00000200,
541 HAL_COLOR_FORMAT_BGR565 = 0x00000400,
542 HAL_COLOR_FORMAT_RGB888 = 0x00000800,
543 HAL_COLOR_FORMAT_BGR888 = 0x00001000,
544 HAL_COLOR_FORMAT_NV12_UBWC = 0x00002000,
545 HAL_COLOR_FORMAT_NV12_TP10_UBWC = 0x00004000,
546 HAL_COLOR_FORMAT_RGBA8888 = 0x00008000,
547 HAL_COLOR_FORMAT_RGBA8888_UBWC = 0x00010000,
548 HAL_UNUSED_COLOR = 0x10000000,
549};
550
551enum hal_statistics_mode_type {
552 HAL_STATISTICS_MODE_DEFAULT = 0x00000001,
553 HAL_STATISTICS_MODE_1 = 0x00000002,
554 HAL_STATISTICS_MODE_2 = 0x00000004,
555 HAL_STATISTICS_MODE_3 = 0x00000008,
556};
557
558enum hal_ssr_trigger_type {
559 SSR_ERR_FATAL = 1,
560 SSR_SW_DIV_BY_ZERO,
561 SSR_HW_WDOG_IRQ,
562};
563
564struct hal_uncompressed_format_select {
565 enum hal_buffer buffer_type;
566 enum hal_uncompressed_format format;
567};
568
569struct hal_uncompressed_plane_actual {
570 int actual_stride;
571 u32 actual_plane_buffer_height;
572};
573
574struct hal_uncompressed_plane_actual_info {
575 enum hal_buffer buffer_type;
576 u32 num_planes;
577 struct hal_uncompressed_plane_actual rg_plane_format[1];
578};
579
580struct hal_uncompressed_plane_constraints {
581 u32 stride_multiples;
582 u32 max_stride;
583 u32 min_plane_buffer_height_multiple;
584 u32 buffer_alignment;
585};
586
587struct hal_uncompressed_plane_actual_constraints_info {
588 enum hal_buffer buffer_type;
589 u32 num_planes;
590 struct hal_uncompressed_plane_constraints rg_plane_format[1];
591};
592
593struct hal_extra_data_header_config {
594 u32 type;
595 enum hal_buffer buffer_type;
596 u32 version;
597 u32 port_index;
598 u32 client_extradata_id;
599};
600
601struct hal_frame_size {
602 enum hal_buffer buffer_type;
603 u32 width;
604 u32 height;
605};
606
607struct hal_enable {
608 bool enable;
609};
610
611struct hal_buffer_count_actual {
612 enum hal_buffer buffer_type;
613 u32 buffer_count_actual;
614};
615
616struct hal_buffer_size_minimum {
617 enum hal_buffer buffer_type;
618 u32 buffer_size;
619};
620
621struct hal_buffer_display_hold_count_actual {
622 enum hal_buffer buffer_type;
623 u32 hold_count;
624};
625
626enum hal_nal_stream_format {
627 HAL_NAL_FORMAT_STARTCODES = 0x00000001,
628 HAL_NAL_FORMAT_ONE_NAL_PER_BUFFER = 0x00000002,
629 HAL_NAL_FORMAT_ONE_BYTE_LENGTH = 0x00000004,
630 HAL_NAL_FORMAT_TWO_BYTE_LENGTH = 0x00000008,
631 HAL_NAL_FORMAT_FOUR_BYTE_LENGTH = 0x00000010,
632};
633
634enum hal_output_order {
635 HAL_OUTPUT_ORDER_DISPLAY,
636 HAL_OUTPUT_ORDER_DECODE,
637 HAL_UNUSED_OUTPUT = 0x10000000,
638};
639
640enum hal_picture {
641 HAL_PICTURE_I = 0x01,
642 HAL_PICTURE_P = 0x02,
643 HAL_PICTURE_B = 0x04,
644 HAL_PICTURE_IDR = 0x08,
645 HAL_PICTURE_CRA = 0x10,
646 HAL_FRAME_NOTCODED = 0x7F002000,
647 HAL_FRAME_YUV = 0x7F004000,
648 HAL_UNUSED_PICT = 0x10000000,
649};
650
651struct hal_extradata_enable {
652 u32 enable;
653 enum hal_extradata_id index;
654};
655
656struct hal_enable_picture {
657 u32 picture_type;
658};
659
660struct hal_multi_stream {
661 enum hal_buffer buffer_type;
662 u32 enable;
663 u32 width;
664 u32 height;
665};
666
667struct hal_display_picture_buffer_count {
668 u32 enable;
669 u32 count;
670};
671
672struct hal_mb_error_map {
673 u32 error_map_size;
674 u8 rg_error_map[1];
675};
676
677struct hal_request_iframe {
678 u32 enable;
679};
680
681struct hal_bitrate {
682 u32 bit_rate;
683 u32 layer_id;
684};
685
686struct hal_profile_level {
687 u32 profile;
688 u32 level;
689};
690
691struct hal_profile_level_supported {
692 u32 profile_count;
693 struct hal_profile_level profile_level[MAX_PROFILE_COUNT];
694};
695
696enum hal_h264_entropy {
697 HAL_H264_ENTROPY_CAVLC = 1,
698 HAL_H264_ENTROPY_CABAC = 2,
699 HAL_UNUSED_ENTROPY = 0x10000000,
700};
701
702enum hal_h264_cabac_model {
703 HAL_H264_CABAC_MODEL_0 = 1,
704 HAL_H264_CABAC_MODEL_1 = 2,
705 HAL_H264_CABAC_MODEL_2 = 4,
706 HAL_UNUSED_CABAC = 0x10000000,
707};
708
709struct hal_h264_entropy_control {
710 enum hal_h264_entropy entropy_mode;
711 enum hal_h264_cabac_model cabac_model;
712};
713
714enum hal_rate_control {
715 HAL_RATE_CONTROL_OFF,
716 HAL_RATE_CONTROL_VBR_VFR,
717 HAL_RATE_CONTROL_VBR_CFR,
718 HAL_RATE_CONTROL_CBR_VFR,
719 HAL_RATE_CONTROL_CBR_CFR,
720 HAL_RATE_CONTROL_MBR_CFR,
721 HAL_RATE_CONTROL_MBR_VFR,
722 HAL_UNUSED_RC = 0x10000000,
723};
724
725struct hal_mpeg4_time_resolution {
726 u32 time_increment_resolution;
727};
728
729struct hal_mpeg4_header_extension {
730 u32 header_extension;
731};
732
733enum hal_h264_db_mode {
734 HAL_H264_DB_MODE_DISABLE,
735 HAL_H264_DB_MODE_SKIP_SLICE_BOUNDARY,
736 HAL_H264_DB_MODE_ALL_BOUNDARY,
737 HAL_UNUSED_H264_DB = 0x10000000,
738};
739
740struct hal_h264_db_control {
741 enum hal_h264_db_mode mode;
742 int slice_alpha_offset;
743 int slice_beta_offset;
744};
745
746struct hal_temporal_spatial_tradeoff {
747 u32 ts_factor;
748};
749
750struct hal_quantization {
751 u32 qpi;
752 u32 qpp;
753 u32 qpb;
754 u32 layer_id;
755};
756
757struct hal_initial_quantization {
758 u32 qpi;
759 u32 qpp;
760 u32 qpb;
761 u32 init_qp_enable;
762};
763
764struct hal_quantization_range {
765 u32 min_qp;
766 u32 max_qp;
767 u32 layer_id;
768};
769
770struct hal_intra_period {
771 u32 pframes;
772 u32 bframes;
773};
774
775struct hal_idr_period {
776 u32 idr_period;
777};
778
779enum hal_rotate {
780 HAL_ROTATE_NONE,
781 HAL_ROTATE_90,
782 HAL_ROTATE_180,
783 HAL_ROTATE_270,
784 HAL_UNUSED_ROTATE = 0x10000000,
785};
786
787enum hal_flip {
788 HAL_FLIP_NONE,
789 HAL_FLIP_HORIZONTAL,
790 HAL_FLIP_VERTICAL,
791 HAL_UNUSED_FLIP = 0x10000000,
792};
793
794struct hal_operations {
795 enum hal_rotate rotate;
796 enum hal_flip flip;
797};
798
799enum hal_intra_refresh_mode {
800 HAL_INTRA_REFRESH_NONE,
801 HAL_INTRA_REFRESH_CYCLIC,
802 HAL_INTRA_REFRESH_ADAPTIVE,
803 HAL_INTRA_REFRESH_CYCLIC_ADAPTIVE,
804 HAL_INTRA_REFRESH_RANDOM,
805 HAL_UNUSED_INTRA = 0x10000000,
806};
807
808struct hal_intra_refresh {
809 enum hal_intra_refresh_mode mode;
810 u32 air_mbs;
811 u32 air_ref;
812 u32 cir_mbs;
813};
814
815enum hal_multi_slice {
816 HAL_MULTI_SLICE_OFF,
817 HAL_MULTI_SLICE_BY_MB_COUNT,
818 HAL_MULTI_SLICE_BY_BYTE_COUNT,
819 HAL_MULTI_SLICE_GOB,
820 HAL_UNUSED_SLICE = 0x10000000,
821};
822
823struct hal_multi_slice_control {
824 enum hal_multi_slice multi_slice;
825 u32 slice_size;
826};
827
828struct hal_debug_config {
829 u32 debug_config;
830};
831
832struct hal_buffer_requirements {
833 enum hal_buffer buffer_type;
834 u32 buffer_size;
835 u32 buffer_region_size;
836 u32 buffer_hold_count;
837 u32 buffer_count_min;
838 u32 buffer_count_actual;
839 u32 contiguous;
840 u32 buffer_alignment;
841};
842
843enum hal_priority {/* Priority increases with number */
844 HAL_PRIORITY_LOW = 10,
845 HAL_PRIOIRTY_MEDIUM = 20,
846 HAL_PRIORITY_HIGH = 30,
847 HAL_UNUSED_PRIORITY = 0x10000000,
848};
849
850struct hal_batch_info {
851 u32 input_batch_count;
852 u32 output_batch_count;
853};
854
855struct hal_metadata_pass_through {
856 u32 enable;
857 u32 size;
858};
859
860struct hal_uncompressed_format_supported {
861 enum hal_buffer buffer_type;
862 u32 format_entries;
863 u32 rg_format_info[1];
864};
865
866enum hal_interlace_format {
867 HAL_INTERLACE_FRAME_PROGRESSIVE = 0x01,
868 HAL_INTERLACE_INTERLEAVE_FRAME_TOPFIELDFIRST = 0x02,
869 HAL_INTERLACE_INTERLEAVE_FRAME_BOTTOMFIELDFIRST = 0x04,
870 HAL_INTERLACE_FRAME_TOPFIELDFIRST = 0x08,
871 HAL_INTERLACE_FRAME_BOTTOMFIELDFIRST = 0x10,
872 HAL_UNUSED_INTERLACE = 0x10000000,
873};
874
875struct hal_interlace_format_supported {
876 enum hal_buffer buffer_type;
877 enum hal_interlace_format format;
878};
879
880enum hal_chroma_site {
881 HAL_CHROMA_SITE_0,
882 HAL_CHROMA_SITE_1,
883 HAL_UNUSED_CHROMA = 0x10000000,
884};
885
886struct hal_properties_supported {
887 u32 num_properties;
888 u32 rg_properties[1];
889};
890
891enum hal_capability {
892 HAL_CAPABILITY_FRAME_WIDTH = 0x1,
893 HAL_CAPABILITY_FRAME_HEIGHT,
894 HAL_CAPABILITY_MBS_PER_FRAME,
895 HAL_CAPABILITY_MBS_PER_SECOND,
896 HAL_CAPABILITY_FRAMERATE,
897 HAL_CAPABILITY_SCALE_X,
898 HAL_CAPABILITY_SCALE_Y,
899 HAL_CAPABILITY_BITRATE,
900 HAL_CAPABILITY_BFRAME,
901 HAL_CAPABILITY_PEAKBITRATE,
902 HAL_CAPABILITY_HIER_P_NUM_ENH_LAYERS,
903 HAL_CAPABILITY_ENC_LTR_COUNT,
904 HAL_CAPABILITY_SECURE_OUTPUT2_THRESHOLD,
905 HAL_CAPABILITY_HIER_B_NUM_ENH_LAYERS,
906 HAL_CAPABILITY_LCU_SIZE,
907 HAL_CAPABILITY_HIER_P_HYBRID_NUM_ENH_LAYERS,
908 HAL_CAPABILITY_MBS_PER_SECOND_POWER_SAVE,
909 HAL_UNUSED_CAPABILITY = 0x10000000,
910};
911
912struct hal_capability_supported {
913 enum hal_capability capability_type;
914 u32 min;
915 u32 max;
916 u32 step_size;
917};
918
919struct hal_capability_supported_info {
920 u32 num_capabilities;
921 struct hal_capability_supported rg_data[1];
922};
923
924struct hal_nal_stream_format_supported {
925 u32 nal_stream_format_supported;
926};
927
928struct hal_nal_stream_format_select {
929 u32 nal_stream_format_select;
930};
931
932struct hal_multi_view_format {
933 u32 views;
934 u32 rg_view_order[1];
935};
936
937enum hal_buffer_layout_type {
938 HAL_BUFFER_LAYOUT_TOP_BOTTOM,
939 HAL_BUFFER_LAYOUT_SEQ,
940 HAL_UNUSED_BUFFER_LAYOUT = 0x10000000,
941};
942
943struct hal_mvc_buffer_layout {
944 enum hal_buffer_layout_type layout_type;
945 u32 bright_view_first;
946 u32 ngap;
947};
948
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800949struct hal_aspect_ratio {
950 u32 aspect_width;
951 u32 aspect_height;
952};
953
954struct hal_codec_supported {
955 u32 decoder_codec_supported;
956 u32 encoder_codec_supported;
957};
958
959struct hal_multi_view_select {
960 u32 view_index;
961};
962
963struct hal_timestamp_scale {
964 u32 time_stamp_scale;
965};
966
967
968struct hal_h264_vui_timing_info {
969 u32 enable;
970 u32 fixed_frame_rate;
971 u32 time_scale;
972};
973
974struct hal_h264_vui_bitstream_restrc {
975 u32 enable;
976};
977
978struct hal_preserve_text_quality {
979 u32 enable;
980};
981
982struct hal_vc1e_perf_cfg_type {
983 struct {
984 u32 x_subsampled;
985 u32 y_subsampled;
986 } i_frame, p_frame, b_frame;
987};
988
989struct hal_vpe_color_space_conversion {
990 u32 csc_matrix[HAL_MAX_MATRIX_COEFFS];
991 u32 csc_bias[HAL_MAX_BIAS_COEFFS];
992 u32 csc_limit[HAL_MAX_LIMIT_COEFFS];
993};
994
995struct hal_video_signal_info {
996 u32 color_space;
997 u32 transfer_chars;
998 u32 matrix_coeffs;
999 bool full_range;
1000};
1001
1002enum hal_iframesize_type {
1003 HAL_IFRAMESIZE_TYPE_DEFAULT,
1004 HAL_IFRAMESIZE_TYPE_MEDIUM,
1005 HAL_IFRAMESIZE_TYPE_HUGE,
1006 HAL_IFRAMESIZE_TYPE_UNLIMITED,
1007};
1008
1009enum vidc_resource_id {
1010 VIDC_RESOURCE_NONE,
1011 VIDC_RESOURCE_OCMEM,
1012 VIDC_RESOURCE_VMEM,
1013 VIDC_UNUSED_RESOURCE = 0x10000000,
1014};
1015
1016struct vidc_resource_hdr {
1017 enum vidc_resource_id resource_id;
1018 void *resource_handle;
1019 u32 size;
1020};
1021
1022struct vidc_buffer_addr_info {
1023 enum hal_buffer buffer_type;
1024 u32 buffer_size;
1025 u32 num_buffers;
1026 ion_phys_addr_t align_device_addr;
1027 ion_phys_addr_t extradata_addr;
1028 u32 extradata_size;
1029 u32 response_required;
1030};
1031
1032/* Needs to be exactly the same as hfi_buffer_info */
1033struct hal_buffer_info {
1034 u32 buffer_addr;
1035 u32 extra_data_addr;
1036};
1037
1038struct vidc_frame_plane_config {
1039 u32 left;
1040 u32 top;
1041 u32 width;
1042 u32 height;
1043 u32 stride;
1044 u32 scan_lines;
1045};
1046
1047struct vidc_uncompressed_frame_config {
1048 struct vidc_frame_plane_config luma_plane;
1049 struct vidc_frame_plane_config chroma_plane;
1050};
1051
1052struct vidc_frame_data {
1053 enum hal_buffer buffer_type;
1054 ion_phys_addr_t device_addr;
1055 ion_phys_addr_t extradata_addr;
1056 int64_t timestamp;
1057 u32 flags;
1058 u32 offset;
1059 u32 alloc_len;
1060 u32 filled_len;
1061 u32 mark_target;
1062 u32 mark_data;
1063 u32 clnt_data;
1064 u32 extradata_size;
1065};
1066
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001067struct hal_fw_info {
1068 char version[VENUS_VERSION_LENGTH];
1069 phys_addr_t base_addr;
1070 int register_base;
1071 int register_size;
1072 int irq;
1073};
1074
1075enum hal_flush {
1076 HAL_FLUSH_INPUT,
1077 HAL_FLUSH_OUTPUT,
1078 HAL_FLUSH_ALL,
1079 HAL_UNUSED_FLUSH = 0x10000000,
1080};
1081
1082enum hal_event_type {
1083 HAL_EVENT_SEQ_CHANGED_SUFFICIENT_RESOURCES,
1084 HAL_EVENT_SEQ_CHANGED_INSUFFICIENT_RESOURCES,
1085 HAL_EVENT_RELEASE_BUFFER_REFERENCE,
1086 HAL_UNUSED_SEQCHG = 0x10000000,
1087};
1088
1089enum buffer_mode_type {
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001090 HAL_BUFFER_MODE_DYNAMIC = 0x100,
Chinmay Sawarkar2de3f772017-02-07 12:03:44 -08001091 HAL_BUFFER_MODE_STATIC = 0x001,
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001092};
1093
1094struct hal_buffer_alloc_mode {
1095 enum hal_buffer buffer_type;
1096 enum buffer_mode_type buffer_mode;
1097};
1098
1099enum ltr_mode {
1100 HAL_LTR_MODE_DISABLE,
1101 HAL_LTR_MODE_MANUAL,
1102 HAL_LTR_MODE_PERIODIC,
1103};
1104
1105struct hal_ltr_mode {
1106 enum ltr_mode mode;
1107 u32 count;
1108 u32 trust_mode;
1109};
1110
1111struct hal_ltr_use {
1112 u32 ref_ltr;
1113 u32 use_constraint;
1114 u32 frames;
1115};
1116
1117struct hal_ltr_mark {
1118 u32 mark_frame;
1119};
1120
1121enum hal_perf_mode {
1122 HAL_PERF_MODE_POWER_SAVE,
1123 HAL_PERF_MODE_POWER_MAX_QUALITY,
1124};
1125
1126struct hal_hybrid_hierp {
1127 u32 layers;
1128};
1129
1130struct hal_scs_threshold {
1131 u32 threshold_value;
1132};
1133
1134struct buffer_requirements {
1135 struct hal_buffer_requirements buffer[HAL_BUFFER_MAX];
1136};
1137
1138union hal_get_property {
1139 struct hal_frame_rate frame_rate;
1140 struct hal_uncompressed_format_select format_select;
1141 struct hal_uncompressed_plane_actual plane_actual;
1142 struct hal_uncompressed_plane_actual_info plane_actual_info;
1143 struct hal_uncompressed_plane_constraints plane_constraints;
1144 struct hal_uncompressed_plane_actual_constraints_info
1145 plane_constraints_info;
1146 struct hal_extra_data_header_config extra_data_header_config;
1147 struct hal_frame_size frame_size;
1148 struct hal_enable enable;
1149 struct hal_buffer_count_actual buffer_count_actual;
1150 struct hal_extradata_enable extradata_enable;
1151 struct hal_enable_picture enable_picture;
1152 struct hal_multi_stream multi_stream;
1153 struct hal_display_picture_buffer_count display_picture_buffer_count;
1154 struct hal_mb_error_map mb_error_map;
1155 struct hal_request_iframe request_iframe;
1156 struct hal_bitrate bitrate;
1157 struct hal_profile_level profile_level;
1158 struct hal_profile_level_supported profile_level_supported;
1159 struct hal_mpeg4_time_resolution mpeg4_time_resolution;
1160 struct hal_mpeg4_header_extension mpeg4_header_extension;
1161 struct hal_h264_db_control h264_db_control;
1162 struct hal_temporal_spatial_tradeoff temporal_spatial_tradeoff;
1163 struct hal_quantization quantization;
1164 struct hal_quantization_range quantization_range;
1165 struct hal_intra_period intra_period;
1166 struct hal_idr_period idr_period;
1167 struct hal_operations operations;
1168 struct hal_intra_refresh intra_refresh;
1169 struct hal_multi_slice_control multi_slice_control;
1170 struct hal_debug_config debug_config;
1171 struct hal_batch_info batch_info;
1172 struct hal_metadata_pass_through metadata_pass_through;
1173 struct hal_uncompressed_format_supported uncompressed_format_supported;
1174 struct hal_interlace_format_supported interlace_format_supported;
1175 struct hal_properties_supported properties_supported;
1176 struct hal_capability_supported capability_supported;
1177 struct hal_capability_supported_info capability_supported_info;
1178 struct hal_nal_stream_format_supported nal_stream_format_supported;
1179 struct hal_nal_stream_format_select nal_stream_format_select;
1180 struct hal_multi_view_format multi_view_format;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001181 struct hal_codec_supported codec_supported;
1182 struct hal_multi_view_select multi_view_select;
1183 struct hal_timestamp_scale timestamp_scale;
1184 struct hal_h264_vui_timing_info h264_vui_timing_info;
1185 struct hal_h264_vui_bitstream_restrc h264_vui_bitstream_restrc;
1186 struct hal_preserve_text_quality preserve_text_quality;
1187 struct hal_buffer_info buffer_info;
1188 struct hal_buffer_alloc_mode buffer_alloc_mode;
1189 struct buffer_requirements buf_req;
1190 enum hal_h264_entropy h264_entropy;
1191};
1192
1193/* HAL Response */
1194#define IS_HAL_SYS_CMD(cmd) ((cmd) >= HAL_SYS_INIT_DONE && \
1195 (cmd) <= HAL_SYS_ERROR)
1196#define IS_HAL_SESSION_CMD(cmd) ((cmd) >= HAL_SESSION_EVENT_CHANGE && \
1197 (cmd) <= HAL_SESSION_ERROR)
1198enum hal_command_response {
1199 /* SYSTEM COMMANDS_DONE*/
1200 HAL_SYS_INIT_DONE,
1201 HAL_SYS_SET_RESOURCE_DONE,
1202 HAL_SYS_RELEASE_RESOURCE_DONE,
1203 HAL_SYS_PING_ACK_DONE,
1204 HAL_SYS_PC_PREP_DONE,
1205 HAL_SYS_IDLE,
1206 HAL_SYS_DEBUG,
1207 HAL_SYS_WATCHDOG_TIMEOUT,
1208 HAL_SYS_ERROR,
1209 /* SESSION COMMANDS_DONE */
1210 HAL_SESSION_EVENT_CHANGE,
1211 HAL_SESSION_LOAD_RESOURCE_DONE,
1212 HAL_SESSION_INIT_DONE,
1213 HAL_SESSION_END_DONE,
1214 HAL_SESSION_ABORT_DONE,
1215 HAL_SESSION_START_DONE,
1216 HAL_SESSION_STOP_DONE,
1217 HAL_SESSION_ETB_DONE,
1218 HAL_SESSION_FTB_DONE,
1219 HAL_SESSION_FLUSH_DONE,
1220 HAL_SESSION_SUSPEND_DONE,
1221 HAL_SESSION_RESUME_DONE,
1222 HAL_SESSION_SET_PROP_DONE,
1223 HAL_SESSION_GET_PROP_DONE,
1224 HAL_SESSION_PARSE_SEQ_HDR_DONE,
1225 HAL_SESSION_GET_SEQ_HDR_DONE,
1226 HAL_SESSION_RELEASE_BUFFER_DONE,
1227 HAL_SESSION_RELEASE_RESOURCE_DONE,
1228 HAL_SESSION_PROPERTY_INFO,
1229 HAL_SESSION_ERROR,
1230 HAL_RESPONSE_UNUSED = 0x10000000,
1231};
1232
1233struct vidc_hal_ebd {
1234 u32 timestamp_hi;
1235 u32 timestamp_lo;
1236 u32 flags;
1237 enum vidc_status status;
1238 u32 mark_target;
1239 u32 mark_data;
1240 u32 stats;
1241 u32 offset;
1242 u32 alloc_len;
1243 u32 filled_len;
1244 enum hal_picture picture_type;
1245 ion_phys_addr_t packet_buffer;
1246 ion_phys_addr_t extra_data_buffer;
1247};
1248
1249struct vidc_hal_fbd {
1250 u32 stream_id;
1251 u32 view_id;
1252 u32 timestamp_hi;
1253 u32 timestamp_lo;
1254 u32 flags1;
1255 u32 mark_target;
1256 u32 mark_data;
1257 u32 stats;
1258 u32 alloc_len1;
1259 u32 filled_len1;
1260 u32 offset1;
1261 u32 frame_width;
1262 u32 frame_height;
1263 u32 start_x_coord;
1264 u32 start_y_coord;
1265 u32 input_tag;
1266 u32 input_tag1;
1267 enum hal_picture picture_type;
1268 ion_phys_addr_t packet_buffer1;
1269 ion_phys_addr_t extra_data_buffer;
1270 u32 flags2;
1271 u32 alloc_len2;
1272 u32 filled_len2;
1273 u32 offset2;
1274 ion_phys_addr_t packet_buffer2;
1275 u32 flags3;
1276 u32 alloc_len3;
1277 u32 filled_len3;
1278 u32 offset3;
1279 ion_phys_addr_t packet_buffer3;
1280 enum hal_buffer buffer_type;
1281};
1282
1283struct msm_vidc_capability {
1284 enum hal_domain domain;
1285 enum hal_video_codec codec;
1286 struct hal_capability_supported width;
1287 struct hal_capability_supported height;
1288 struct hal_capability_supported mbs_per_frame;
1289 struct hal_capability_supported mbs_per_sec;
1290 struct hal_capability_supported frame_rate;
1291 struct hal_capability_supported scale_x;
1292 struct hal_capability_supported scale_y;
1293 struct hal_capability_supported bitrate;
1294 struct hal_capability_supported bframe;
1295 struct hal_capability_supported peakbitrate;
1296 struct hal_capability_supported hier_p;
1297 struct hal_capability_supported ltr_count;
1298 struct hal_capability_supported secure_output2_threshold;
1299 struct hal_capability_supported hier_b;
1300 struct hal_capability_supported lcu_size;
1301 struct hal_capability_supported hier_p_hybrid;
1302 struct hal_capability_supported mbs_per_sec_power_save;
1303 struct hal_profile_level_supported profile_level;
1304 struct hal_uncompressed_format_supported uncomp_format;
1305 struct hal_interlace_format_supported HAL_format;
1306 struct hal_nal_stream_format_supported nal_stream_format;
1307 struct hal_intra_refresh intra_refresh;
1308 enum buffer_mode_type alloc_mode_out;
1309 enum buffer_mode_type alloc_mode_in;
1310 u32 pixelprocess_capabilities;
1311};
1312
1313struct vidc_hal_sys_init_done {
1314 u32 dec_codec_supported;
1315 u32 enc_codec_supported;
1316 u32 codec_count;
1317 struct msm_vidc_capability *capabilities;
1318 u32 max_sessions_supported;
1319};
1320
1321struct vidc_hal_session_init_done {
1322 struct msm_vidc_capability capability;
1323};
1324
1325struct msm_vidc_cb_cmd_done {
1326 u32 device_id;
1327 void *session_id;
1328 enum vidc_status status;
1329 u32 size;
1330 union {
1331 struct vidc_resource_hdr resource_hdr;
1332 struct vidc_buffer_addr_info buffer_addr_info;
1333 struct vidc_frame_plane_config frame_plane_config;
1334 struct vidc_uncompressed_frame_config uncompressed_frame_config;
1335 struct vidc_frame_data frame_data;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001336 struct vidc_hal_ebd ebd;
1337 struct vidc_hal_fbd fbd;
1338 struct vidc_hal_sys_init_done sys_init_done;
1339 struct vidc_hal_session_init_done session_init_done;
1340 struct hal_buffer_info buffer_info;
1341 union hal_get_property property;
1342 enum hal_flush flush_type;
1343 } data;
1344};
1345
1346struct msm_vidc_cb_event {
1347 u32 device_id;
1348 void *session_id;
1349 enum vidc_status status;
1350 u32 height;
1351 u32 width;
1352 enum msm_vidc_pixel_depth bit_depth;
1353 u32 hal_event_type;
1354 ion_phys_addr_t packet_buffer;
1355 ion_phys_addr_t extra_data_buffer;
1356 u32 pic_struct;
1357 u32 colour_space;
1358};
1359
1360struct msm_vidc_cb_data_done {
1361 u32 device_id;
1362 void *session_id;
1363 enum vidc_status status;
1364 u32 size;
1365 u32 clnt_data;
1366 union {
1367 struct vidc_hal_ebd input_done;
1368 struct vidc_hal_fbd output_done;
1369 };
1370};
1371
1372struct msm_vidc_cb_info {
1373 enum hal_command_response response_type;
1374 union {
1375 struct msm_vidc_cb_cmd_done cmd;
1376 struct msm_vidc_cb_event event;
1377 struct msm_vidc_cb_data_done data;
1378 } response;
1379};
1380
1381enum msm_vidc_hfi_type {
1382 VIDC_HFI_VENUS,
1383};
1384
1385enum msm_vidc_thermal_level {
1386 VIDC_THERMAL_NORMAL = 0,
1387 VIDC_THERMAL_LOW,
1388 VIDC_THERMAL_HIGH,
1389 VIDC_THERMAL_CRITICAL
1390};
1391
1392enum vidc_vote_data_session {
1393 VIDC_BUS_VOTE_DATA_SESSION_INVALID = 0,
1394 /*
1395 * No declarations exist. Values generated by VIDC_VOTE_DATA_SESSION_VAL
1396 * describe the enumerations e.g.:
1397 *
1398 * enum vidc_bus_vote_data_session_type h264_decoder_session =
1399 * VIDC_VOTE_DATA_SESSION_VAL(HAL_VIDEO_CODEC_H264,
1400 * HAL_VIDEO_DOMAIN_DECODER);
1401 */
1402};
1403
1404/*
1405 * Careful modifying VIDC_VOTE_DATA_SESSION_VAL().
1406 *
1407 * This macro assigns two bits to each codec: the lower bit denoting the codec
1408 * type, and the higher bit denoting session type.
1409 */
1410static inline enum vidc_vote_data_session VIDC_VOTE_DATA_SESSION_VAL(
1411 enum hal_video_codec c, enum hal_domain d) {
1412 if (d != HAL_VIDEO_DOMAIN_ENCODER && d != HAL_VIDEO_DOMAIN_DECODER)
1413 return VIDC_BUS_VOTE_DATA_SESSION_INVALID;
1414
1415 return (1 << ilog2(c) * 2) | ((d - 1) << (ilog2(c) * 2 + 1));
1416}
1417
1418struct msm_vidc_gov_data {
1419 struct vidc_bus_vote_data *data;
1420 u32 data_count;
1421 int imem_size;
1422};
1423
1424enum msm_vidc_power_mode {
1425 VIDC_POWER_NORMAL = 0,
1426 VIDC_POWER_LOW,
1427 VIDC_POWER_TURBO
1428};
1429
1430struct vidc_bus_vote_data {
1431 enum hal_domain domain;
1432 enum hal_video_codec codec;
1433 enum hal_uncompressed_format color_formats[2];
1434 int num_formats; /* 1 = DPB-OPB unified; 2 = split */
1435 int height, width, fps;
1436 enum msm_vidc_power_mode power_mode;
1437 struct imem_ab_table *imem_ab_tbl;
1438 u32 imem_ab_tbl_size;
1439 unsigned long core_freq;
1440};
1441
1442struct vidc_clk_scale_data {
1443 enum vidc_vote_data_session session[VIDC_MAX_SESSIONS];
1444 enum msm_vidc_power_mode power_mode[VIDC_MAX_SESSIONS];
1445 u32 load[VIDC_MAX_SESSIONS];
1446 int num_sessions;
1447};
1448
1449struct hal_index_extradata_input_crop_payload {
1450 u32 size;
1451 u32 version;
1452 u32 port_index;
1453 u32 left;
1454 u32 top;
1455 u32 width;
1456 u32 height;
1457};
1458
1459struct hal_cmd_sys_get_property_packet {
1460 u32 size;
1461 u32 packet_type;
1462 u32 num_properties;
1463 u32 rg_property_data[1];
1464};
1465
1466#define call_hfi_op(q, op, args...) \
1467 (((q) && (q)->op) ? ((q)->op(args)) : 0)
1468
1469struct hfi_device {
1470 void *hfi_device_data;
1471
1472 /*Add function pointers for all the hfi functions below*/
1473 int (*core_init)(void *device);
1474 int (*core_release)(void *device);
1475 int (*core_ping)(void *device);
1476 int (*core_trigger_ssr)(void *device, enum hal_ssr_trigger_type);
1477 int (*session_init)(void *device, void *session_id,
1478 enum hal_domain session_type, enum hal_video_codec codec_type,
1479 void **new_session);
1480 int (*session_end)(void *session);
1481 int (*session_abort)(void *session);
1482 int (*session_set_buffers)(void *sess,
1483 struct vidc_buffer_addr_info *buffer_info);
1484 int (*session_release_buffers)(void *sess,
1485 struct vidc_buffer_addr_info *buffer_info);
1486 int (*session_load_res)(void *sess);
1487 int (*session_release_res)(void *sess);
1488 int (*session_start)(void *sess);
1489 int (*session_continue)(void *sess);
1490 int (*session_stop)(void *sess);
1491 int (*session_etb)(void *sess, struct vidc_frame_data *input_frame);
1492 int (*session_ftb)(void *sess, struct vidc_frame_data *output_frame);
1493 int (*session_process_batch)(void *sess,
1494 int num_etbs, struct vidc_frame_data etbs[],
1495 int num_ftbs, struct vidc_frame_data ftbs[]);
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001496 int (*session_get_buf_req)(void *sess);
1497 int (*session_flush)(void *sess, enum hal_flush flush_mode);
1498 int (*session_set_property)(void *sess, enum hal_property ptype,
1499 void *pdata);
1500 int (*session_get_property)(void *sess, enum hal_property ptype);
1501 int (*scale_clocks)(void *dev, int load,
1502 struct vidc_clk_scale_data *data,
1503 unsigned long instant_bitrate);
1504 int (*vote_bus)(void *dev, struct vidc_bus_vote_data *data,
1505 int num_data);
1506 int (*get_fw_info)(void *dev, struct hal_fw_info *fw_info);
1507 int (*session_clean)(void *sess);
1508 int (*get_core_capabilities)(void *dev);
1509 int (*suspend)(void *dev);
1510 int (*flush_debug_queue)(void *dev);
1511 unsigned long (*get_core_clock_rate)(void *dev, bool actual_rate);
1512 enum hal_default_properties (*get_default_properties)(void *dev);
1513};
1514
1515typedef void (*hfi_cmd_response_callback) (enum hal_command_response cmd,
1516 void *data);
1517typedef void (*msm_vidc_callback) (u32 response, void *callback);
1518
1519struct hfi_device *vidc_hfi_initialize(enum msm_vidc_hfi_type hfi_type,
1520 u32 device_id, struct msm_vidc_platform_resources *res,
1521 hfi_cmd_response_callback callback);
1522void vidc_hfi_deinitialize(enum msm_vidc_hfi_type hfi_type,
1523 struct hfi_device *hdev);
1524u32 vidc_get_hfi_domain(enum hal_domain hal_domain);
1525u32 vidc_get_hfi_codec(enum hal_video_codec hal_codec);
1526enum hal_domain vidc_get_hal_domain(u32 hfi_domain);
1527enum hal_video_codec vidc_get_hal_codec(u32 hfi_codec);
1528
1529#endif /*__VIDC_HFI_API_H__ */