blob: f40948d54448b7e4aa4f38bf1c1de697875369bf [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/include/asm-arm/ptrace.h
3 *
4 * Copyright (C) 1996-2003 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#ifndef __ASM_ARM_PTRACE_H
11#define __ASM_ARM_PTRACE_H
12
13#include <linux/config.h>
14
15#define PTRACE_GETREGS 12
16#define PTRACE_SETREGS 13
17#define PTRACE_GETFPREGS 14
18#define PTRACE_SETFPREGS 15
19
20#define PTRACE_GETWMMXREGS 18
21#define PTRACE_SETWMMXREGS 19
22
23#define PTRACE_OLDSETOPTIONS 21
24
25#define PTRACE_GET_THREAD_AREA 22
26/*
27 * PSR bits
28 */
29#define USR26_MODE 0x00000000
30#define FIQ26_MODE 0x00000001
31#define IRQ26_MODE 0x00000002
32#define SVC26_MODE 0x00000003
33#define USR_MODE 0x00000010
34#define FIQ_MODE 0x00000011
35#define IRQ_MODE 0x00000012
36#define SVC_MODE 0x00000013
37#define ABT_MODE 0x00000017
38#define UND_MODE 0x0000001b
39#define SYSTEM_MODE 0x0000001f
40#define MODE32_BIT 0x00000010
41#define MODE_MASK 0x0000001f
42#define PSR_T_BIT 0x00000020
43#define PSR_F_BIT 0x00000040
44#define PSR_I_BIT 0x00000080
45#define PSR_J_BIT 0x01000000
46#define PSR_Q_BIT 0x08000000
47#define PSR_V_BIT 0x10000000
48#define PSR_C_BIT 0x20000000
49#define PSR_Z_BIT 0x40000000
50#define PSR_N_BIT 0x80000000
51#define PCMASK 0
52
53/*
54 * Groups of PSR bits
55 */
56#define PSR_f 0xff000000 /* Flags */
57#define PSR_s 0x00ff0000 /* Status */
58#define PSR_x 0x0000ff00 /* Extension */
59#define PSR_c 0x000000ff /* Control */
60
61#ifndef __ASSEMBLY__
62
Nicolas Pitre2dede2d2006-01-14 16:18:08 +000063/*
64 * This struct defines the way the registers are stored on the
65 * stack during a system call. Note that sizeof(struct pt_regs)
66 * has to be a multiple of 8.
67 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070068struct pt_regs {
69 long uregs[18];
70};
71
72#define ARM_cpsr uregs[16]
73#define ARM_pc uregs[15]
74#define ARM_lr uregs[14]
75#define ARM_sp uregs[13]
76#define ARM_ip uregs[12]
77#define ARM_fp uregs[11]
78#define ARM_r10 uregs[10]
79#define ARM_r9 uregs[9]
80#define ARM_r8 uregs[8]
81#define ARM_r7 uregs[7]
82#define ARM_r6 uregs[6]
83#define ARM_r5 uregs[5]
84#define ARM_r4 uregs[4]
85#define ARM_r3 uregs[3]
86#define ARM_r2 uregs[2]
87#define ARM_r1 uregs[1]
88#define ARM_r0 uregs[0]
89#define ARM_ORIG_r0 uregs[17]
90
91#ifdef __KERNEL__
92
93#define user_mode(regs) \
94 (((regs)->ARM_cpsr & 0xf) == 0)
95
96#ifdef CONFIG_ARM_THUMB
97#define thumb_mode(regs) \
98 (((regs)->ARM_cpsr & PSR_T_BIT))
99#else
100#define thumb_mode(regs) (0)
101#endif
102
103#define processor_mode(regs) \
104 ((regs)->ARM_cpsr & MODE_MASK)
105
106#define interrupts_enabled(regs) \
107 (!((regs)->ARM_cpsr & PSR_I_BIT))
108
109#define fast_interrupts_enabled(regs) \
110 (!((regs)->ARM_cpsr & PSR_F_BIT))
111
112#define condition_codes(regs) \
113 ((regs)->ARM_cpsr & (PSR_V_BIT|PSR_C_BIT|PSR_Z_BIT|PSR_N_BIT))
114
115/* Are the current registers suitable for user mode?
116 * (used to maintain security in signal handlers)
117 */
118static inline int valid_user_regs(struct pt_regs *regs)
119{
120 if (user_mode(regs) &&
121 (regs->ARM_cpsr & (PSR_F_BIT|PSR_I_BIT)) == 0)
122 return 1;
123
124 /*
125 * Force CPSR to something logical...
126 */
127 regs->ARM_cpsr &= PSR_f | PSR_s | PSR_x | PSR_T_BIT | MODE32_BIT;
128
129 return 0;
130}
131
132#endif /* __KERNEL__ */
133
134#define pc_pointer(v) \
135 ((v) & ~PCMASK)
136
137#define instruction_pointer(regs) \
138 (pc_pointer((regs)->ARM_pc))
139
140#ifdef CONFIG_SMP
141extern unsigned long profile_pc(struct pt_regs *regs);
142#else
143#define profile_pc(regs) instruction_pointer(regs)
144#endif
145
146#ifdef __KERNEL__
Russell King652a12e2005-04-17 15:50:36 +0100147#define predicate(x) ((x) & 0xf0000000)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148#define PREDICATE_ALWAYS 0xe0000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149#endif
150
151#endif /* __ASSEMBLY__ */
152
153#endif
154