blob: 9043626da6fab8aea78fe3ff6eaad439617ade44 [file] [log] [blame]
Lucas Stach609dad92013-01-05 02:18:43 +01001/*
2 * tegra20_ac97.c - Tegra20 AC97 platform driver
3 *
4 * Copyright (c) 2012 Lucas Stach <dev@lynxeye.de>
5 *
6 * Partly based on code copyright/by:
7 *
8 * Copyright (c) 2011,2012 Toradex Inc.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * version 2 as published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 */
20
21#include <linux/clk.h>
22#include <linux/delay.h>
23#include <linux/device.h>
24#include <linux/gpio.h>
25#include <linux/io.h>
26#include <linux/jiffies.h>
27#include <linux/module.h>
28#include <linux/of.h>
29#include <linux/of_gpio.h>
30#include <linux/platform_device.h>
31#include <linux/pm_runtime.h>
32#include <linux/regmap.h>
33#include <linux/slab.h>
34#include <sound/core.h>
35#include <sound/pcm.h>
36#include <sound/pcm_params.h>
37#include <sound/soc.h>
Lars-Peter Clausen3489d502013-04-03 11:06:03 +020038#include <sound/dmaengine_pcm.h>
Lucas Stach609dad92013-01-05 02:18:43 +010039
40#include "tegra_asoc_utils.h"
41#include "tegra20_ac97.h"
42
43#define DRV_NAME "tegra20-ac97"
44
45static struct tegra20_ac97 *workdata;
46
47static void tegra20_ac97_codec_reset(struct snd_ac97 *ac97)
48{
49 u32 readback;
50 unsigned long timeout;
51
52 /* reset line is not driven by DAC pad group, have to toggle GPIO */
53 gpio_set_value(workdata->reset_gpio, 0);
54 udelay(2);
55
56 gpio_set_value(workdata->reset_gpio, 1);
57 udelay(2);
58
59 timeout = jiffies + msecs_to_jiffies(100);
60
61 do {
62 regmap_read(workdata->regmap, TEGRA20_AC97_STATUS1, &readback);
63 if (readback & TEGRA20_AC97_STATUS1_CODEC1_RDY)
64 break;
65 usleep_range(1000, 2000);
66 } while (!time_after(jiffies, timeout));
67}
68
69static void tegra20_ac97_codec_warm_reset(struct snd_ac97 *ac97)
70{
71 u32 readback;
72 unsigned long timeout;
73
74 /*
75 * although sync line is driven by the DAC pad group warm reset using
76 * the controller cmd is not working, have to toggle sync line
77 * manually.
78 */
79 gpio_request(workdata->sync_gpio, "codec-sync");
80
81 gpio_direction_output(workdata->sync_gpio, 1);
82
83 udelay(2);
84 gpio_set_value(workdata->sync_gpio, 0);
85 udelay(2);
86 gpio_free(workdata->sync_gpio);
87
88 timeout = jiffies + msecs_to_jiffies(100);
89
90 do {
91 regmap_read(workdata->regmap, TEGRA20_AC97_STATUS1, &readback);
92 if (readback & TEGRA20_AC97_STATUS1_CODEC1_RDY)
93 break;
94 usleep_range(1000, 2000);
95 } while (!time_after(jiffies, timeout));
96}
97
98static unsigned short tegra20_ac97_codec_read(struct snd_ac97 *ac97_snd,
99 unsigned short reg)
100{
101 u32 readback;
102 unsigned long timeout;
103
104 regmap_write(workdata->regmap, TEGRA20_AC97_CMD,
105 (((reg | 0x80) << TEGRA20_AC97_CMD_CMD_ADDR_SHIFT) &
106 TEGRA20_AC97_CMD_CMD_ADDR_MASK) |
107 TEGRA20_AC97_CMD_BUSY);
108
109 timeout = jiffies + msecs_to_jiffies(100);
110
111 do {
112 regmap_read(workdata->regmap, TEGRA20_AC97_STATUS1, &readback);
113 if (readback & TEGRA20_AC97_STATUS1_STA_VALID1)
114 break;
115 usleep_range(1000, 2000);
116 } while (!time_after(jiffies, timeout));
117
118 return ((readback & TEGRA20_AC97_STATUS1_STA_DATA1_MASK) >>
119 TEGRA20_AC97_STATUS1_STA_DATA1_SHIFT);
120}
121
122static void tegra20_ac97_codec_write(struct snd_ac97 *ac97_snd,
123 unsigned short reg, unsigned short val)
124{
125 u32 readback;
126 unsigned long timeout;
127
128 regmap_write(workdata->regmap, TEGRA20_AC97_CMD,
129 ((reg << TEGRA20_AC97_CMD_CMD_ADDR_SHIFT) &
130 TEGRA20_AC97_CMD_CMD_ADDR_MASK) |
131 ((val << TEGRA20_AC97_CMD_CMD_DATA_SHIFT) &
132 TEGRA20_AC97_CMD_CMD_DATA_MASK) |
133 TEGRA20_AC97_CMD_BUSY);
134
135 timeout = jiffies + msecs_to_jiffies(100);
136
137 do {
138 regmap_read(workdata->regmap, TEGRA20_AC97_CMD, &readback);
139 if (!(readback & TEGRA20_AC97_CMD_BUSY))
140 break;
141 usleep_range(1000, 2000);
142 } while (!time_after(jiffies, timeout));
143}
144
145struct snd_ac97_bus_ops soc_ac97_ops = {
146 .read = tegra20_ac97_codec_read,
147 .write = tegra20_ac97_codec_write,
148 .reset = tegra20_ac97_codec_reset,
149 .warm_reset = tegra20_ac97_codec_warm_reset,
150};
151EXPORT_SYMBOL_GPL(soc_ac97_ops);
152
153static inline void tegra20_ac97_start_playback(struct tegra20_ac97 *ac97)
154{
155 regmap_update_bits(ac97->regmap, TEGRA20_AC97_FIFO1_SCR,
156 TEGRA20_AC97_FIFO_SCR_PB_QRT_MT_EN,
157 TEGRA20_AC97_FIFO_SCR_PB_QRT_MT_EN);
158
159 regmap_update_bits(ac97->regmap, TEGRA20_AC97_CTRL,
160 TEGRA20_AC97_CTRL_PCM_DAC_EN |
161 TEGRA20_AC97_CTRL_STM_EN,
162 TEGRA20_AC97_CTRL_PCM_DAC_EN |
163 TEGRA20_AC97_CTRL_STM_EN);
164}
165
166static inline void tegra20_ac97_stop_playback(struct tegra20_ac97 *ac97)
167{
168 regmap_update_bits(ac97->regmap, TEGRA20_AC97_FIFO1_SCR,
169 TEGRA20_AC97_FIFO_SCR_PB_QRT_MT_EN, 0);
170
171 regmap_update_bits(ac97->regmap, TEGRA20_AC97_CTRL,
172 TEGRA20_AC97_CTRL_PCM_DAC_EN, 0);
173}
174
175static inline void tegra20_ac97_start_capture(struct tegra20_ac97 *ac97)
176{
177 regmap_update_bits(ac97->regmap, TEGRA20_AC97_FIFO1_SCR,
178 TEGRA20_AC97_FIFO_SCR_REC_FULL_EN,
179 TEGRA20_AC97_FIFO_SCR_REC_FULL_EN);
180}
181
182static inline void tegra20_ac97_stop_capture(struct tegra20_ac97 *ac97)
183{
184 regmap_update_bits(ac97->regmap, TEGRA20_AC97_FIFO1_SCR,
185 TEGRA20_AC97_FIFO_SCR_REC_FULL_EN, 0);
186}
187
188static int tegra20_ac97_trigger(struct snd_pcm_substream *substream, int cmd,
189 struct snd_soc_dai *dai)
190{
191 struct tegra20_ac97 *ac97 = snd_soc_dai_get_drvdata(dai);
192
193 switch (cmd) {
194 case SNDRV_PCM_TRIGGER_START:
195 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
196 case SNDRV_PCM_TRIGGER_RESUME:
197 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
198 tegra20_ac97_start_playback(ac97);
199 else
200 tegra20_ac97_start_capture(ac97);
201 break;
202 case SNDRV_PCM_TRIGGER_STOP:
203 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
204 case SNDRV_PCM_TRIGGER_SUSPEND:
205 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
206 tegra20_ac97_stop_playback(ac97);
207 else
208 tegra20_ac97_stop_capture(ac97);
209 break;
210 default:
211 return -EINVAL;
212 }
213
214 return 0;
215}
216
217static const struct snd_soc_dai_ops tegra20_ac97_dai_ops = {
218 .trigger = tegra20_ac97_trigger,
219};
220
221static int tegra20_ac97_probe(struct snd_soc_dai *dai)
222{
223 struct tegra20_ac97 *ac97 = snd_soc_dai_get_drvdata(dai);
224
225 dai->capture_dma_data = &ac97->capture_dma_data;
226 dai->playback_dma_data = &ac97->playback_dma_data;
227
228 return 0;
229}
230
231static struct snd_soc_dai_driver tegra20_ac97_dai = {
232 .name = "tegra-ac97-pcm",
233 .ac97_control = 1,
234 .probe = tegra20_ac97_probe,
235 .playback = {
236 .stream_name = "PCM Playback",
237 .channels_min = 2,
238 .channels_max = 2,
239 .rates = SNDRV_PCM_RATE_8000_48000,
240 .formats = SNDRV_PCM_FMTBIT_S16_LE,
241 },
242 .capture = {
243 .stream_name = "PCM Capture",
244 .channels_min = 2,
245 .channels_max = 2,
246 .rates = SNDRV_PCM_RATE_8000_48000,
247 .formats = SNDRV_PCM_FMTBIT_S16_LE,
248 },
249 .ops = &tegra20_ac97_dai_ops,
250};
251
Kuninori Morimoto359e2cb2013-03-21 03:37:44 -0700252static const struct snd_soc_component_driver tegra20_ac97_component = {
253 .name = DRV_NAME,
254};
255
Lucas Stach609dad92013-01-05 02:18:43 +0100256static bool tegra20_ac97_wr_rd_reg(struct device *dev, unsigned int reg)
257{
258 switch (reg) {
259 case TEGRA20_AC97_CTRL:
260 case TEGRA20_AC97_CMD:
261 case TEGRA20_AC97_STATUS1:
262 case TEGRA20_AC97_FIFO1_SCR:
263 case TEGRA20_AC97_FIFO_TX1:
264 case TEGRA20_AC97_FIFO_RX1:
265 return true;
266 default:
267 break;
268 }
269
270 return false;
271}
272
273static bool tegra20_ac97_volatile_reg(struct device *dev, unsigned int reg)
274{
275 switch (reg) {
276 case TEGRA20_AC97_STATUS1:
277 case TEGRA20_AC97_FIFO1_SCR:
278 case TEGRA20_AC97_FIFO_TX1:
279 case TEGRA20_AC97_FIFO_RX1:
280 return true;
281 default:
282 break;
283 }
284
285 return false;
286}
287
288static bool tegra20_ac97_precious_reg(struct device *dev, unsigned int reg)
289{
290 switch (reg) {
291 case TEGRA20_AC97_FIFO_TX1:
292 case TEGRA20_AC97_FIFO_RX1:
293 return true;
294 default:
295 break;
296 }
297
298 return false;
299}
300
301static const struct regmap_config tegra20_ac97_regmap_config = {
302 .reg_bits = 32,
303 .reg_stride = 4,
304 .val_bits = 32,
305 .max_register = TEGRA20_AC97_FIFO_RX1,
306 .writeable_reg = tegra20_ac97_wr_rd_reg,
307 .readable_reg = tegra20_ac97_wr_rd_reg,
308 .volatile_reg = tegra20_ac97_volatile_reg,
309 .precious_reg = tegra20_ac97_precious_reg,
310 .cache_type = REGCACHE_RBTREE,
311};
312
313static int tegra20_ac97_platform_probe(struct platform_device *pdev)
314{
315 struct tegra20_ac97 *ac97;
316 struct resource *mem, *memregion;
317 u32 of_dma[2];
318 void __iomem *regs;
319 int ret = 0;
320
321 ac97 = devm_kzalloc(&pdev->dev, sizeof(struct tegra20_ac97),
322 GFP_KERNEL);
323 if (!ac97) {
324 dev_err(&pdev->dev, "Can't allocate tegra20_ac97\n");
325 ret = -ENOMEM;
326 goto err;
327 }
328 dev_set_drvdata(&pdev->dev, ac97);
329
Mark Browncfe68642013-06-26 12:16:50 +0100330 ac97->clk_ac97 = devm_clk_get(&pdev->dev, NULL);
Lucas Stach609dad92013-01-05 02:18:43 +0100331 if (IS_ERR(ac97->clk_ac97)) {
332 dev_err(&pdev->dev, "Can't retrieve ac97 clock\n");
333 ret = PTR_ERR(ac97->clk_ac97);
334 goto err;
335 }
336
337 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
338 if (!mem) {
339 dev_err(&pdev->dev, "No memory resource\n");
340 ret = -ENODEV;
341 goto err_clk_put;
342 }
343
Mark Brown2def2512013-06-26 12:18:39 +0100344 regs = devm_ioremap_resource(&pdev->dev, mem);
345 if (IS_ERR(regs)) {
346 ret = PTR_ERR(regs);
347 dev_err(&pdev->dev, "ioremap failed: %d\n", ret);
Lucas Stach609dad92013-01-05 02:18:43 +0100348 goto err_clk_put;
349 }
350
351 ac97->regmap = devm_regmap_init_mmio(&pdev->dev, regs,
352 &tegra20_ac97_regmap_config);
353 if (IS_ERR(ac97->regmap)) {
354 dev_err(&pdev->dev, "regmap init failed\n");
355 ret = PTR_ERR(ac97->regmap);
356 goto err_clk_put;
357 }
358
359 if (of_property_read_u32_array(pdev->dev.of_node,
360 "nvidia,dma-request-selector",
361 of_dma, 2) < 0) {
362 dev_err(&pdev->dev, "No DMA resource\n");
363 ret = -ENODEV;
364 goto err_clk_put;
365 }
366
367 ac97->reset_gpio = of_get_named_gpio(pdev->dev.of_node,
368 "nvidia,codec-reset-gpio", 0);
369 if (gpio_is_valid(ac97->reset_gpio)) {
370 ret = devm_gpio_request_one(&pdev->dev, ac97->reset_gpio,
371 GPIOF_OUT_INIT_HIGH, "codec-reset");
372 if (ret) {
373 dev_err(&pdev->dev, "could not get codec-reset GPIO\n");
374 goto err_clk_put;
375 }
376 } else {
377 dev_err(&pdev->dev, "no codec-reset GPIO supplied\n");
378 goto err_clk_put;
379 }
380
381 ac97->sync_gpio = of_get_named_gpio(pdev->dev.of_node,
382 "nvidia,codec-sync-gpio", 0);
383 if (!gpio_is_valid(ac97->sync_gpio)) {
384 dev_err(&pdev->dev, "no codec-sync GPIO supplied\n");
385 goto err_clk_put;
386 }
387
388 ac97->capture_dma_data.addr = mem->start + TEGRA20_AC97_FIFO_RX1;
Lars-Peter Clausen3489d502013-04-03 11:06:03 +0200389 ac97->capture_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
390 ac97->capture_dma_data.maxburst = 4;
391 ac97->capture_dma_data.slave_id = of_dma[1];
Lucas Stach609dad92013-01-05 02:18:43 +0100392
393 ac97->playback_dma_data.addr = mem->start + TEGRA20_AC97_FIFO_TX1;
Lars-Peter Clausen3489d502013-04-03 11:06:03 +0200394 ac97->capture_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
395 ac97->capture_dma_data.maxburst = 4;
396 ac97->capture_dma_data.slave_id = of_dma[0];
Lucas Stach609dad92013-01-05 02:18:43 +0100397
Kuninori Morimoto359e2cb2013-03-21 03:37:44 -0700398 ret = snd_soc_register_component(&pdev->dev, &tegra20_ac97_component,
399 &tegra20_ac97_dai, 1);
Lucas Stach609dad92013-01-05 02:18:43 +0100400 if (ret) {
401 dev_err(&pdev->dev, "Could not register DAI: %d\n", ret);
402 ret = -ENOMEM;
403 goto err_clk_put;
404 }
405
406 ret = tegra_pcm_platform_register(&pdev->dev);
407 if (ret) {
408 dev_err(&pdev->dev, "Could not register PCM: %d\n", ret);
Kuninori Morimoto359e2cb2013-03-21 03:37:44 -0700409 goto err_unregister_component;
Lucas Stach609dad92013-01-05 02:18:43 +0100410 }
411
412 ret = tegra_asoc_utils_init(&ac97->util_data, &pdev->dev);
413 if (ret)
414 goto err_unregister_pcm;
415
416 ret = tegra_asoc_utils_set_ac97_rate(&ac97->util_data);
417 if (ret)
418 goto err_asoc_utils_fini;
419
420 ret = clk_prepare_enable(ac97->clk_ac97);
421 if (ret) {
422 dev_err(&pdev->dev, "clk_enable failed: %d\n", ret);
423 goto err_asoc_utils_fini;
424 }
425
426 /* XXX: crufty ASoC AC97 API - only one AC97 codec allowed */
427 workdata = ac97;
428
429 return 0;
430
431err_asoc_utils_fini:
432 tegra_asoc_utils_fini(&ac97->util_data);
433err_unregister_pcm:
434 tegra_pcm_platform_unregister(&pdev->dev);
Kuninori Morimoto359e2cb2013-03-21 03:37:44 -0700435err_unregister_component:
436 snd_soc_unregister_component(&pdev->dev);
Lucas Stach609dad92013-01-05 02:18:43 +0100437err_clk_put:
Lucas Stach609dad92013-01-05 02:18:43 +0100438err:
439 return ret;
440}
441
442static int tegra20_ac97_platform_remove(struct platform_device *pdev)
443{
444 struct tegra20_ac97 *ac97 = dev_get_drvdata(&pdev->dev);
445
446 tegra_pcm_platform_unregister(&pdev->dev);
Kuninori Morimoto359e2cb2013-03-21 03:37:44 -0700447 snd_soc_unregister_component(&pdev->dev);
Lucas Stach609dad92013-01-05 02:18:43 +0100448
449 tegra_asoc_utils_fini(&ac97->util_data);
450
451 clk_disable_unprepare(ac97->clk_ac97);
Lucas Stach609dad92013-01-05 02:18:43 +0100452
453 return 0;
454}
455
Sachin Kamatd58579e2013-01-24 14:51:16 +0530456static const struct of_device_id tegra20_ac97_of_match[] = {
Lucas Stach609dad92013-01-05 02:18:43 +0100457 { .compatible = "nvidia,tegra20-ac97", },
458 {},
459};
460
461static struct platform_driver tegra20_ac97_driver = {
462 .driver = {
463 .name = DRV_NAME,
464 .owner = THIS_MODULE,
465 .of_match_table = tegra20_ac97_of_match,
466 },
467 .probe = tegra20_ac97_platform_probe,
468 .remove = tegra20_ac97_platform_remove,
469};
470module_platform_driver(tegra20_ac97_driver);
471
472MODULE_AUTHOR("Lucas Stach");
473MODULE_DESCRIPTION("Tegra20 AC97 ASoC driver");
474MODULE_LICENSE("GPL v2");
475MODULE_ALIAS("platform:" DRV_NAME);
476MODULE_DEVICE_TABLE(of, tegra20_ac97_of_match);